1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Linux-DVB Driver for DiBcom's DiB0070 base-band RF Tuner.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2005-9 DiBcom (http://www.dibcom.fr/)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This code is more or less generated from another driver, please
8*4882a593Smuzhiyun * excuse some codingstyle oddities.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/mutex.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <media/dvb_frontend.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "dib0070.h"
21*4882a593Smuzhiyun #include "dibx000_common.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static int debug;
24*4882a593Smuzhiyun module_param(debug, int, 0644);
25*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define dprintk(fmt, arg...) do { \
28*4882a593Smuzhiyun if (debug) \
29*4882a593Smuzhiyun printk(KERN_DEBUG pr_fmt("%s: " fmt), \
30*4882a593Smuzhiyun __func__, ##arg); \
31*4882a593Smuzhiyun } while (0)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DIB0070_P1D 0x00
34*4882a593Smuzhiyun #define DIB0070_P1F 0x01
35*4882a593Smuzhiyun #define DIB0070_P1G 0x03
36*4882a593Smuzhiyun #define DIB0070S_P1A 0x02
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct dib0070_state {
39*4882a593Smuzhiyun struct i2c_adapter *i2c;
40*4882a593Smuzhiyun struct dvb_frontend *fe;
41*4882a593Smuzhiyun const struct dib0070_config *cfg;
42*4882a593Smuzhiyun u16 wbd_ff_offset;
43*4882a593Smuzhiyun u8 revision;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun enum frontend_tune_state tune_state;
46*4882a593Smuzhiyun u32 current_rf;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* for the captrim binary search */
49*4882a593Smuzhiyun s8 step;
50*4882a593Smuzhiyun u16 adc_diff;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun s8 captrim;
53*4882a593Smuzhiyun s8 fcaptrim;
54*4882a593Smuzhiyun u16 lo4;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun const struct dib0070_tuning *current_tune_table_index;
57*4882a593Smuzhiyun const struct dib0070_lna_match *lna_match;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun u8 wbd_gain_current;
60*4882a593Smuzhiyun u16 wbd_offset_3_3[2];
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* for the I2C transfer */
63*4882a593Smuzhiyun struct i2c_msg msg[2];
64*4882a593Smuzhiyun u8 i2c_write_buffer[3];
65*4882a593Smuzhiyun u8 i2c_read_buffer[2];
66*4882a593Smuzhiyun struct mutex i2c_buffer_lock;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
dib0070_read_reg(struct dib0070_state * state,u8 reg)69*4882a593Smuzhiyun static u16 dib0070_read_reg(struct dib0070_state *state, u8 reg)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun u16 ret;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
74*4882a593Smuzhiyun dprintk("could not acquire lock\n");
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun state->i2c_write_buffer[0] = reg;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun memset(state->msg, 0, 2 * sizeof(struct i2c_msg));
81*4882a593Smuzhiyun state->msg[0].addr = state->cfg->i2c_address;
82*4882a593Smuzhiyun state->msg[0].flags = 0;
83*4882a593Smuzhiyun state->msg[0].buf = state->i2c_write_buffer;
84*4882a593Smuzhiyun state->msg[0].len = 1;
85*4882a593Smuzhiyun state->msg[1].addr = state->cfg->i2c_address;
86*4882a593Smuzhiyun state->msg[1].flags = I2C_M_RD;
87*4882a593Smuzhiyun state->msg[1].buf = state->i2c_read_buffer;
88*4882a593Smuzhiyun state->msg[1].len = 2;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (i2c_transfer(state->i2c, state->msg, 2) != 2) {
91*4882a593Smuzhiyun pr_warn("DiB0070 I2C read failed\n");
92*4882a593Smuzhiyun ret = 0;
93*4882a593Smuzhiyun } else
94*4882a593Smuzhiyun ret = (state->i2c_read_buffer[0] << 8)
95*4882a593Smuzhiyun | state->i2c_read_buffer[1];
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun mutex_unlock(&state->i2c_buffer_lock);
98*4882a593Smuzhiyun return ret;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
dib0070_write_reg(struct dib0070_state * state,u8 reg,u16 val)101*4882a593Smuzhiyun static int dib0070_write_reg(struct dib0070_state *state, u8 reg, u16 val)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int ret;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
106*4882a593Smuzhiyun dprintk("could not acquire lock\n");
107*4882a593Smuzhiyun return -EINVAL;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun state->i2c_write_buffer[0] = reg;
110*4882a593Smuzhiyun state->i2c_write_buffer[1] = val >> 8;
111*4882a593Smuzhiyun state->i2c_write_buffer[2] = val & 0xff;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun memset(state->msg, 0, sizeof(struct i2c_msg));
114*4882a593Smuzhiyun state->msg[0].addr = state->cfg->i2c_address;
115*4882a593Smuzhiyun state->msg[0].flags = 0;
116*4882a593Smuzhiyun state->msg[0].buf = state->i2c_write_buffer;
117*4882a593Smuzhiyun state->msg[0].len = 3;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (i2c_transfer(state->i2c, state->msg, 1) != 1) {
120*4882a593Smuzhiyun pr_warn("DiB0070 I2C write failed\n");
121*4882a593Smuzhiyun ret = -EREMOTEIO;
122*4882a593Smuzhiyun } else
123*4882a593Smuzhiyun ret = 0;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun mutex_unlock(&state->i2c_buffer_lock);
126*4882a593Smuzhiyun return ret;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define HARD_RESET(state) do { \
130*4882a593Smuzhiyun state->cfg->sleep(state->fe, 0); \
131*4882a593Smuzhiyun if (state->cfg->reset) { \
132*4882a593Smuzhiyun state->cfg->reset(state->fe,1); msleep(10); \
133*4882a593Smuzhiyun state->cfg->reset(state->fe,0); msleep(10); \
134*4882a593Smuzhiyun } \
135*4882a593Smuzhiyun } while (0)
136*4882a593Smuzhiyun
dib0070_set_bandwidth(struct dvb_frontend * fe)137*4882a593Smuzhiyun static int dib0070_set_bandwidth(struct dvb_frontend *fe)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
140*4882a593Smuzhiyun u16 tmp = dib0070_read_reg(state, 0x02) & 0x3fff;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 7000)
143*4882a593Smuzhiyun tmp |= (0 << 14);
144*4882a593Smuzhiyun else if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 6000)
145*4882a593Smuzhiyun tmp |= (1 << 14);
146*4882a593Smuzhiyun else if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 5000)
147*4882a593Smuzhiyun tmp |= (2 << 14);
148*4882a593Smuzhiyun else
149*4882a593Smuzhiyun tmp |= (3 << 14);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun dib0070_write_reg(state, 0x02, tmp);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* sharpen the BB filter in ISDB-T to have higher immunity to adjacent channels */
154*4882a593Smuzhiyun if (state->fe->dtv_property_cache.delivery_system == SYS_ISDBT) {
155*4882a593Smuzhiyun u16 value = dib0070_read_reg(state, 0x17);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun dib0070_write_reg(state, 0x17, value & 0xfffc);
158*4882a593Smuzhiyun tmp = dib0070_read_reg(state, 0x01) & 0x01ff;
159*4882a593Smuzhiyun dib0070_write_reg(state, 0x01, tmp | (60 << 9));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun dib0070_write_reg(state, 0x17, value);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
dib0070_captrim(struct dib0070_state * state,enum frontend_tune_state * tune_state)166*4882a593Smuzhiyun static int dib0070_captrim(struct dib0070_state *state, enum frontend_tune_state *tune_state)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun int8_t step_sign;
169*4882a593Smuzhiyun u16 adc;
170*4882a593Smuzhiyun int ret = 0;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (*tune_state == CT_TUNER_STEP_0) {
173*4882a593Smuzhiyun dib0070_write_reg(state, 0x0f, 0xed10);
174*4882a593Smuzhiyun dib0070_write_reg(state, 0x17, 0x0034);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun dib0070_write_reg(state, 0x18, 0x0032);
177*4882a593Smuzhiyun state->step = state->captrim = state->fcaptrim = 64;
178*4882a593Smuzhiyun state->adc_diff = 3000;
179*4882a593Smuzhiyun ret = 20;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_1;
182*4882a593Smuzhiyun } else if (*tune_state == CT_TUNER_STEP_1) {
183*4882a593Smuzhiyun state->step /= 2;
184*4882a593Smuzhiyun dib0070_write_reg(state, 0x14, state->lo4 | state->captrim);
185*4882a593Smuzhiyun ret = 15;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_2;
188*4882a593Smuzhiyun } else if (*tune_state == CT_TUNER_STEP_2) {
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun adc = dib0070_read_reg(state, 0x19);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun dprintk("CAPTRIM=%d; ADC = %hd (ADC) & %dmV\n", state->captrim,
193*4882a593Smuzhiyun adc, (u32)adc * (u32)1800 / (u32)1024);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (adc >= 400) {
196*4882a593Smuzhiyun adc -= 400;
197*4882a593Smuzhiyun step_sign = -1;
198*4882a593Smuzhiyun } else {
199*4882a593Smuzhiyun adc = 400 - adc;
200*4882a593Smuzhiyun step_sign = 1;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (adc < state->adc_diff) {
204*4882a593Smuzhiyun dprintk("CAPTRIM=%d is closer to target (%hd/%hd)\n",
205*4882a593Smuzhiyun state->captrim, adc, state->adc_diff);
206*4882a593Smuzhiyun state->adc_diff = adc;
207*4882a593Smuzhiyun state->fcaptrim = state->captrim;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun state->captrim += (step_sign * state->step);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (state->step >= 1)
212*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_1;
213*4882a593Smuzhiyun else
214*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_3;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun } else if (*tune_state == CT_TUNER_STEP_3) {
217*4882a593Smuzhiyun dib0070_write_reg(state, 0x14, state->lo4 | state->fcaptrim);
218*4882a593Smuzhiyun dib0070_write_reg(state, 0x18, 0x07ff);
219*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_4;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
dib0070_set_ctrl_lo5(struct dvb_frontend * fe,u8 vco_bias_trim,u8 hf_div_trim,u8 cp_current,u8 third_order_filt)225*4882a593Smuzhiyun static int dib0070_set_ctrl_lo5(struct dvb_frontend *fe, u8 vco_bias_trim, u8 hf_div_trim, u8 cp_current, u8 third_order_filt)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
228*4882a593Smuzhiyun u16 lo5 = (third_order_filt << 14) | (0 << 13) | (1 << 12) | (3 << 9) | (cp_current << 6) | (hf_div_trim << 3) | (vco_bias_trim << 0);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun dprintk("CTRL_LO5: 0x%x\n", lo5);
231*4882a593Smuzhiyun return dib0070_write_reg(state, 0x15, lo5);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
dib0070_ctrl_agc_filter(struct dvb_frontend * fe,u8 open)234*4882a593Smuzhiyun void dib0070_ctrl_agc_filter(struct dvb_frontend *fe, u8 open)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (open) {
239*4882a593Smuzhiyun dib0070_write_reg(state, 0x1b, 0xff00);
240*4882a593Smuzhiyun dib0070_write_reg(state, 0x1a, 0x0000);
241*4882a593Smuzhiyun } else {
242*4882a593Smuzhiyun dib0070_write_reg(state, 0x1b, 0x4112);
243*4882a593Smuzhiyun if (state->cfg->vga_filter != 0) {
244*4882a593Smuzhiyun dib0070_write_reg(state, 0x1a, state->cfg->vga_filter);
245*4882a593Smuzhiyun dprintk("vga filter register is set to %x\n", state->cfg->vga_filter);
246*4882a593Smuzhiyun } else
247*4882a593Smuzhiyun dib0070_write_reg(state, 0x1a, 0x0009);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun EXPORT_SYMBOL(dib0070_ctrl_agc_filter);
252*4882a593Smuzhiyun struct dib0070_tuning {
253*4882a593Smuzhiyun u32 max_freq; /* for every frequency less than or equal to that field: this information is correct */
254*4882a593Smuzhiyun u8 switch_trim;
255*4882a593Smuzhiyun u8 vco_band;
256*4882a593Smuzhiyun u8 hfdiv;
257*4882a593Smuzhiyun u8 vco_multi;
258*4882a593Smuzhiyun u8 presc;
259*4882a593Smuzhiyun u8 wbdmux;
260*4882a593Smuzhiyun u16 tuner_enable;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct dib0070_lna_match {
264*4882a593Smuzhiyun u32 max_freq; /* for every frequency less than or equal to that field: this information is correct */
265*4882a593Smuzhiyun u8 lna_band;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct dib0070_tuning dib0070s_tuning_table[] = {
269*4882a593Smuzhiyun { 570000, 2, 1, 3, 6, 6, 2, 0x4000 | 0x0800 }, /* UHF */
270*4882a593Smuzhiyun { 700000, 2, 0, 2, 4, 2, 2, 0x4000 | 0x0800 },
271*4882a593Smuzhiyun { 863999, 2, 1, 2, 4, 2, 2, 0x4000 | 0x0800 },
272*4882a593Smuzhiyun { 1500000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 }, /* LBAND */
273*4882a593Smuzhiyun { 1600000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 },
274*4882a593Smuzhiyun { 2000000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 },
275*4882a593Smuzhiyun { 0xffffffff, 0, 0, 8, 1, 2, 1, 0x8000 | 0x1000 }, /* SBAND */
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const struct dib0070_tuning dib0070_tuning_table[] = {
279*4882a593Smuzhiyun { 115000, 1, 0, 7, 24, 2, 1, 0x8000 | 0x1000 }, /* FM below 92MHz cannot be tuned */
280*4882a593Smuzhiyun { 179500, 1, 0, 3, 16, 2, 1, 0x8000 | 0x1000 }, /* VHF */
281*4882a593Smuzhiyun { 189999, 1, 1, 3, 16, 2, 1, 0x8000 | 0x1000 },
282*4882a593Smuzhiyun { 250000, 1, 0, 6, 12, 2, 1, 0x8000 | 0x1000 },
283*4882a593Smuzhiyun { 569999, 2, 1, 5, 6, 2, 2, 0x4000 | 0x0800 }, /* UHF */
284*4882a593Smuzhiyun { 699999, 2, 0, 1, 4, 2, 2, 0x4000 | 0x0800 },
285*4882a593Smuzhiyun { 863999, 2, 1, 1, 4, 2, 2, 0x4000 | 0x0800 },
286*4882a593Smuzhiyun { 0xffffffff, 0, 1, 0, 2, 2, 4, 0x2000 | 0x0400 }, /* LBAND or everything higher than UHF */
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct dib0070_lna_match dib0070_lna_flip_chip[] = {
290*4882a593Smuzhiyun { 180000, 0 }, /* VHF */
291*4882a593Smuzhiyun { 188000, 1 },
292*4882a593Smuzhiyun { 196400, 2 },
293*4882a593Smuzhiyun { 250000, 3 },
294*4882a593Smuzhiyun { 550000, 0 }, /* UHF */
295*4882a593Smuzhiyun { 590000, 1 },
296*4882a593Smuzhiyun { 666000, 3 },
297*4882a593Smuzhiyun { 864000, 5 },
298*4882a593Smuzhiyun { 1500000, 0 }, /* LBAND or everything higher than UHF */
299*4882a593Smuzhiyun { 1600000, 1 },
300*4882a593Smuzhiyun { 2000000, 3 },
301*4882a593Smuzhiyun { 0xffffffff, 7 },
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static const struct dib0070_lna_match dib0070_lna[] = {
305*4882a593Smuzhiyun { 180000, 0 }, /* VHF */
306*4882a593Smuzhiyun { 188000, 1 },
307*4882a593Smuzhiyun { 196400, 2 },
308*4882a593Smuzhiyun { 250000, 3 },
309*4882a593Smuzhiyun { 550000, 2 }, /* UHF */
310*4882a593Smuzhiyun { 650000, 3 },
311*4882a593Smuzhiyun { 750000, 5 },
312*4882a593Smuzhiyun { 850000, 6 },
313*4882a593Smuzhiyun { 864000, 7 },
314*4882a593Smuzhiyun { 1500000, 0 }, /* LBAND or everything higher than UHF */
315*4882a593Smuzhiyun { 1600000, 1 },
316*4882a593Smuzhiyun { 2000000, 3 },
317*4882a593Smuzhiyun { 0xffffffff, 7 },
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #define LPF 100
dib0070_tune_digital(struct dvb_frontend * fe)321*4882a593Smuzhiyun static int dib0070_tune_digital(struct dvb_frontend *fe)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun const struct dib0070_tuning *tune;
326*4882a593Smuzhiyun const struct dib0070_lna_match *lna_match;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun enum frontend_tune_state *tune_state = &state->tune_state;
329*4882a593Smuzhiyun int ret = 10; /* 1ms is the default delay most of the time */
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun u8 band = (u8)BAND_OF_FREQUENCY(fe->dtv_property_cache.frequency/1000);
332*4882a593Smuzhiyun u32 freq = fe->dtv_property_cache.frequency/1000 + (band == BAND_VHF ? state->cfg->freq_offset_khz_vhf : state->cfg->freq_offset_khz_uhf);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #ifdef CONFIG_SYS_ISDBT
335*4882a593Smuzhiyun if (state->fe->dtv_property_cache.delivery_system == SYS_ISDBT && state->fe->dtv_property_cache.isdbt_sb_mode == 1)
336*4882a593Smuzhiyun if (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2)
337*4882a593Smuzhiyun && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == ((state->fe->dtv_property_cache.isdbt_sb_segment_count / 2) + 1)))
338*4882a593Smuzhiyun || (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2) == 0)
339*4882a593Smuzhiyun && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == (state->fe->dtv_property_cache.isdbt_sb_segment_count / 2)))
340*4882a593Smuzhiyun || (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2) == 0)
341*4882a593Smuzhiyun && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == ((state->fe->dtv_property_cache.isdbt_sb_segment_count / 2) + 1))))
342*4882a593Smuzhiyun freq += 850;
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun if (state->current_rf != freq) {
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun switch (state->revision) {
347*4882a593Smuzhiyun case DIB0070S_P1A:
348*4882a593Smuzhiyun tune = dib0070s_tuning_table;
349*4882a593Smuzhiyun lna_match = dib0070_lna;
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun default:
352*4882a593Smuzhiyun tune = dib0070_tuning_table;
353*4882a593Smuzhiyun if (state->cfg->flip_chip)
354*4882a593Smuzhiyun lna_match = dib0070_lna_flip_chip;
355*4882a593Smuzhiyun else
356*4882a593Smuzhiyun lna_match = dib0070_lna;
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun while (freq > tune->max_freq) /* find the right one */
360*4882a593Smuzhiyun tune++;
361*4882a593Smuzhiyun while (freq > lna_match->max_freq) /* find the right one */
362*4882a593Smuzhiyun lna_match++;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun state->current_tune_table_index = tune;
365*4882a593Smuzhiyun state->lna_match = lna_match;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (*tune_state == CT_TUNER_START) {
369*4882a593Smuzhiyun dprintk("Tuning for Band: %d (%d kHz)\n", band, freq);
370*4882a593Smuzhiyun if (state->current_rf != freq) {
371*4882a593Smuzhiyun u8 REFDIV;
372*4882a593Smuzhiyun u32 FBDiv, Rest, FREF, VCOF_kHz;
373*4882a593Smuzhiyun u8 Den;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun state->current_rf = freq;
376*4882a593Smuzhiyun state->lo4 = (state->current_tune_table_index->vco_band << 11) | (state->current_tune_table_index->hfdiv << 7);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun dib0070_write_reg(state, 0x17, 0x30);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun VCOF_kHz = state->current_tune_table_index->vco_multi * freq * 2;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun switch (band) {
385*4882a593Smuzhiyun case BAND_VHF:
386*4882a593Smuzhiyun REFDIV = (u8) ((state->cfg->clock_khz + 9999) / 10000);
387*4882a593Smuzhiyun break;
388*4882a593Smuzhiyun case BAND_FM:
389*4882a593Smuzhiyun REFDIV = (u8) ((state->cfg->clock_khz) / 1000);
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun default:
392*4882a593Smuzhiyun REFDIV = (u8) (state->cfg->clock_khz / 10000);
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun FREF = state->cfg->clock_khz / REFDIV;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun switch (state->revision) {
400*4882a593Smuzhiyun case DIB0070S_P1A:
401*4882a593Smuzhiyun FBDiv = (VCOF_kHz / state->current_tune_table_index->presc / FREF);
402*4882a593Smuzhiyun Rest = (VCOF_kHz / state->current_tune_table_index->presc) - FBDiv * FREF;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun case DIB0070_P1G:
406*4882a593Smuzhiyun case DIB0070_P1F:
407*4882a593Smuzhiyun default:
408*4882a593Smuzhiyun FBDiv = (freq / (FREF / 2));
409*4882a593Smuzhiyun Rest = 2 * freq - FBDiv * FREF;
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (Rest < LPF)
414*4882a593Smuzhiyun Rest = 0;
415*4882a593Smuzhiyun else if (Rest < 2 * LPF)
416*4882a593Smuzhiyun Rest = 2 * LPF;
417*4882a593Smuzhiyun else if (Rest > (FREF - LPF)) {
418*4882a593Smuzhiyun Rest = 0;
419*4882a593Smuzhiyun FBDiv += 1;
420*4882a593Smuzhiyun } else if (Rest > (FREF - 2 * LPF))
421*4882a593Smuzhiyun Rest = FREF - 2 * LPF;
422*4882a593Smuzhiyun Rest = (Rest * 6528) / (FREF / 10);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun Den = 1;
425*4882a593Smuzhiyun if (Rest > 0) {
426*4882a593Smuzhiyun state->lo4 |= (1 << 14) | (1 << 12);
427*4882a593Smuzhiyun Den = 255;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun dib0070_write_reg(state, 0x11, (u16)FBDiv);
432*4882a593Smuzhiyun dib0070_write_reg(state, 0x12, (Den << 8) | REFDIV);
433*4882a593Smuzhiyun dib0070_write_reg(state, 0x13, (u16) Rest);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (state->revision == DIB0070S_P1A) {
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (band == BAND_SBAND) {
438*4882a593Smuzhiyun dib0070_set_ctrl_lo5(fe, 2, 4, 3, 0);
439*4882a593Smuzhiyun dib0070_write_reg(state, 0x1d, 0xFFFF);
440*4882a593Smuzhiyun } else
441*4882a593Smuzhiyun dib0070_set_ctrl_lo5(fe, 5, 4, 3, 1);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun dib0070_write_reg(state, 0x20,
445*4882a593Smuzhiyun 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001 | state->current_tune_table_index->tuner_enable);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun dprintk("REFDIV: %u, FREF: %d\n", REFDIV, FREF);
448*4882a593Smuzhiyun dprintk("FBDIV: %d, Rest: %d\n", FBDiv, Rest);
449*4882a593Smuzhiyun dprintk("Num: %u, Den: %u, SD: %d\n", (u16)Rest, Den,
450*4882a593Smuzhiyun (state->lo4 >> 12) & 0x1);
451*4882a593Smuzhiyun dprintk("HFDIV code: %u\n",
452*4882a593Smuzhiyun state->current_tune_table_index->hfdiv);
453*4882a593Smuzhiyun dprintk("VCO = %u\n",
454*4882a593Smuzhiyun state->current_tune_table_index->vco_band);
455*4882a593Smuzhiyun dprintk("VCOF: ((%u*%d) << 1))\n",
456*4882a593Smuzhiyun state->current_tune_table_index->vco_multi,
457*4882a593Smuzhiyun freq);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_0;
460*4882a593Smuzhiyun } else { /* we are already tuned to this frequency - the configuration is correct */
461*4882a593Smuzhiyun ret = 50; /* wakeup time */
462*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_5;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun } else if ((*tune_state > CT_TUNER_START) && (*tune_state < CT_TUNER_STEP_4)) {
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ret = dib0070_captrim(state, tune_state);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun } else if (*tune_state == CT_TUNER_STEP_4) {
469*4882a593Smuzhiyun const struct dib0070_wbd_gain_cfg *tmp = state->cfg->wbd_gain;
470*4882a593Smuzhiyun if (tmp != NULL) {
471*4882a593Smuzhiyun while (freq/1000 > tmp->freq) /* find the right one */
472*4882a593Smuzhiyun tmp++;
473*4882a593Smuzhiyun dib0070_write_reg(state, 0x0f,
474*4882a593Smuzhiyun (0 << 15) | (1 << 14) | (3 << 12)
475*4882a593Smuzhiyun | (tmp->wbd_gain_val << 9) | (0 << 8) | (1 << 7)
476*4882a593Smuzhiyun | (state->current_tune_table_index->wbdmux << 0));
477*4882a593Smuzhiyun state->wbd_gain_current = tmp->wbd_gain_val;
478*4882a593Smuzhiyun } else {
479*4882a593Smuzhiyun dib0070_write_reg(state, 0x0f,
480*4882a593Smuzhiyun (0 << 15) | (1 << 14) | (3 << 12)
481*4882a593Smuzhiyun | (6 << 9) | (0 << 8) | (1 << 7)
482*4882a593Smuzhiyun | (state->current_tune_table_index->wbdmux << 0));
483*4882a593Smuzhiyun state->wbd_gain_current = 6;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun dib0070_write_reg(state, 0x06, 0x3fff);
487*4882a593Smuzhiyun dib0070_write_reg(state, 0x07,
488*4882a593Smuzhiyun (state->current_tune_table_index->switch_trim << 11) | (7 << 8) | (state->lna_match->lna_band << 3) | (3 << 0));
489*4882a593Smuzhiyun dib0070_write_reg(state, 0x08, (state->lna_match->lna_band << 10) | (3 << 7) | (127));
490*4882a593Smuzhiyun dib0070_write_reg(state, 0x0d, 0x0d80);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun dib0070_write_reg(state, 0x18, 0x07ff);
494*4882a593Smuzhiyun dib0070_write_reg(state, 0x17, 0x0033);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun *tune_state = CT_TUNER_STEP_5;
498*4882a593Smuzhiyun } else if (*tune_state == CT_TUNER_STEP_5) {
499*4882a593Smuzhiyun dib0070_set_bandwidth(fe);
500*4882a593Smuzhiyun *tune_state = CT_TUNER_STOP;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun ret = FE_CALLBACK_TIME_NEVER; /* tuner finished, time to call again infinite */
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun return ret;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun
dib0070_tune(struct dvb_frontend * fe)508*4882a593Smuzhiyun static int dib0070_tune(struct dvb_frontend *fe)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
511*4882a593Smuzhiyun uint32_t ret;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun state->tune_state = CT_TUNER_START;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun do {
516*4882a593Smuzhiyun ret = dib0070_tune_digital(fe);
517*4882a593Smuzhiyun if (ret != FE_CALLBACK_TIME_NEVER)
518*4882a593Smuzhiyun msleep(ret/10);
519*4882a593Smuzhiyun else
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun } while (state->tune_state != CT_TUNER_STOP);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
dib0070_wakeup(struct dvb_frontend * fe)526*4882a593Smuzhiyun static int dib0070_wakeup(struct dvb_frontend *fe)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
529*4882a593Smuzhiyun if (state->cfg->sleep)
530*4882a593Smuzhiyun state->cfg->sleep(fe, 0);
531*4882a593Smuzhiyun return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
dib0070_sleep(struct dvb_frontend * fe)534*4882a593Smuzhiyun static int dib0070_sleep(struct dvb_frontend *fe)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
537*4882a593Smuzhiyun if (state->cfg->sleep)
538*4882a593Smuzhiyun state->cfg->sleep(fe, 1);
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
dib0070_get_rf_output(struct dvb_frontend * fe)542*4882a593Smuzhiyun u8 dib0070_get_rf_output(struct dvb_frontend *fe)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
545*4882a593Smuzhiyun return (dib0070_read_reg(state, 0x07) >> 11) & 0x3;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun EXPORT_SYMBOL(dib0070_get_rf_output);
548*4882a593Smuzhiyun
dib0070_set_rf_output(struct dvb_frontend * fe,u8 no)549*4882a593Smuzhiyun int dib0070_set_rf_output(struct dvb_frontend *fe, u8 no)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
552*4882a593Smuzhiyun u16 rxrf2 = dib0070_read_reg(state, 0x07) & 0xfe7ff;
553*4882a593Smuzhiyun if (no > 3)
554*4882a593Smuzhiyun no = 3;
555*4882a593Smuzhiyun if (no < 1)
556*4882a593Smuzhiyun no = 1;
557*4882a593Smuzhiyun return dib0070_write_reg(state, 0x07, rxrf2 | (no << 11));
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun EXPORT_SYMBOL(dib0070_set_rf_output);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static const u16 dib0070_p1f_defaults[] =
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 7, 0x02,
565*4882a593Smuzhiyun 0x0008,
566*4882a593Smuzhiyun 0x0000,
567*4882a593Smuzhiyun 0x0000,
568*4882a593Smuzhiyun 0x0000,
569*4882a593Smuzhiyun 0x0000,
570*4882a593Smuzhiyun 0x0002,
571*4882a593Smuzhiyun 0x0100,
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun 3, 0x0d,
574*4882a593Smuzhiyun 0x0d80,
575*4882a593Smuzhiyun 0x0001,
576*4882a593Smuzhiyun 0x0000,
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun 4, 0x11,
579*4882a593Smuzhiyun 0x0000,
580*4882a593Smuzhiyun 0x0103,
581*4882a593Smuzhiyun 0x0000,
582*4882a593Smuzhiyun 0x0000,
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun 3, 0x16,
585*4882a593Smuzhiyun 0x0004 | 0x0040,
586*4882a593Smuzhiyun 0x0030,
587*4882a593Smuzhiyun 0x07ff,
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun 6, 0x1b,
590*4882a593Smuzhiyun 0x4112,
591*4882a593Smuzhiyun 0xff00,
592*4882a593Smuzhiyun 0xc07f,
593*4882a593Smuzhiyun 0x0000,
594*4882a593Smuzhiyun 0x0180,
595*4882a593Smuzhiyun 0x4000 | 0x0800 | 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001,
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun 0,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
dib0070_read_wbd_offset(struct dib0070_state * state,u8 gain)600*4882a593Smuzhiyun static u16 dib0070_read_wbd_offset(struct dib0070_state *state, u8 gain)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun u16 tuner_en = dib0070_read_reg(state, 0x20);
603*4882a593Smuzhiyun u16 offset;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun dib0070_write_reg(state, 0x18, 0x07ff);
606*4882a593Smuzhiyun dib0070_write_reg(state, 0x20, 0x0800 | 0x4000 | 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001);
607*4882a593Smuzhiyun dib0070_write_reg(state, 0x0f, (1 << 14) | (2 << 12) | (gain << 9) | (1 << 8) | (1 << 7) | (0 << 0));
608*4882a593Smuzhiyun msleep(9);
609*4882a593Smuzhiyun offset = dib0070_read_reg(state, 0x19);
610*4882a593Smuzhiyun dib0070_write_reg(state, 0x20, tuner_en);
611*4882a593Smuzhiyun return offset;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
dib0070_wbd_offset_calibration(struct dib0070_state * state)614*4882a593Smuzhiyun static void dib0070_wbd_offset_calibration(struct dib0070_state *state)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun u8 gain;
617*4882a593Smuzhiyun for (gain = 6; gain < 8; gain++) {
618*4882a593Smuzhiyun state->wbd_offset_3_3[gain - 6] = ((dib0070_read_wbd_offset(state, gain) * 8 * 18 / 33 + 1) / 2);
619*4882a593Smuzhiyun dprintk("Gain: %d, WBDOffset (3.3V) = %hd\n", gain, state->wbd_offset_3_3[gain-6]);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
dib0070_wbd_offset(struct dvb_frontend * fe)623*4882a593Smuzhiyun u16 dib0070_wbd_offset(struct dvb_frontend *fe)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
626*4882a593Smuzhiyun const struct dib0070_wbd_gain_cfg *tmp = state->cfg->wbd_gain;
627*4882a593Smuzhiyun u32 freq = fe->dtv_property_cache.frequency/1000;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (tmp != NULL) {
630*4882a593Smuzhiyun while (freq/1000 > tmp->freq) /* find the right one */
631*4882a593Smuzhiyun tmp++;
632*4882a593Smuzhiyun state->wbd_gain_current = tmp->wbd_gain_val;
633*4882a593Smuzhiyun } else
634*4882a593Smuzhiyun state->wbd_gain_current = 6;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return state->wbd_offset_3_3[state->wbd_gain_current - 6];
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun EXPORT_SYMBOL(dib0070_wbd_offset);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun #define pgm_read_word(w) (*w)
dib0070_reset(struct dvb_frontend * fe)641*4882a593Smuzhiyun static int dib0070_reset(struct dvb_frontend *fe)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
644*4882a593Smuzhiyun u16 l, r, *n;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun HARD_RESET(state);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun #ifndef FORCE_SBAND_TUNER
650*4882a593Smuzhiyun if ((dib0070_read_reg(state, 0x22) >> 9) & 0x1)
651*4882a593Smuzhiyun state->revision = (dib0070_read_reg(state, 0x1f) >> 8) & 0xff;
652*4882a593Smuzhiyun else
653*4882a593Smuzhiyun #else
654*4882a593Smuzhiyun #warning forcing SBAND
655*4882a593Smuzhiyun #endif
656*4882a593Smuzhiyun state->revision = DIB0070S_P1A;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* P1F or not */
659*4882a593Smuzhiyun dprintk("Revision: %x\n", state->revision);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (state->revision == DIB0070_P1D) {
662*4882a593Smuzhiyun dprintk("Error: this driver is not to be used meant for P1D or earlier\n");
663*4882a593Smuzhiyun return -EINVAL;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun n = (u16 *) dib0070_p1f_defaults;
667*4882a593Smuzhiyun l = pgm_read_word(n++);
668*4882a593Smuzhiyun while (l) {
669*4882a593Smuzhiyun r = pgm_read_word(n++);
670*4882a593Smuzhiyun do {
671*4882a593Smuzhiyun dib0070_write_reg(state, (u8)r, pgm_read_word(n++));
672*4882a593Smuzhiyun r++;
673*4882a593Smuzhiyun } while (--l);
674*4882a593Smuzhiyun l = pgm_read_word(n++);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (state->cfg->force_crystal_mode != 0)
678*4882a593Smuzhiyun r = state->cfg->force_crystal_mode;
679*4882a593Smuzhiyun else if (state->cfg->clock_khz >= 24000)
680*4882a593Smuzhiyun r = 1;
681*4882a593Smuzhiyun else
682*4882a593Smuzhiyun r = 2;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun r |= state->cfg->osc_buffer_state << 3;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun dib0070_write_reg(state, 0x10, r);
688*4882a593Smuzhiyun dib0070_write_reg(state, 0x1f, (1 << 8) | ((state->cfg->clock_pad_drive & 0xf) << 5));
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (state->cfg->invert_iq) {
691*4882a593Smuzhiyun r = dib0070_read_reg(state, 0x02) & 0xffdf;
692*4882a593Smuzhiyun dib0070_write_reg(state, 0x02, r | (1 << 5));
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (state->revision == DIB0070S_P1A)
696*4882a593Smuzhiyun dib0070_set_ctrl_lo5(fe, 2, 4, 3, 0);
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun dib0070_set_ctrl_lo5(fe, 5, 4, state->cfg->charge_pump,
699*4882a593Smuzhiyun state->cfg->enable_third_order_filter);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun dib0070_write_reg(state, 0x01, (54 << 9) | 0xc8);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun dib0070_wbd_offset_calibration(state);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
dib0070_get_frequency(struct dvb_frontend * fe,u32 * frequency)708*4882a593Smuzhiyun static int dib0070_get_frequency(struct dvb_frontend *fe, u32 *frequency)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct dib0070_state *state = fe->tuner_priv;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun *frequency = 1000 * state->current_rf;
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
dib0070_release(struct dvb_frontend * fe)716*4882a593Smuzhiyun static void dib0070_release(struct dvb_frontend *fe)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun kfree(fe->tuner_priv);
719*4882a593Smuzhiyun fe->tuner_priv = NULL;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const struct dvb_tuner_ops dib0070_ops = {
723*4882a593Smuzhiyun .info = {
724*4882a593Smuzhiyun .name = "DiBcom DiB0070",
725*4882a593Smuzhiyun .frequency_min_hz = 45 * MHz,
726*4882a593Smuzhiyun .frequency_max_hz = 860 * MHz,
727*4882a593Smuzhiyun .frequency_step_hz = 1 * kHz,
728*4882a593Smuzhiyun },
729*4882a593Smuzhiyun .release = dib0070_release,
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun .init = dib0070_wakeup,
732*4882a593Smuzhiyun .sleep = dib0070_sleep,
733*4882a593Smuzhiyun .set_params = dib0070_tune,
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun .get_frequency = dib0070_get_frequency,
736*4882a593Smuzhiyun // .get_bandwidth = dib0070_get_bandwidth
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
dib0070_attach(struct dvb_frontend * fe,struct i2c_adapter * i2c,struct dib0070_config * cfg)739*4882a593Smuzhiyun struct dvb_frontend *dib0070_attach(struct dvb_frontend *fe, struct i2c_adapter *i2c, struct dib0070_config *cfg)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct dib0070_state *state = kzalloc(sizeof(struct dib0070_state), GFP_KERNEL);
742*4882a593Smuzhiyun if (state == NULL)
743*4882a593Smuzhiyun return NULL;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun state->cfg = cfg;
746*4882a593Smuzhiyun state->i2c = i2c;
747*4882a593Smuzhiyun state->fe = fe;
748*4882a593Smuzhiyun mutex_init(&state->i2c_buffer_lock);
749*4882a593Smuzhiyun fe->tuner_priv = state;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (dib0070_reset(fe) != 0)
752*4882a593Smuzhiyun goto free_mem;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun pr_info("DiB0070: successfully identified\n");
755*4882a593Smuzhiyun memcpy(&fe->ops.tuner_ops, &dib0070_ops, sizeof(struct dvb_tuner_ops));
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun fe->tuner_priv = state;
758*4882a593Smuzhiyun return fe;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun free_mem:
761*4882a593Smuzhiyun kfree(state);
762*4882a593Smuzhiyun fe->tuner_priv = NULL;
763*4882a593Smuzhiyun return NULL;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun EXPORT_SYMBOL(dib0070_attach);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun MODULE_AUTHOR("Patrick Boettcher <patrick.boettcher@posteo.de>");
768*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the DiBcom 0070 base-band RF Tuner");
769*4882a593Smuzhiyun MODULE_LICENSE("GPL");
770