1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cxd2880_top.c
4*4882a593Smuzhiyun * Sony CXD2880 DVB-T2/T tuner + demodulator driver
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2016, 2017, 2018 Sony Semiconductor Solutions Corporation
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": %s: " fmt, __func__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/spi/spi.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <media/dvb_frontend.h>
14*4882a593Smuzhiyun #include <media/dvb_math.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "cxd2880.h"
17*4882a593Smuzhiyun #include "cxd2880_tnrdmd_mon.h"
18*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt2_mon.h"
19*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt_mon.h"
20*4882a593Smuzhiyun #include "cxd2880_integ.h"
21*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt2.h"
22*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt.h"
23*4882a593Smuzhiyun #include "cxd2880_devio_spi.h"
24*4882a593Smuzhiyun #include "cxd2880_spi_device.h"
25*4882a593Smuzhiyun #include "cxd2880_tnrdmd_driver_version.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct cxd2880_priv {
28*4882a593Smuzhiyun struct cxd2880_tnrdmd tnrdmd;
29*4882a593Smuzhiyun struct spi_device *spi;
30*4882a593Smuzhiyun struct cxd2880_io regio;
31*4882a593Smuzhiyun struct cxd2880_spi_device spi_device;
32*4882a593Smuzhiyun struct cxd2880_spi cxd2880_spi;
33*4882a593Smuzhiyun struct cxd2880_dvbt_tune_param dvbt_tune_param;
34*4882a593Smuzhiyun struct cxd2880_dvbt2_tune_param dvbt2_tune_param;
35*4882a593Smuzhiyun struct mutex *spi_mutex; /* For SPI access exclusive control */
36*4882a593Smuzhiyun unsigned long pre_ber_update;
37*4882a593Smuzhiyun unsigned long pre_ber_interval;
38*4882a593Smuzhiyun unsigned long post_ber_update;
39*4882a593Smuzhiyun unsigned long post_ber_interval;
40*4882a593Smuzhiyun unsigned long ucblock_update;
41*4882a593Smuzhiyun unsigned long ucblock_interval;
42*4882a593Smuzhiyun enum fe_status s;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
cxd2880_pre_bit_err_t(struct cxd2880_tnrdmd * tnrdmd,u32 * pre_bit_err,u32 * pre_bit_count)45*4882a593Smuzhiyun static int cxd2880_pre_bit_err_t(struct cxd2880_tnrdmd *tnrdmd,
46*4882a593Smuzhiyun u32 *pre_bit_err, u32 *pre_bit_count)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun u8 rdata[2];
49*4882a593Smuzhiyun int ret;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (!tnrdmd || !pre_bit_err || !pre_bit_count)
52*4882a593Smuzhiyun return -EINVAL;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
55*4882a593Smuzhiyun return -EINVAL;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
58*4882a593Smuzhiyun return -EINVAL;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT)
61*4882a593Smuzhiyun return -EINVAL;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun ret = slvt_freeze_reg(tnrdmd);
64*4882a593Smuzhiyun if (ret)
65*4882a593Smuzhiyun return ret;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
68*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
69*4882a593Smuzhiyun 0x00, 0x10);
70*4882a593Smuzhiyun if (ret) {
71*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
72*4882a593Smuzhiyun return ret;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
76*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
77*4882a593Smuzhiyun 0x39, rdata, 1);
78*4882a593Smuzhiyun if (ret) {
79*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
80*4882a593Smuzhiyun return ret;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if ((rdata[0] & 0x01) == 0) {
84*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
85*4882a593Smuzhiyun return -EAGAIN;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
89*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
90*4882a593Smuzhiyun 0x22, rdata, 2);
91*4882a593Smuzhiyun if (ret) {
92*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
93*4882a593Smuzhiyun return ret;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun *pre_bit_err = (rdata[0] << 8) | rdata[1];
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
99*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
100*4882a593Smuzhiyun 0x6f, rdata, 1);
101*4882a593Smuzhiyun if (ret) {
102*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
103*4882a593Smuzhiyun return ret;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun *pre_bit_count = ((rdata[0] & 0x07) == 0) ?
109*4882a593Smuzhiyun 256 : (0x1000 << (rdata[0] & 0x07));
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
cxd2880_pre_bit_err_t2(struct cxd2880_tnrdmd * tnrdmd,u32 * pre_bit_err,u32 * pre_bit_count)114*4882a593Smuzhiyun static int cxd2880_pre_bit_err_t2(struct cxd2880_tnrdmd *tnrdmd,
115*4882a593Smuzhiyun u32 *pre_bit_err,
116*4882a593Smuzhiyun u32 *pre_bit_count)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun u32 period_exp = 0;
119*4882a593Smuzhiyun u32 n_ldpc = 0;
120*4882a593Smuzhiyun u8 data[5];
121*4882a593Smuzhiyun int ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (!tnrdmd || !pre_bit_err || !pre_bit_count)
124*4882a593Smuzhiyun return -EINVAL;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
127*4882a593Smuzhiyun return -EINVAL;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
130*4882a593Smuzhiyun return -EINVAL;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT2)
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ret = slvt_freeze_reg(tnrdmd);
136*4882a593Smuzhiyun if (ret)
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
140*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
141*4882a593Smuzhiyun 0x00, 0x0b);
142*4882a593Smuzhiyun if (ret) {
143*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
148*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
149*4882a593Smuzhiyun 0x3c, data, sizeof(data));
150*4882a593Smuzhiyun if (ret) {
151*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (!(data[0] & 0x01)) {
156*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
157*4882a593Smuzhiyun return -EAGAIN;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun *pre_bit_err =
160*4882a593Smuzhiyun ((data[1] & 0x0f) << 24) | (data[2] << 16) | (data[3] << 8) | data[4];
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
163*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
164*4882a593Smuzhiyun 0xa0, data, 1);
165*4882a593Smuzhiyun if (ret) {
166*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (((enum cxd2880_dvbt2_plp_fec)(data[0] & 0x03)) ==
171*4882a593Smuzhiyun CXD2880_DVBT2_FEC_LDPC_16K)
172*4882a593Smuzhiyun n_ldpc = 16200;
173*4882a593Smuzhiyun else
174*4882a593Smuzhiyun n_ldpc = 64800;
175*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
178*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
179*4882a593Smuzhiyun 0x00, 0x20);
180*4882a593Smuzhiyun if (ret)
181*4882a593Smuzhiyun return ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
184*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
185*4882a593Smuzhiyun 0x6f, data, 1);
186*4882a593Smuzhiyun if (ret)
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun period_exp = data[0] & 0x0f;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun *pre_bit_count = (1U << period_exp) * n_ldpc;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
cxd2880_post_bit_err_t(struct cxd2880_tnrdmd * tnrdmd,u32 * post_bit_err,u32 * post_bit_count)196*4882a593Smuzhiyun static int cxd2880_post_bit_err_t(struct cxd2880_tnrdmd *tnrdmd,
197*4882a593Smuzhiyun u32 *post_bit_err,
198*4882a593Smuzhiyun u32 *post_bit_count)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u8 rdata[3];
201*4882a593Smuzhiyun u32 bit_error = 0;
202*4882a593Smuzhiyun u32 period_exp = 0;
203*4882a593Smuzhiyun int ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (!tnrdmd || !post_bit_err || !post_bit_count)
206*4882a593Smuzhiyun return -EINVAL;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
209*4882a593Smuzhiyun return -EINVAL;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
212*4882a593Smuzhiyun return -EINVAL;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT)
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
218*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
219*4882a593Smuzhiyun 0x00, 0x0d);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
224*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
225*4882a593Smuzhiyun 0x15, rdata, 3);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if ((rdata[0] & 0x40) == 0)
230*4882a593Smuzhiyun return -EAGAIN;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun *post_bit_err = ((rdata[0] & 0x3f) << 16) | (rdata[1] << 8) | rdata[2];
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
235*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
236*4882a593Smuzhiyun 0x00, 0x10);
237*4882a593Smuzhiyun if (ret)
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
241*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
242*4882a593Smuzhiyun 0x60, rdata, 1);
243*4882a593Smuzhiyun if (ret)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun period_exp = (rdata[0] & 0x1f);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (period_exp <= 11 && (bit_error > (1U << period_exp) * 204 * 8))
249*4882a593Smuzhiyun return -EAGAIN;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun *post_bit_count = (1U << period_exp) * 204 * 8;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
cxd2880_post_bit_err_t2(struct cxd2880_tnrdmd * tnrdmd,u32 * post_bit_err,u32 * post_bit_count)256*4882a593Smuzhiyun static int cxd2880_post_bit_err_t2(struct cxd2880_tnrdmd *tnrdmd,
257*4882a593Smuzhiyun u32 *post_bit_err,
258*4882a593Smuzhiyun u32 *post_bit_count)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun u32 period_exp = 0;
261*4882a593Smuzhiyun u32 n_bch = 0;
262*4882a593Smuzhiyun u8 data[3];
263*4882a593Smuzhiyun enum cxd2880_dvbt2_plp_fec plp_fec_type =
264*4882a593Smuzhiyun CXD2880_DVBT2_FEC_LDPC_16K;
265*4882a593Smuzhiyun enum cxd2880_dvbt2_plp_code_rate plp_code_rate =
266*4882a593Smuzhiyun CXD2880_DVBT2_R1_2;
267*4882a593Smuzhiyun int ret;
268*4882a593Smuzhiyun static const u16 n_bch_bits_lookup[2][8] = {
269*4882a593Smuzhiyun {7200, 9720, 10800, 11880, 12600, 13320, 5400, 6480},
270*4882a593Smuzhiyun {32400, 38880, 43200, 48600, 51840, 54000, 21600, 25920}
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (!tnrdmd || !post_bit_err || !post_bit_count)
274*4882a593Smuzhiyun return -EINVAL;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
277*4882a593Smuzhiyun return -EINVAL;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
280*4882a593Smuzhiyun return -EINVAL;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT2)
283*4882a593Smuzhiyun return -EINVAL;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = slvt_freeze_reg(tnrdmd);
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
290*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
291*4882a593Smuzhiyun 0x00, 0x0b);
292*4882a593Smuzhiyun if (ret) {
293*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
298*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
299*4882a593Smuzhiyun 0x15, data, 3);
300*4882a593Smuzhiyun if (ret) {
301*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (!(data[0] & 0x40)) {
306*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
307*4882a593Smuzhiyun return -EAGAIN;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun *post_bit_err =
311*4882a593Smuzhiyun ((data[0] & 0x3f) << 16) | (data[1] << 8) | data[2];
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
314*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
315*4882a593Smuzhiyun 0x9d, data, 1);
316*4882a593Smuzhiyun if (ret) {
317*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
318*4882a593Smuzhiyun return ret;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun plp_code_rate =
322*4882a593Smuzhiyun (enum cxd2880_dvbt2_plp_code_rate)(data[0] & 0x07);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
325*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
326*4882a593Smuzhiyun 0xa0, data, 1);
327*4882a593Smuzhiyun if (ret) {
328*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun plp_fec_type = (enum cxd2880_dvbt2_plp_fec)(data[0] & 0x03);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun slvt_unfreeze_reg(tnrdmd);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
337*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
338*4882a593Smuzhiyun 0x00, 0x20);
339*4882a593Smuzhiyun if (ret)
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
343*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
344*4882a593Smuzhiyun 0x72, data, 1);
345*4882a593Smuzhiyun if (ret)
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun period_exp = data[0] & 0x0f;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (plp_fec_type > CXD2880_DVBT2_FEC_LDPC_64K ||
351*4882a593Smuzhiyun plp_code_rate > CXD2880_DVBT2_R2_5)
352*4882a593Smuzhiyun return -EAGAIN;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun n_bch = n_bch_bits_lookup[plp_fec_type][plp_code_rate];
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (*post_bit_err > ((1U << period_exp) * n_bch))
357*4882a593Smuzhiyun return -EAGAIN;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun *post_bit_count = (1U << period_exp) * n_bch;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
cxd2880_read_block_err_t(struct cxd2880_tnrdmd * tnrdmd,u32 * block_err,u32 * block_count)364*4882a593Smuzhiyun static int cxd2880_read_block_err_t(struct cxd2880_tnrdmd *tnrdmd,
365*4882a593Smuzhiyun u32 *block_err,
366*4882a593Smuzhiyun u32 *block_count)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun u8 rdata[3];
369*4882a593Smuzhiyun int ret;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!tnrdmd || !block_err || !block_count)
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
375*4882a593Smuzhiyun return -EINVAL;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
378*4882a593Smuzhiyun return -EINVAL;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT)
381*4882a593Smuzhiyun return -EINVAL;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
384*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
385*4882a593Smuzhiyun 0x00, 0x0d);
386*4882a593Smuzhiyun if (ret)
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
390*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
391*4882a593Smuzhiyun 0x18, rdata, 3);
392*4882a593Smuzhiyun if (ret)
393*4882a593Smuzhiyun return ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if ((rdata[0] & 0x01) == 0)
396*4882a593Smuzhiyun return -EAGAIN;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun *block_err = (rdata[1] << 8) | rdata[2];
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
401*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
402*4882a593Smuzhiyun 0x00, 0x10);
403*4882a593Smuzhiyun if (ret)
404*4882a593Smuzhiyun return ret;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
407*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
408*4882a593Smuzhiyun 0x5c, rdata, 1);
409*4882a593Smuzhiyun if (ret)
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun *block_count = 1U << (rdata[0] & 0x0f);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if ((*block_count == 0) || (*block_err > *block_count))
415*4882a593Smuzhiyun return -EAGAIN;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
cxd2880_read_block_err_t2(struct cxd2880_tnrdmd * tnrdmd,u32 * block_err,u32 * block_count)420*4882a593Smuzhiyun static int cxd2880_read_block_err_t2(struct cxd2880_tnrdmd *tnrdmd,
421*4882a593Smuzhiyun u32 *block_err,
422*4882a593Smuzhiyun u32 *block_count)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun u8 rdata[3];
425*4882a593Smuzhiyun int ret;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (!tnrdmd || !block_err || !block_count)
428*4882a593Smuzhiyun return -EINVAL;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
434*4882a593Smuzhiyun return -EINVAL;
435*4882a593Smuzhiyun if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT2)
436*4882a593Smuzhiyun return -EINVAL;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
439*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
440*4882a593Smuzhiyun 0x00, 0x0b);
441*4882a593Smuzhiyun if (ret)
442*4882a593Smuzhiyun return ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
445*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
446*4882a593Smuzhiyun 0x18, rdata, 3);
447*4882a593Smuzhiyun if (ret)
448*4882a593Smuzhiyun return ret;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if ((rdata[0] & 0x01) == 0)
451*4882a593Smuzhiyun return -EAGAIN;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun *block_err = (rdata[1] << 8) | rdata[2];
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
456*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
457*4882a593Smuzhiyun 0x00, 0x24);
458*4882a593Smuzhiyun if (ret)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
462*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
463*4882a593Smuzhiyun 0xdc, rdata, 1);
464*4882a593Smuzhiyun if (ret)
465*4882a593Smuzhiyun return ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun *block_count = 1U << (rdata[0] & 0x0f);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if ((*block_count == 0) || (*block_err > *block_count))
470*4882a593Smuzhiyun return -EAGAIN;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
cxd2880_release(struct dvb_frontend * fe)475*4882a593Smuzhiyun static void cxd2880_release(struct dvb_frontend *fe)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (!fe) {
480*4882a593Smuzhiyun pr_err("invalid arg.\n");
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun priv = fe->demodulator_priv;
484*4882a593Smuzhiyun kfree(priv);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
cxd2880_init(struct dvb_frontend * fe)487*4882a593Smuzhiyun static int cxd2880_init(struct dvb_frontend *fe)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun int ret;
490*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
491*4882a593Smuzhiyun struct cxd2880_tnrdmd_create_param create_param;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (!fe) {
494*4882a593Smuzhiyun pr_err("invalid arg.\n");
495*4882a593Smuzhiyun return -EINVAL;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun priv = fe->demodulator_priv;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun create_param.ts_output_if = CXD2880_TNRDMD_TSOUT_IF_SPI;
501*4882a593Smuzhiyun create_param.xtal_share_type = CXD2880_TNRDMD_XTAL_SHARE_NONE;
502*4882a593Smuzhiyun create_param.en_internal_ldo = 1;
503*4882a593Smuzhiyun create_param.xosc_cap = 18;
504*4882a593Smuzhiyun create_param.xosc_i = 8;
505*4882a593Smuzhiyun create_param.stationary_use = 1;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
508*4882a593Smuzhiyun if (priv->tnrdmd.io != &priv->regio) {
509*4882a593Smuzhiyun ret = cxd2880_tnrdmd_create(&priv->tnrdmd,
510*4882a593Smuzhiyun &priv->regio, &create_param);
511*4882a593Smuzhiyun if (ret) {
512*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
513*4882a593Smuzhiyun pr_info("cxd2880 tnrdmd create failed %d\n", ret);
514*4882a593Smuzhiyun return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun ret = cxd2880_integ_init(&priv->tnrdmd);
518*4882a593Smuzhiyun if (ret) {
519*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
520*4882a593Smuzhiyun pr_err("cxd2880 integ init failed %d\n", ret);
521*4882a593Smuzhiyun return ret;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun ret = cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
525*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_TSPIN_CURRENT,
526*4882a593Smuzhiyun 0x00);
527*4882a593Smuzhiyun if (ret) {
528*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
529*4882a593Smuzhiyun pr_err("cxd2880 set config failed %d\n", ret);
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun pr_debug("OK.\n");
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return ret;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
cxd2880_sleep(struct dvb_frontend * fe)539*4882a593Smuzhiyun static int cxd2880_sleep(struct dvb_frontend *fe)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun int ret;
542*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (!fe) {
545*4882a593Smuzhiyun pr_err("invalid arg\n");
546*4882a593Smuzhiyun return -EINVAL;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun priv = fe->demodulator_priv;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
552*4882a593Smuzhiyun ret = cxd2880_tnrdmd_sleep(&priv->tnrdmd);
553*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun pr_debug("tnrdmd_sleep ret %d\n", ret);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
cxd2880_read_signal_strength(struct dvb_frontend * fe,u16 * strength)560*4882a593Smuzhiyun static int cxd2880_read_signal_strength(struct dvb_frontend *fe,
561*4882a593Smuzhiyun u16 *strength)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun int ret;
564*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
565*4882a593Smuzhiyun struct dtv_frontend_properties *c = NULL;
566*4882a593Smuzhiyun int level = 0;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (!fe || !strength) {
569*4882a593Smuzhiyun pr_err("invalid arg\n");
570*4882a593Smuzhiyun return -EINVAL;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun priv = fe->demodulator_priv;
574*4882a593Smuzhiyun c = &fe->dtv_property_cache;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
577*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT ||
578*4882a593Smuzhiyun c->delivery_system == SYS_DVBT2) {
579*4882a593Smuzhiyun ret = cxd2880_tnrdmd_mon_rf_lvl(&priv->tnrdmd, &level);
580*4882a593Smuzhiyun } else {
581*4882a593Smuzhiyun pr_debug("invalid system\n");
582*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
583*4882a593Smuzhiyun return -EINVAL;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun level /= 125;
588*4882a593Smuzhiyun /*
589*4882a593Smuzhiyun * level should be between -105dBm and -30dBm.
590*4882a593Smuzhiyun * E.g. they should be between:
591*4882a593Smuzhiyun * -105000/125 = -840 and -30000/125 = -240
592*4882a593Smuzhiyun */
593*4882a593Smuzhiyun level = clamp(level, -840, -240);
594*4882a593Smuzhiyun /* scale value to 0x0000-0xffff */
595*4882a593Smuzhiyun *strength = ((level + 840) * 0xffff) / (-240 + 840);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (ret)
598*4882a593Smuzhiyun pr_debug("ret = %d\n", ret);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
cxd2880_read_snr(struct dvb_frontend * fe,u16 * snr)603*4882a593Smuzhiyun static int cxd2880_read_snr(struct dvb_frontend *fe, u16 *snr)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun int ret;
606*4882a593Smuzhiyun int snrvalue = 0;
607*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
608*4882a593Smuzhiyun struct dtv_frontend_properties *c = NULL;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (!fe || !snr) {
611*4882a593Smuzhiyun pr_err("invalid arg\n");
612*4882a593Smuzhiyun return -EINVAL;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun priv = fe->demodulator_priv;
616*4882a593Smuzhiyun c = &fe->dtv_property_cache;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
619*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
620*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_snr(&priv->tnrdmd,
621*4882a593Smuzhiyun &snrvalue);
622*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
623*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_snr(&priv->tnrdmd,
624*4882a593Smuzhiyun &snrvalue);
625*4882a593Smuzhiyun } else {
626*4882a593Smuzhiyun pr_err("invalid system\n");
627*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
628*4882a593Smuzhiyun return -EINVAL;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (snrvalue < 0)
633*4882a593Smuzhiyun snrvalue = 0;
634*4882a593Smuzhiyun *snr = snrvalue;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (ret)
637*4882a593Smuzhiyun pr_debug("ret = %d\n", ret);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return ret;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
cxd2880_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)642*4882a593Smuzhiyun static int cxd2880_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun int ret;
645*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
646*4882a593Smuzhiyun struct dtv_frontend_properties *c = NULL;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (!fe || !ucblocks) {
649*4882a593Smuzhiyun pr_err("invalid arg\n");
650*4882a593Smuzhiyun return -EINVAL;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun priv = fe->demodulator_priv;
654*4882a593Smuzhiyun c = &fe->dtv_property_cache;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
657*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
658*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_packet_error_number(&priv->tnrdmd,
659*4882a593Smuzhiyun ucblocks);
660*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
661*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_packet_error_number(&priv->tnrdmd,
662*4882a593Smuzhiyun ucblocks);
663*4882a593Smuzhiyun } else {
664*4882a593Smuzhiyun pr_err("invalid system\n");
665*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
666*4882a593Smuzhiyun return -EINVAL;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (ret)
671*4882a593Smuzhiyun pr_debug("ret = %d\n", ret);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return ret;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
cxd2880_read_ber(struct dvb_frontend * fe,u32 * ber)676*4882a593Smuzhiyun static int cxd2880_read_ber(struct dvb_frontend *fe, u32 *ber)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun *ber = 0;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
cxd2880_set_ber_per_period_t(struct dvb_frontend * fe)683*4882a593Smuzhiyun static int cxd2880_set_ber_per_period_t(struct dvb_frontend *fe)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun int ret;
686*4882a593Smuzhiyun struct cxd2880_priv *priv;
687*4882a593Smuzhiyun struct cxd2880_dvbt_tpsinfo info;
688*4882a593Smuzhiyun enum cxd2880_dtv_bandwidth bw;
689*4882a593Smuzhiyun u32 pre_ber_rate = 0;
690*4882a593Smuzhiyun u32 post_ber_rate = 0;
691*4882a593Smuzhiyun u32 ucblock_rate = 0;
692*4882a593Smuzhiyun u32 mes_exp = 0;
693*4882a593Smuzhiyun static const int cr_table[5] = {31500, 42000, 47250, 52500, 55125};
694*4882a593Smuzhiyun static const int denominator_tbl[4] = {125664, 129472, 137088, 152320};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (!fe) {
697*4882a593Smuzhiyun pr_err("invalid arg\n");
698*4882a593Smuzhiyun return -EINVAL;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun priv = fe->demodulator_priv;
702*4882a593Smuzhiyun bw = priv->dvbt_tune_param.bandwidth;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_tps_info(&priv->tnrdmd,
705*4882a593Smuzhiyun &info);
706*4882a593Smuzhiyun if (ret) {
707*4882a593Smuzhiyun pr_err("tps monitor error ret = %d\n", ret);
708*4882a593Smuzhiyun info.hierarchy = CXD2880_DVBT_HIERARCHY_NON;
709*4882a593Smuzhiyun info.constellation = CXD2880_DVBT_CONSTELLATION_QPSK;
710*4882a593Smuzhiyun info.guard = CXD2880_DVBT_GUARD_1_4;
711*4882a593Smuzhiyun info.rate_hp = CXD2880_DVBT_CODERATE_1_2;
712*4882a593Smuzhiyun info.rate_lp = CXD2880_DVBT_CODERATE_1_2;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (info.hierarchy == CXD2880_DVBT_HIERARCHY_NON) {
716*4882a593Smuzhiyun pre_ber_rate = 63000000 * bw * (info.constellation * 2 + 2) /
717*4882a593Smuzhiyun denominator_tbl[info.guard];
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun post_ber_rate = 1000 * cr_table[info.rate_hp] * bw *
720*4882a593Smuzhiyun (info.constellation * 2 + 2) /
721*4882a593Smuzhiyun denominator_tbl[info.guard];
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun ucblock_rate = 875 * cr_table[info.rate_hp] * bw *
724*4882a593Smuzhiyun (info.constellation * 2 + 2) /
725*4882a593Smuzhiyun denominator_tbl[info.guard];
726*4882a593Smuzhiyun } else {
727*4882a593Smuzhiyun u8 data = 0;
728*4882a593Smuzhiyun struct cxd2880_tnrdmd *tnrdmd = &priv->tnrdmd;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun ret = tnrdmd->io->write_reg(tnrdmd->io,
731*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
732*4882a593Smuzhiyun 0x00, 0x10);
733*4882a593Smuzhiyun if (!ret) {
734*4882a593Smuzhiyun ret = tnrdmd->io->read_regs(tnrdmd->io,
735*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
736*4882a593Smuzhiyun 0x67, &data, 1);
737*4882a593Smuzhiyun if (ret)
738*4882a593Smuzhiyun data = 0x00;
739*4882a593Smuzhiyun } else {
740*4882a593Smuzhiyun data = 0x00;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (data & 0x01) { /* Low priority */
744*4882a593Smuzhiyun pre_ber_rate =
745*4882a593Smuzhiyun 63000000 * bw * (info.constellation * 2 + 2) /
746*4882a593Smuzhiyun denominator_tbl[info.guard];
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun post_ber_rate = 1000 * cr_table[info.rate_lp] * bw *
749*4882a593Smuzhiyun (info.constellation * 2 + 2) /
750*4882a593Smuzhiyun denominator_tbl[info.guard];
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun ucblock_rate = (1000 * 7 / 8) * cr_table[info.rate_lp] *
753*4882a593Smuzhiyun bw * (info.constellation * 2 + 2) /
754*4882a593Smuzhiyun denominator_tbl[info.guard];
755*4882a593Smuzhiyun } else { /* High priority */
756*4882a593Smuzhiyun pre_ber_rate =
757*4882a593Smuzhiyun 63000000 * bw * 2 / denominator_tbl[info.guard];
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun post_ber_rate = 1000 * cr_table[info.rate_hp] * bw * 2 /
760*4882a593Smuzhiyun denominator_tbl[info.guard];
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun ucblock_rate = (1000 * 7 / 8) * cr_table[info.rate_hp] *
763*4882a593Smuzhiyun bw * 2 / denominator_tbl[info.guard];
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun mes_exp = pre_ber_rate < 8192 ? 8 : intlog2(pre_ber_rate) >> 24;
768*4882a593Smuzhiyun priv->pre_ber_interval =
769*4882a593Smuzhiyun ((1U << mes_exp) * 1000 + (pre_ber_rate / 2)) /
770*4882a593Smuzhiyun pre_ber_rate;
771*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
772*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT_VBER_PERIOD,
773*4882a593Smuzhiyun mes_exp == 8 ? 0 : mes_exp - 12);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun mes_exp = intlog2(post_ber_rate) >> 24;
776*4882a593Smuzhiyun priv->post_ber_interval =
777*4882a593Smuzhiyun ((1U << mes_exp) * 1000 + (post_ber_rate / 2)) /
778*4882a593Smuzhiyun post_ber_rate;
779*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
780*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT_BERN_PERIOD,
781*4882a593Smuzhiyun mes_exp);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun mes_exp = intlog2(ucblock_rate) >> 24;
784*4882a593Smuzhiyun priv->ucblock_interval =
785*4882a593Smuzhiyun ((1U << mes_exp) * 1000 + (ucblock_rate / 2)) /
786*4882a593Smuzhiyun ucblock_rate;
787*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
788*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT_PER_MES,
789*4882a593Smuzhiyun mes_exp);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
cxd2880_set_ber_per_period_t2(struct dvb_frontend * fe)794*4882a593Smuzhiyun static int cxd2880_set_ber_per_period_t2(struct dvb_frontend *fe)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun int ret;
797*4882a593Smuzhiyun struct cxd2880_priv *priv;
798*4882a593Smuzhiyun struct cxd2880_dvbt2_l1pre l1pre;
799*4882a593Smuzhiyun struct cxd2880_dvbt2_l1post l1post;
800*4882a593Smuzhiyun struct cxd2880_dvbt2_plp plp;
801*4882a593Smuzhiyun struct cxd2880_dvbt2_bbheader bbheader;
802*4882a593Smuzhiyun enum cxd2880_dtv_bandwidth bw = CXD2880_DTV_BW_1_7_MHZ;
803*4882a593Smuzhiyun u32 pre_ber_rate = 0;
804*4882a593Smuzhiyun u32 post_ber_rate = 0;
805*4882a593Smuzhiyun u32 ucblock_rate = 0;
806*4882a593Smuzhiyun u32 mes_exp = 0;
807*4882a593Smuzhiyun u32 term_a = 0;
808*4882a593Smuzhiyun u32 term_b = 0;
809*4882a593Smuzhiyun u32 denominator = 0;
810*4882a593Smuzhiyun static const u32 gi_tbl[7] = {32, 64, 128, 256, 8, 152, 76};
811*4882a593Smuzhiyun static const u8 n_tbl[6] = {8, 2, 4, 16, 1, 1};
812*4882a593Smuzhiyun static const u8 mode_tbl[6] = {2, 8, 4, 1, 16, 32};
813*4882a593Smuzhiyun static const u32 kbch_tbl[2][8] = {
814*4882a593Smuzhiyun {6952, 9472, 10552, 11632, 12352, 13072, 5152, 6232},
815*4882a593Smuzhiyun {32128, 38608, 42960, 48328, 51568, 53760, 0, 0}
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (!fe) {
819*4882a593Smuzhiyun pr_err("invalid arg\n");
820*4882a593Smuzhiyun return -EINVAL;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun priv = fe->demodulator_priv;
824*4882a593Smuzhiyun bw = priv->dvbt2_tune_param.bandwidth;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_l1_pre(&priv->tnrdmd, &l1pre);
827*4882a593Smuzhiyun if (ret) {
828*4882a593Smuzhiyun pr_info("l1 pre error\n");
829*4882a593Smuzhiyun goto error_ber_setting;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_active_plp(&priv->tnrdmd,
833*4882a593Smuzhiyun CXD2880_DVBT2_PLP_DATA, &plp);
834*4882a593Smuzhiyun if (ret) {
835*4882a593Smuzhiyun pr_info("plp info error\n");
836*4882a593Smuzhiyun goto error_ber_setting;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_l1_post(&priv->tnrdmd, &l1post);
840*4882a593Smuzhiyun if (ret) {
841*4882a593Smuzhiyun pr_info("l1 post error\n");
842*4882a593Smuzhiyun goto error_ber_setting;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun term_a =
846*4882a593Smuzhiyun (mode_tbl[l1pre.fft_mode] * (1024 + gi_tbl[l1pre.gi])) *
847*4882a593Smuzhiyun (l1pre.num_symbols + n_tbl[l1pre.fft_mode]) + 2048;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (l1pre.mixed && l1post.fef_intvl) {
850*4882a593Smuzhiyun term_b = (l1post.fef_length + (l1post.fef_intvl / 2)) /
851*4882a593Smuzhiyun l1post.fef_intvl;
852*4882a593Smuzhiyun } else {
853*4882a593Smuzhiyun term_b = 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun switch (bw) {
857*4882a593Smuzhiyun case CXD2880_DTV_BW_1_7_MHZ:
858*4882a593Smuzhiyun denominator = ((term_a + term_b) * 71 + (131 / 2)) / 131;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun case CXD2880_DTV_BW_5_MHZ:
861*4882a593Smuzhiyun denominator = ((term_a + term_b) * 7 + 20) / 40;
862*4882a593Smuzhiyun break;
863*4882a593Smuzhiyun case CXD2880_DTV_BW_6_MHZ:
864*4882a593Smuzhiyun denominator = ((term_a + term_b) * 7 + 24) / 48;
865*4882a593Smuzhiyun break;
866*4882a593Smuzhiyun case CXD2880_DTV_BW_7_MHZ:
867*4882a593Smuzhiyun denominator = ((term_a + term_b) + 4) / 8;
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun case CXD2880_DTV_BW_8_MHZ:
870*4882a593Smuzhiyun default:
871*4882a593Smuzhiyun denominator = ((term_a + term_b) * 7 + 32) / 64;
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (plp.til_type && plp.til_len) {
876*4882a593Smuzhiyun pre_ber_rate =
877*4882a593Smuzhiyun (plp.num_blocks_max * 1000000 + (denominator / 2)) /
878*4882a593Smuzhiyun denominator;
879*4882a593Smuzhiyun pre_ber_rate = (pre_ber_rate + (plp.til_len / 2)) /
880*4882a593Smuzhiyun plp.til_len;
881*4882a593Smuzhiyun } else {
882*4882a593Smuzhiyun pre_ber_rate =
883*4882a593Smuzhiyun (plp.num_blocks_max * 1000000 + (denominator / 2)) /
884*4882a593Smuzhiyun denominator;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun post_ber_rate = pre_ber_rate;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun mes_exp = intlog2(pre_ber_rate) >> 24;
890*4882a593Smuzhiyun priv->pre_ber_interval =
891*4882a593Smuzhiyun ((1U << mes_exp) * 1000 + (pre_ber_rate / 2)) /
892*4882a593Smuzhiyun pre_ber_rate;
893*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
894*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT2_LBER_MES,
895*4882a593Smuzhiyun mes_exp);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun mes_exp = intlog2(post_ber_rate) >> 24;
898*4882a593Smuzhiyun priv->post_ber_interval =
899*4882a593Smuzhiyun ((1U << mes_exp) * 1000 + (post_ber_rate / 2)) /
900*4882a593Smuzhiyun post_ber_rate;
901*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
902*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT2_BBER_MES,
903*4882a593Smuzhiyun mes_exp);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_bbheader(&priv->tnrdmd,
906*4882a593Smuzhiyun CXD2880_DVBT2_PLP_DATA,
907*4882a593Smuzhiyun &bbheader);
908*4882a593Smuzhiyun if (ret) {
909*4882a593Smuzhiyun pr_info("bb header error\n");
910*4882a593Smuzhiyun goto error_ucblock_setting;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (bbheader.plp_mode == CXD2880_DVBT2_PLP_MODE_NM) {
914*4882a593Smuzhiyun if (!bbheader.issy_indicator) {
915*4882a593Smuzhiyun ucblock_rate =
916*4882a593Smuzhiyun (pre_ber_rate * kbch_tbl[plp.fec][plp.plp_cr] +
917*4882a593Smuzhiyun 752) / 1504;
918*4882a593Smuzhiyun } else {
919*4882a593Smuzhiyun ucblock_rate =
920*4882a593Smuzhiyun (pre_ber_rate * kbch_tbl[plp.fec][plp.plp_cr] +
921*4882a593Smuzhiyun 764) / 1528;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun } else if (bbheader.plp_mode == CXD2880_DVBT2_PLP_MODE_HEM) {
924*4882a593Smuzhiyun ucblock_rate =
925*4882a593Smuzhiyun (pre_ber_rate * kbch_tbl[plp.fec][plp.plp_cr] + 748) /
926*4882a593Smuzhiyun 1496;
927*4882a593Smuzhiyun } else {
928*4882a593Smuzhiyun pr_info("plp mode is not Normal or HEM\n");
929*4882a593Smuzhiyun goto error_ucblock_setting;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun mes_exp = intlog2(ucblock_rate) >> 24;
933*4882a593Smuzhiyun priv->ucblock_interval =
934*4882a593Smuzhiyun ((1U << mes_exp) * 1000 + (ucblock_rate / 2)) /
935*4882a593Smuzhiyun ucblock_rate;
936*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
937*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT2_PER_MES,
938*4882a593Smuzhiyun mes_exp);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun return 0;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun error_ber_setting:
943*4882a593Smuzhiyun priv->pre_ber_interval = 1000;
944*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
945*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT2_LBER_MES, 0);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun priv->post_ber_interval = 1000;
948*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
949*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT2_BBER_MES, 0);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun error_ucblock_setting:
952*4882a593Smuzhiyun priv->ucblock_interval = 1000;
953*4882a593Smuzhiyun cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
954*4882a593Smuzhiyun CXD2880_TNRDMD_CFG_DVBT2_PER_MES, 8);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
cxd2880_dvbt_tune(struct cxd2880_tnrdmd * tnr_dmd,struct cxd2880_dvbt_tune_param * tune_param)959*4882a593Smuzhiyun static int cxd2880_dvbt_tune(struct cxd2880_tnrdmd *tnr_dmd,
960*4882a593Smuzhiyun struct cxd2880_dvbt_tune_param
961*4882a593Smuzhiyun *tune_param)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun int ret;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (!tnr_dmd || !tune_param)
966*4882a593Smuzhiyun return -EINVAL;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
969*4882a593Smuzhiyun return -EINVAL;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
972*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
973*4882a593Smuzhiyun return -EINVAL;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun atomic_set(&tnr_dmd->cancel, 0);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (tune_param->bandwidth != CXD2880_DTV_BW_5_MHZ &&
978*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_6_MHZ &&
979*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_7_MHZ &&
980*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_8_MHZ) {
981*4882a593Smuzhiyun return -ENOTTY;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_tune1(tnr_dmd, tune_param);
985*4882a593Smuzhiyun if (ret)
986*4882a593Smuzhiyun return ret;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun usleep_range(CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000,
989*4882a593Smuzhiyun CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000 + 1000);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun return cxd2880_tnrdmd_dvbt_tune2(tnr_dmd, tune_param);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
cxd2880_dvbt2_tune(struct cxd2880_tnrdmd * tnr_dmd,struct cxd2880_dvbt2_tune_param * tune_param)994*4882a593Smuzhiyun static int cxd2880_dvbt2_tune(struct cxd2880_tnrdmd *tnr_dmd,
995*4882a593Smuzhiyun struct cxd2880_dvbt2_tune_param
996*4882a593Smuzhiyun *tune_param)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun int ret;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (!tnr_dmd || !tune_param)
1001*4882a593Smuzhiyun return -EINVAL;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
1004*4882a593Smuzhiyun return -EINVAL;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
1007*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun atomic_set(&tnr_dmd->cancel, 0);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (tune_param->bandwidth != CXD2880_DTV_BW_1_7_MHZ &&
1013*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_5_MHZ &&
1014*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_6_MHZ &&
1015*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_7_MHZ &&
1016*4882a593Smuzhiyun tune_param->bandwidth != CXD2880_DTV_BW_8_MHZ) {
1017*4882a593Smuzhiyun return -ENOTTY;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (tune_param->profile != CXD2880_DVBT2_PROFILE_BASE &&
1021*4882a593Smuzhiyun tune_param->profile != CXD2880_DVBT2_PROFILE_LITE)
1022*4882a593Smuzhiyun return -EINVAL;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_tune1(tnr_dmd, tune_param);
1025*4882a593Smuzhiyun if (ret)
1026*4882a593Smuzhiyun return ret;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun usleep_range(CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000,
1029*4882a593Smuzhiyun CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000 + 1000);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun return cxd2880_tnrdmd_dvbt2_tune2(tnr_dmd, tune_param);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
cxd2880_set_frontend(struct dvb_frontend * fe)1034*4882a593Smuzhiyun static int cxd2880_set_frontend(struct dvb_frontend *fe)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun int ret;
1037*4882a593Smuzhiyun struct dtv_frontend_properties *c;
1038*4882a593Smuzhiyun struct cxd2880_priv *priv;
1039*4882a593Smuzhiyun enum cxd2880_dtv_bandwidth bw = CXD2880_DTV_BW_1_7_MHZ;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (!fe) {
1042*4882a593Smuzhiyun pr_err("invalid arg\n");
1043*4882a593Smuzhiyun return -EINVAL;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun priv = fe->demodulator_priv;
1047*4882a593Smuzhiyun c = &fe->dtv_property_cache;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1050*4882a593Smuzhiyun c->pre_bit_error.stat[0].uvalue = 0;
1051*4882a593Smuzhiyun c->pre_bit_error.len = 1;
1052*4882a593Smuzhiyun c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1053*4882a593Smuzhiyun c->pre_bit_count.stat[0].uvalue = 0;
1054*4882a593Smuzhiyun c->pre_bit_count.len = 1;
1055*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1056*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = 0;
1057*4882a593Smuzhiyun c->post_bit_error.len = 1;
1058*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1059*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue = 0;
1060*4882a593Smuzhiyun c->post_bit_count.len = 1;
1061*4882a593Smuzhiyun c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1062*4882a593Smuzhiyun c->block_error.stat[0].uvalue = 0;
1063*4882a593Smuzhiyun c->block_error.len = 1;
1064*4882a593Smuzhiyun c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1065*4882a593Smuzhiyun c->block_count.stat[0].uvalue = 0;
1066*4882a593Smuzhiyun c->block_count.len = 1;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun switch (c->bandwidth_hz) {
1069*4882a593Smuzhiyun case 1712000:
1070*4882a593Smuzhiyun bw = CXD2880_DTV_BW_1_7_MHZ;
1071*4882a593Smuzhiyun break;
1072*4882a593Smuzhiyun case 5000000:
1073*4882a593Smuzhiyun bw = CXD2880_DTV_BW_5_MHZ;
1074*4882a593Smuzhiyun break;
1075*4882a593Smuzhiyun case 6000000:
1076*4882a593Smuzhiyun bw = CXD2880_DTV_BW_6_MHZ;
1077*4882a593Smuzhiyun break;
1078*4882a593Smuzhiyun case 7000000:
1079*4882a593Smuzhiyun bw = CXD2880_DTV_BW_7_MHZ;
1080*4882a593Smuzhiyun break;
1081*4882a593Smuzhiyun case 8000000:
1082*4882a593Smuzhiyun bw = CXD2880_DTV_BW_8_MHZ;
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun default:
1085*4882a593Smuzhiyun return -EINVAL;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun priv->s = 0;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun pr_info("sys:%d freq:%d bw:%d\n",
1091*4882a593Smuzhiyun c->delivery_system, c->frequency, bw);
1092*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1093*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
1094*4882a593Smuzhiyun priv->tnrdmd.sys = CXD2880_DTV_SYS_DVBT;
1095*4882a593Smuzhiyun priv->dvbt_tune_param.center_freq_khz = c->frequency / 1000;
1096*4882a593Smuzhiyun priv->dvbt_tune_param.bandwidth = bw;
1097*4882a593Smuzhiyun priv->dvbt_tune_param.profile = CXD2880_DVBT_PROFILE_HP;
1098*4882a593Smuzhiyun ret = cxd2880_dvbt_tune(&priv->tnrdmd,
1099*4882a593Smuzhiyun &priv->dvbt_tune_param);
1100*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
1101*4882a593Smuzhiyun priv->tnrdmd.sys = CXD2880_DTV_SYS_DVBT2;
1102*4882a593Smuzhiyun priv->dvbt2_tune_param.center_freq_khz = c->frequency / 1000;
1103*4882a593Smuzhiyun priv->dvbt2_tune_param.bandwidth = bw;
1104*4882a593Smuzhiyun priv->dvbt2_tune_param.data_plp_id = (u16)c->stream_id;
1105*4882a593Smuzhiyun priv->dvbt2_tune_param.profile = CXD2880_DVBT2_PROFILE_BASE;
1106*4882a593Smuzhiyun ret = cxd2880_dvbt2_tune(&priv->tnrdmd,
1107*4882a593Smuzhiyun &priv->dvbt2_tune_param);
1108*4882a593Smuzhiyun } else {
1109*4882a593Smuzhiyun pr_err("invalid system\n");
1110*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1111*4882a593Smuzhiyun return -EINVAL;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun pr_info("tune result %d\n", ret);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun return ret;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
cxd2880_get_stats(struct dvb_frontend * fe,enum fe_status status)1120*4882a593Smuzhiyun static int cxd2880_get_stats(struct dvb_frontend *fe,
1121*4882a593Smuzhiyun enum fe_status status)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
1124*4882a593Smuzhiyun struct dtv_frontend_properties *c = NULL;
1125*4882a593Smuzhiyun u32 pre_bit_err = 0, pre_bit_count = 0;
1126*4882a593Smuzhiyun u32 post_bit_err = 0, post_bit_count = 0;
1127*4882a593Smuzhiyun u32 block_err = 0, block_count = 0;
1128*4882a593Smuzhiyun int ret;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if (!fe) {
1131*4882a593Smuzhiyun pr_err("invalid arg\n");
1132*4882a593Smuzhiyun return -EINVAL;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun priv = fe->demodulator_priv;
1136*4882a593Smuzhiyun c = &fe->dtv_property_cache;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (!(status & FE_HAS_LOCK) || !(status & FE_HAS_CARRIER)) {
1139*4882a593Smuzhiyun c->pre_bit_error.len = 1;
1140*4882a593Smuzhiyun c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1141*4882a593Smuzhiyun c->pre_bit_count.len = 1;
1142*4882a593Smuzhiyun c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1143*4882a593Smuzhiyun c->post_bit_error.len = 1;
1144*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1145*4882a593Smuzhiyun c->post_bit_count.len = 1;
1146*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1147*4882a593Smuzhiyun c->block_error.len = 1;
1148*4882a593Smuzhiyun c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1149*4882a593Smuzhiyun c->block_count.len = 1;
1150*4882a593Smuzhiyun c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun if (time_after(jiffies, priv->pre_ber_update)) {
1156*4882a593Smuzhiyun priv->pre_ber_update =
1157*4882a593Smuzhiyun jiffies + msecs_to_jiffies(priv->pre_ber_interval);
1158*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
1159*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1160*4882a593Smuzhiyun ret = cxd2880_pre_bit_err_t(&priv->tnrdmd,
1161*4882a593Smuzhiyun &pre_bit_err,
1162*4882a593Smuzhiyun &pre_bit_count);
1163*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1164*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
1165*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1166*4882a593Smuzhiyun ret = cxd2880_pre_bit_err_t2(&priv->tnrdmd,
1167*4882a593Smuzhiyun &pre_bit_err,
1168*4882a593Smuzhiyun &pre_bit_count);
1169*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1170*4882a593Smuzhiyun } else {
1171*4882a593Smuzhiyun return -EINVAL;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (!ret) {
1175*4882a593Smuzhiyun c->pre_bit_error.len = 1;
1176*4882a593Smuzhiyun c->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER;
1177*4882a593Smuzhiyun c->pre_bit_error.stat[0].uvalue += pre_bit_err;
1178*4882a593Smuzhiyun c->pre_bit_count.len = 1;
1179*4882a593Smuzhiyun c->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER;
1180*4882a593Smuzhiyun c->pre_bit_count.stat[0].uvalue += pre_bit_count;
1181*4882a593Smuzhiyun } else {
1182*4882a593Smuzhiyun c->pre_bit_error.len = 1;
1183*4882a593Smuzhiyun c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1184*4882a593Smuzhiyun c->pre_bit_count.len = 1;
1185*4882a593Smuzhiyun c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1186*4882a593Smuzhiyun pr_debug("pre_bit_error_t failed %d\n", ret);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (time_after(jiffies, priv->post_ber_update)) {
1191*4882a593Smuzhiyun priv->post_ber_update =
1192*4882a593Smuzhiyun jiffies + msecs_to_jiffies(priv->post_ber_interval);
1193*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
1194*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1195*4882a593Smuzhiyun ret = cxd2880_post_bit_err_t(&priv->tnrdmd,
1196*4882a593Smuzhiyun &post_bit_err,
1197*4882a593Smuzhiyun &post_bit_count);
1198*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1199*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
1200*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1201*4882a593Smuzhiyun ret = cxd2880_post_bit_err_t2(&priv->tnrdmd,
1202*4882a593Smuzhiyun &post_bit_err,
1203*4882a593Smuzhiyun &post_bit_count);
1204*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1205*4882a593Smuzhiyun } else {
1206*4882a593Smuzhiyun return -EINVAL;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (!ret) {
1210*4882a593Smuzhiyun c->post_bit_error.len = 1;
1211*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
1212*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue += post_bit_err;
1213*4882a593Smuzhiyun c->post_bit_count.len = 1;
1214*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
1215*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue += post_bit_count;
1216*4882a593Smuzhiyun } else {
1217*4882a593Smuzhiyun c->post_bit_error.len = 1;
1218*4882a593Smuzhiyun c->post_bit_error.stat[0].scale =
1219*4882a593Smuzhiyun FE_SCALE_NOT_AVAILABLE;
1220*4882a593Smuzhiyun c->post_bit_count.len = 1;
1221*4882a593Smuzhiyun c->post_bit_count.stat[0].scale =
1222*4882a593Smuzhiyun FE_SCALE_NOT_AVAILABLE;
1223*4882a593Smuzhiyun pr_debug("post_bit_err_t %d\n", ret);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (time_after(jiffies, priv->ucblock_update)) {
1228*4882a593Smuzhiyun priv->ucblock_update =
1229*4882a593Smuzhiyun jiffies + msecs_to_jiffies(priv->ucblock_interval);
1230*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
1231*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1232*4882a593Smuzhiyun ret = cxd2880_read_block_err_t(&priv->tnrdmd,
1233*4882a593Smuzhiyun &block_err,
1234*4882a593Smuzhiyun &block_count);
1235*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1236*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
1237*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1238*4882a593Smuzhiyun ret = cxd2880_read_block_err_t2(&priv->tnrdmd,
1239*4882a593Smuzhiyun &block_err,
1240*4882a593Smuzhiyun &block_count);
1241*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1242*4882a593Smuzhiyun } else {
1243*4882a593Smuzhiyun return -EINVAL;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun if (!ret) {
1246*4882a593Smuzhiyun c->block_error.len = 1;
1247*4882a593Smuzhiyun c->block_error.stat[0].scale = FE_SCALE_COUNTER;
1248*4882a593Smuzhiyun c->block_error.stat[0].uvalue += block_err;
1249*4882a593Smuzhiyun c->block_count.len = 1;
1250*4882a593Smuzhiyun c->block_count.stat[0].scale = FE_SCALE_COUNTER;
1251*4882a593Smuzhiyun c->block_count.stat[0].uvalue += block_count;
1252*4882a593Smuzhiyun } else {
1253*4882a593Smuzhiyun c->block_error.len = 1;
1254*4882a593Smuzhiyun c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1255*4882a593Smuzhiyun c->block_count.len = 1;
1256*4882a593Smuzhiyun c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1257*4882a593Smuzhiyun pr_debug("read_block_err_t %d\n", ret);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
cxd2880_check_l1post_plp(struct dvb_frontend * fe)1264*4882a593Smuzhiyun static int cxd2880_check_l1post_plp(struct dvb_frontend *fe)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun u8 valid = 0;
1267*4882a593Smuzhiyun u8 plp_not_found;
1268*4882a593Smuzhiyun int ret;
1269*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (!fe) {
1272*4882a593Smuzhiyun pr_err("invalid arg\n");
1273*4882a593Smuzhiyun return -EINVAL;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun priv = fe->demodulator_priv;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_check_l1post_valid(&priv->tnrdmd,
1279*4882a593Smuzhiyun &valid);
1280*4882a593Smuzhiyun if (ret)
1281*4882a593Smuzhiyun return ret;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun if (!valid)
1284*4882a593Smuzhiyun return -EAGAIN;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_data_plp_error(&priv->tnrdmd,
1287*4882a593Smuzhiyun &plp_not_found);
1288*4882a593Smuzhiyun if (ret)
1289*4882a593Smuzhiyun return ret;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun if (plp_not_found) {
1292*4882a593Smuzhiyun priv->dvbt2_tune_param.tune_info =
1293*4882a593Smuzhiyun CXD2880_TNRDMD_DVBT2_TUNE_INFO_INVALID_PLP_ID;
1294*4882a593Smuzhiyun } else {
1295*4882a593Smuzhiyun priv->dvbt2_tune_param.tune_info =
1296*4882a593Smuzhiyun CXD2880_TNRDMD_DVBT2_TUNE_INFO_OK;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
cxd2880_read_status(struct dvb_frontend * fe,enum fe_status * status)1302*4882a593Smuzhiyun static int cxd2880_read_status(struct dvb_frontend *fe,
1303*4882a593Smuzhiyun enum fe_status *status)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun int ret;
1306*4882a593Smuzhiyun u8 sync = 0;
1307*4882a593Smuzhiyun u8 lock = 0;
1308*4882a593Smuzhiyun u8 unlock = 0;
1309*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
1310*4882a593Smuzhiyun struct dtv_frontend_properties *c = NULL;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun if (!fe || !status) {
1313*4882a593Smuzhiyun pr_err("invalid arg\n");
1314*4882a593Smuzhiyun return -EINVAL;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun priv = fe->demodulator_priv;
1318*4882a593Smuzhiyun c = &fe->dtv_property_cache;
1319*4882a593Smuzhiyun *status = 0;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun if (priv->tnrdmd.state == CXD2880_TNRDMD_STATE_ACTIVE) {
1322*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1323*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
1324*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_sync_stat(&priv->tnrdmd,
1325*4882a593Smuzhiyun &sync,
1326*4882a593Smuzhiyun &lock,
1327*4882a593Smuzhiyun &unlock);
1328*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
1329*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_sync_stat(&priv->tnrdmd,
1330*4882a593Smuzhiyun &sync,
1331*4882a593Smuzhiyun &lock,
1332*4882a593Smuzhiyun &unlock);
1333*4882a593Smuzhiyun } else {
1334*4882a593Smuzhiyun pr_err("invalid system");
1335*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1336*4882a593Smuzhiyun return -EINVAL;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1340*4882a593Smuzhiyun if (ret) {
1341*4882a593Smuzhiyun pr_err("failed. sys = %d\n", priv->tnrdmd.sys);
1342*4882a593Smuzhiyun return ret;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun if (sync == 6) {
1346*4882a593Smuzhiyun *status = FE_HAS_SIGNAL |
1347*4882a593Smuzhiyun FE_HAS_CARRIER;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun if (lock)
1350*4882a593Smuzhiyun *status |= FE_HAS_VITERBI |
1351*4882a593Smuzhiyun FE_HAS_SYNC |
1352*4882a593Smuzhiyun FE_HAS_LOCK;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun pr_debug("status %d\n", *status);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun if (priv->s == 0 && (*status & FE_HAS_LOCK) &&
1358*4882a593Smuzhiyun (*status & FE_HAS_CARRIER)) {
1359*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1360*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBT) {
1361*4882a593Smuzhiyun ret = cxd2880_set_ber_per_period_t(fe);
1362*4882a593Smuzhiyun priv->s = *status;
1363*4882a593Smuzhiyun } else if (c->delivery_system == SYS_DVBT2) {
1364*4882a593Smuzhiyun ret = cxd2880_check_l1post_plp(fe);
1365*4882a593Smuzhiyun if (!ret) {
1366*4882a593Smuzhiyun ret = cxd2880_set_ber_per_period_t2(fe);
1367*4882a593Smuzhiyun priv->s = *status;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun } else {
1370*4882a593Smuzhiyun pr_err("invalid system\n");
1371*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1372*4882a593Smuzhiyun return -EINVAL;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun cxd2880_get_stats(fe, *status);
1378*4882a593Smuzhiyun return 0;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
cxd2880_tune(struct dvb_frontend * fe,bool retune,unsigned int mode_flags,unsigned int * delay,enum fe_status * status)1381*4882a593Smuzhiyun static int cxd2880_tune(struct dvb_frontend *fe,
1382*4882a593Smuzhiyun bool retune,
1383*4882a593Smuzhiyun unsigned int mode_flags,
1384*4882a593Smuzhiyun unsigned int *delay,
1385*4882a593Smuzhiyun enum fe_status *status)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun int ret;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun if (!fe || !delay || !status) {
1390*4882a593Smuzhiyun pr_err("invalid arg.");
1391*4882a593Smuzhiyun return -EINVAL;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun if (retune) {
1395*4882a593Smuzhiyun ret = cxd2880_set_frontend(fe);
1396*4882a593Smuzhiyun if (ret) {
1397*4882a593Smuzhiyun pr_err("cxd2880_set_frontend failed %d\n", ret);
1398*4882a593Smuzhiyun return ret;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun *delay = HZ / 5;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return cxd2880_read_status(fe, status);
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
cxd2880_get_frontend_t(struct dvb_frontend * fe,struct dtv_frontend_properties * c)1407*4882a593Smuzhiyun static int cxd2880_get_frontend_t(struct dvb_frontend *fe,
1408*4882a593Smuzhiyun struct dtv_frontend_properties *c)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun int ret;
1411*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
1412*4882a593Smuzhiyun enum cxd2880_dvbt_mode mode = CXD2880_DVBT_MODE_2K;
1413*4882a593Smuzhiyun enum cxd2880_dvbt_guard guard = CXD2880_DVBT_GUARD_1_32;
1414*4882a593Smuzhiyun struct cxd2880_dvbt_tpsinfo tps;
1415*4882a593Smuzhiyun enum cxd2880_tnrdmd_spectrum_sense sense;
1416*4882a593Smuzhiyun u16 snr = 0;
1417*4882a593Smuzhiyun int strength = 0;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (!fe || !c) {
1420*4882a593Smuzhiyun pr_err("invalid arg\n");
1421*4882a593Smuzhiyun return -EINVAL;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun priv = fe->demodulator_priv;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1427*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_mode_guard(&priv->tnrdmd,
1428*4882a593Smuzhiyun &mode, &guard);
1429*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1430*4882a593Smuzhiyun if (!ret) {
1431*4882a593Smuzhiyun switch (mode) {
1432*4882a593Smuzhiyun case CXD2880_DVBT_MODE_2K:
1433*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
1434*4882a593Smuzhiyun break;
1435*4882a593Smuzhiyun case CXD2880_DVBT_MODE_8K:
1436*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_8K;
1437*4882a593Smuzhiyun break;
1438*4882a593Smuzhiyun default:
1439*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
1440*4882a593Smuzhiyun pr_debug("transmission mode is invalid %d\n", mode);
1441*4882a593Smuzhiyun break;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun switch (guard) {
1444*4882a593Smuzhiyun case CXD2880_DVBT_GUARD_1_32:
1445*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
1446*4882a593Smuzhiyun break;
1447*4882a593Smuzhiyun case CXD2880_DVBT_GUARD_1_16:
1448*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_16;
1449*4882a593Smuzhiyun break;
1450*4882a593Smuzhiyun case CXD2880_DVBT_GUARD_1_8:
1451*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_8;
1452*4882a593Smuzhiyun break;
1453*4882a593Smuzhiyun case CXD2880_DVBT_GUARD_1_4:
1454*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_4;
1455*4882a593Smuzhiyun break;
1456*4882a593Smuzhiyun default:
1457*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
1458*4882a593Smuzhiyun pr_debug("guard interval is invalid %d\n",
1459*4882a593Smuzhiyun guard);
1460*4882a593Smuzhiyun break;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
1464*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
1465*4882a593Smuzhiyun pr_debug("ModeGuard err %d\n", ret);
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1469*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_tps_info(&priv->tnrdmd, &tps);
1470*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1471*4882a593Smuzhiyun if (!ret) {
1472*4882a593Smuzhiyun switch (tps.hierarchy) {
1473*4882a593Smuzhiyun case CXD2880_DVBT_HIERARCHY_NON:
1474*4882a593Smuzhiyun c->hierarchy = HIERARCHY_NONE;
1475*4882a593Smuzhiyun break;
1476*4882a593Smuzhiyun case CXD2880_DVBT_HIERARCHY_1:
1477*4882a593Smuzhiyun c->hierarchy = HIERARCHY_1;
1478*4882a593Smuzhiyun break;
1479*4882a593Smuzhiyun case CXD2880_DVBT_HIERARCHY_2:
1480*4882a593Smuzhiyun c->hierarchy = HIERARCHY_2;
1481*4882a593Smuzhiyun break;
1482*4882a593Smuzhiyun case CXD2880_DVBT_HIERARCHY_4:
1483*4882a593Smuzhiyun c->hierarchy = HIERARCHY_4;
1484*4882a593Smuzhiyun break;
1485*4882a593Smuzhiyun default:
1486*4882a593Smuzhiyun c->hierarchy = HIERARCHY_NONE;
1487*4882a593Smuzhiyun pr_debug("TPSInfo hierarchy is invalid %d\n",
1488*4882a593Smuzhiyun tps.hierarchy);
1489*4882a593Smuzhiyun break;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun switch (tps.rate_hp) {
1493*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_1_2:
1494*4882a593Smuzhiyun c->code_rate_HP = FEC_1_2;
1495*4882a593Smuzhiyun break;
1496*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_2_3:
1497*4882a593Smuzhiyun c->code_rate_HP = FEC_2_3;
1498*4882a593Smuzhiyun break;
1499*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_3_4:
1500*4882a593Smuzhiyun c->code_rate_HP = FEC_3_4;
1501*4882a593Smuzhiyun break;
1502*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_5_6:
1503*4882a593Smuzhiyun c->code_rate_HP = FEC_5_6;
1504*4882a593Smuzhiyun break;
1505*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_7_8:
1506*4882a593Smuzhiyun c->code_rate_HP = FEC_7_8;
1507*4882a593Smuzhiyun break;
1508*4882a593Smuzhiyun default:
1509*4882a593Smuzhiyun c->code_rate_HP = FEC_NONE;
1510*4882a593Smuzhiyun pr_debug("TPSInfo rateHP is invalid %d\n",
1511*4882a593Smuzhiyun tps.rate_hp);
1512*4882a593Smuzhiyun break;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun switch (tps.rate_lp) {
1515*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_1_2:
1516*4882a593Smuzhiyun c->code_rate_LP = FEC_1_2;
1517*4882a593Smuzhiyun break;
1518*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_2_3:
1519*4882a593Smuzhiyun c->code_rate_LP = FEC_2_3;
1520*4882a593Smuzhiyun break;
1521*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_3_4:
1522*4882a593Smuzhiyun c->code_rate_LP = FEC_3_4;
1523*4882a593Smuzhiyun break;
1524*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_5_6:
1525*4882a593Smuzhiyun c->code_rate_LP = FEC_5_6;
1526*4882a593Smuzhiyun break;
1527*4882a593Smuzhiyun case CXD2880_DVBT_CODERATE_7_8:
1528*4882a593Smuzhiyun c->code_rate_LP = FEC_7_8;
1529*4882a593Smuzhiyun break;
1530*4882a593Smuzhiyun default:
1531*4882a593Smuzhiyun c->code_rate_LP = FEC_NONE;
1532*4882a593Smuzhiyun pr_debug("TPSInfo rateLP is invalid %d\n",
1533*4882a593Smuzhiyun tps.rate_lp);
1534*4882a593Smuzhiyun break;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun switch (tps.constellation) {
1537*4882a593Smuzhiyun case CXD2880_DVBT_CONSTELLATION_QPSK:
1538*4882a593Smuzhiyun c->modulation = QPSK;
1539*4882a593Smuzhiyun break;
1540*4882a593Smuzhiyun case CXD2880_DVBT_CONSTELLATION_16QAM:
1541*4882a593Smuzhiyun c->modulation = QAM_16;
1542*4882a593Smuzhiyun break;
1543*4882a593Smuzhiyun case CXD2880_DVBT_CONSTELLATION_64QAM:
1544*4882a593Smuzhiyun c->modulation = QAM_64;
1545*4882a593Smuzhiyun break;
1546*4882a593Smuzhiyun default:
1547*4882a593Smuzhiyun c->modulation = QPSK;
1548*4882a593Smuzhiyun pr_debug("TPSInfo constellation is invalid %d\n",
1549*4882a593Smuzhiyun tps.constellation);
1550*4882a593Smuzhiyun break;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun } else {
1553*4882a593Smuzhiyun c->hierarchy = HIERARCHY_NONE;
1554*4882a593Smuzhiyun c->code_rate_HP = FEC_NONE;
1555*4882a593Smuzhiyun c->code_rate_LP = FEC_NONE;
1556*4882a593Smuzhiyun c->modulation = QPSK;
1557*4882a593Smuzhiyun pr_debug("TPS info err %d\n", ret);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1561*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt_mon_spectrum_sense(&priv->tnrdmd, &sense);
1562*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1563*4882a593Smuzhiyun if (!ret) {
1564*4882a593Smuzhiyun switch (sense) {
1565*4882a593Smuzhiyun case CXD2880_TNRDMD_SPECTRUM_NORMAL:
1566*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1567*4882a593Smuzhiyun break;
1568*4882a593Smuzhiyun case CXD2880_TNRDMD_SPECTRUM_INV:
1569*4882a593Smuzhiyun c->inversion = INVERSION_ON;
1570*4882a593Smuzhiyun break;
1571*4882a593Smuzhiyun default:
1572*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1573*4882a593Smuzhiyun pr_debug("spectrum sense is invalid %d\n", sense);
1574*4882a593Smuzhiyun break;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun } else {
1577*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1578*4882a593Smuzhiyun pr_debug("spectrum_sense %d\n", ret);
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1582*4882a593Smuzhiyun ret = cxd2880_tnrdmd_mon_rf_lvl(&priv->tnrdmd, &strength);
1583*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1584*4882a593Smuzhiyun if (!ret) {
1585*4882a593Smuzhiyun c->strength.len = 1;
1586*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_DECIBEL;
1587*4882a593Smuzhiyun c->strength.stat[0].svalue = strength;
1588*4882a593Smuzhiyun } else {
1589*4882a593Smuzhiyun c->strength.len = 1;
1590*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1591*4882a593Smuzhiyun pr_debug("mon_rf_lvl %d\n", ret);
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun ret = cxd2880_read_snr(fe, &snr);
1595*4882a593Smuzhiyun if (!ret) {
1596*4882a593Smuzhiyun c->cnr.len = 1;
1597*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
1598*4882a593Smuzhiyun c->cnr.stat[0].svalue = snr;
1599*4882a593Smuzhiyun } else {
1600*4882a593Smuzhiyun c->cnr.len = 1;
1601*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1602*4882a593Smuzhiyun pr_debug("read_snr %d\n", ret);
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun return 0;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
cxd2880_get_frontend_t2(struct dvb_frontend * fe,struct dtv_frontend_properties * c)1608*4882a593Smuzhiyun static int cxd2880_get_frontend_t2(struct dvb_frontend *fe,
1609*4882a593Smuzhiyun struct dtv_frontend_properties *c)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun int ret;
1612*4882a593Smuzhiyun struct cxd2880_priv *priv = NULL;
1613*4882a593Smuzhiyun struct cxd2880_dvbt2_l1pre l1pre;
1614*4882a593Smuzhiyun enum cxd2880_dvbt2_plp_code_rate coderate;
1615*4882a593Smuzhiyun enum cxd2880_dvbt2_plp_constell qam;
1616*4882a593Smuzhiyun enum cxd2880_tnrdmd_spectrum_sense sense;
1617*4882a593Smuzhiyun u16 snr = 0;
1618*4882a593Smuzhiyun int strength = 0;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (!fe || !c) {
1621*4882a593Smuzhiyun pr_err("invalid arg.\n");
1622*4882a593Smuzhiyun return -EINVAL;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun priv = fe->demodulator_priv;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1628*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_l1_pre(&priv->tnrdmd, &l1pre);
1629*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1630*4882a593Smuzhiyun if (!ret) {
1631*4882a593Smuzhiyun switch (l1pre.fft_mode) {
1632*4882a593Smuzhiyun case CXD2880_DVBT2_M2K:
1633*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
1634*4882a593Smuzhiyun break;
1635*4882a593Smuzhiyun case CXD2880_DVBT2_M8K:
1636*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_8K;
1637*4882a593Smuzhiyun break;
1638*4882a593Smuzhiyun case CXD2880_DVBT2_M4K:
1639*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_4K;
1640*4882a593Smuzhiyun break;
1641*4882a593Smuzhiyun case CXD2880_DVBT2_M1K:
1642*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_1K;
1643*4882a593Smuzhiyun break;
1644*4882a593Smuzhiyun case CXD2880_DVBT2_M16K:
1645*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_16K;
1646*4882a593Smuzhiyun break;
1647*4882a593Smuzhiyun case CXD2880_DVBT2_M32K:
1648*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_32K;
1649*4882a593Smuzhiyun break;
1650*4882a593Smuzhiyun default:
1651*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
1652*4882a593Smuzhiyun pr_debug("L1Pre fft_mode is invalid %d\n",
1653*4882a593Smuzhiyun l1pre.fft_mode);
1654*4882a593Smuzhiyun break;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun switch (l1pre.gi) {
1657*4882a593Smuzhiyun case CXD2880_DVBT2_G1_32:
1658*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
1659*4882a593Smuzhiyun break;
1660*4882a593Smuzhiyun case CXD2880_DVBT2_G1_16:
1661*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_16;
1662*4882a593Smuzhiyun break;
1663*4882a593Smuzhiyun case CXD2880_DVBT2_G1_8:
1664*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_8;
1665*4882a593Smuzhiyun break;
1666*4882a593Smuzhiyun case CXD2880_DVBT2_G1_4:
1667*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_4;
1668*4882a593Smuzhiyun break;
1669*4882a593Smuzhiyun case CXD2880_DVBT2_G1_128:
1670*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_128;
1671*4882a593Smuzhiyun break;
1672*4882a593Smuzhiyun case CXD2880_DVBT2_G19_128:
1673*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_19_128;
1674*4882a593Smuzhiyun break;
1675*4882a593Smuzhiyun case CXD2880_DVBT2_G19_256:
1676*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_19_256;
1677*4882a593Smuzhiyun break;
1678*4882a593Smuzhiyun default:
1679*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
1680*4882a593Smuzhiyun pr_debug("L1Pre guard interval is invalid %d\n",
1681*4882a593Smuzhiyun l1pre.gi);
1682*4882a593Smuzhiyun break;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun } else {
1685*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
1686*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
1687*4882a593Smuzhiyun pr_debug("L1Pre err %d\n", ret);
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1691*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_code_rate(&priv->tnrdmd,
1692*4882a593Smuzhiyun CXD2880_DVBT2_PLP_DATA,
1693*4882a593Smuzhiyun &coderate);
1694*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1695*4882a593Smuzhiyun if (!ret) {
1696*4882a593Smuzhiyun switch (coderate) {
1697*4882a593Smuzhiyun case CXD2880_DVBT2_R1_2:
1698*4882a593Smuzhiyun c->fec_inner = FEC_1_2;
1699*4882a593Smuzhiyun break;
1700*4882a593Smuzhiyun case CXD2880_DVBT2_R3_5:
1701*4882a593Smuzhiyun c->fec_inner = FEC_3_5;
1702*4882a593Smuzhiyun break;
1703*4882a593Smuzhiyun case CXD2880_DVBT2_R2_3:
1704*4882a593Smuzhiyun c->fec_inner = FEC_2_3;
1705*4882a593Smuzhiyun break;
1706*4882a593Smuzhiyun case CXD2880_DVBT2_R3_4:
1707*4882a593Smuzhiyun c->fec_inner = FEC_3_4;
1708*4882a593Smuzhiyun break;
1709*4882a593Smuzhiyun case CXD2880_DVBT2_R4_5:
1710*4882a593Smuzhiyun c->fec_inner = FEC_4_5;
1711*4882a593Smuzhiyun break;
1712*4882a593Smuzhiyun case CXD2880_DVBT2_R5_6:
1713*4882a593Smuzhiyun c->fec_inner = FEC_5_6;
1714*4882a593Smuzhiyun break;
1715*4882a593Smuzhiyun default:
1716*4882a593Smuzhiyun c->fec_inner = FEC_NONE;
1717*4882a593Smuzhiyun pr_debug("CodeRate is invalid %d\n", coderate);
1718*4882a593Smuzhiyun break;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun } else {
1721*4882a593Smuzhiyun c->fec_inner = FEC_NONE;
1722*4882a593Smuzhiyun pr_debug("CodeRate %d\n", ret);
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1726*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_qam(&priv->tnrdmd,
1727*4882a593Smuzhiyun CXD2880_DVBT2_PLP_DATA,
1728*4882a593Smuzhiyun &qam);
1729*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1730*4882a593Smuzhiyun if (!ret) {
1731*4882a593Smuzhiyun switch (qam) {
1732*4882a593Smuzhiyun case CXD2880_DVBT2_QPSK:
1733*4882a593Smuzhiyun c->modulation = QPSK;
1734*4882a593Smuzhiyun break;
1735*4882a593Smuzhiyun case CXD2880_DVBT2_QAM16:
1736*4882a593Smuzhiyun c->modulation = QAM_16;
1737*4882a593Smuzhiyun break;
1738*4882a593Smuzhiyun case CXD2880_DVBT2_QAM64:
1739*4882a593Smuzhiyun c->modulation = QAM_64;
1740*4882a593Smuzhiyun break;
1741*4882a593Smuzhiyun case CXD2880_DVBT2_QAM256:
1742*4882a593Smuzhiyun c->modulation = QAM_256;
1743*4882a593Smuzhiyun break;
1744*4882a593Smuzhiyun default:
1745*4882a593Smuzhiyun c->modulation = QPSK;
1746*4882a593Smuzhiyun pr_debug("QAM is invalid %d\n", qam);
1747*4882a593Smuzhiyun break;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun } else {
1750*4882a593Smuzhiyun c->modulation = QPSK;
1751*4882a593Smuzhiyun pr_debug("QAM %d\n", ret);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1755*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_spectrum_sense(&priv->tnrdmd, &sense);
1756*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1757*4882a593Smuzhiyun if (!ret) {
1758*4882a593Smuzhiyun switch (sense) {
1759*4882a593Smuzhiyun case CXD2880_TNRDMD_SPECTRUM_NORMAL:
1760*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1761*4882a593Smuzhiyun break;
1762*4882a593Smuzhiyun case CXD2880_TNRDMD_SPECTRUM_INV:
1763*4882a593Smuzhiyun c->inversion = INVERSION_ON;
1764*4882a593Smuzhiyun break;
1765*4882a593Smuzhiyun default:
1766*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1767*4882a593Smuzhiyun pr_debug("spectrum sense is invalid %d\n", sense);
1768*4882a593Smuzhiyun break;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun } else {
1771*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1772*4882a593Smuzhiyun pr_debug("SpectrumSense %d\n", ret);
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun mutex_lock(priv->spi_mutex);
1776*4882a593Smuzhiyun ret = cxd2880_tnrdmd_mon_rf_lvl(&priv->tnrdmd, &strength);
1777*4882a593Smuzhiyun mutex_unlock(priv->spi_mutex);
1778*4882a593Smuzhiyun if (!ret) {
1779*4882a593Smuzhiyun c->strength.len = 1;
1780*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_DECIBEL;
1781*4882a593Smuzhiyun c->strength.stat[0].svalue = strength;
1782*4882a593Smuzhiyun } else {
1783*4882a593Smuzhiyun c->strength.len = 1;
1784*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1785*4882a593Smuzhiyun pr_debug("mon_rf_lvl %d\n", ret);
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun ret = cxd2880_read_snr(fe, &snr);
1789*4882a593Smuzhiyun if (!ret) {
1790*4882a593Smuzhiyun c->cnr.len = 1;
1791*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
1792*4882a593Smuzhiyun c->cnr.stat[0].svalue = snr;
1793*4882a593Smuzhiyun } else {
1794*4882a593Smuzhiyun c->cnr.len = 1;
1795*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1796*4882a593Smuzhiyun pr_debug("read_snr %d\n", ret);
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun return 0;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
cxd2880_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * props)1802*4882a593Smuzhiyun static int cxd2880_get_frontend(struct dvb_frontend *fe,
1803*4882a593Smuzhiyun struct dtv_frontend_properties *props)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun int ret;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (!fe || !props) {
1808*4882a593Smuzhiyun pr_err("invalid arg.");
1809*4882a593Smuzhiyun return -EINVAL;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun pr_debug("system=%d\n", fe->dtv_property_cache.delivery_system);
1813*4882a593Smuzhiyun switch (fe->dtv_property_cache.delivery_system) {
1814*4882a593Smuzhiyun case SYS_DVBT:
1815*4882a593Smuzhiyun ret = cxd2880_get_frontend_t(fe, props);
1816*4882a593Smuzhiyun break;
1817*4882a593Smuzhiyun case SYS_DVBT2:
1818*4882a593Smuzhiyun ret = cxd2880_get_frontend_t2(fe, props);
1819*4882a593Smuzhiyun break;
1820*4882a593Smuzhiyun default:
1821*4882a593Smuzhiyun ret = -EINVAL;
1822*4882a593Smuzhiyun break;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun return ret;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
cxd2880_get_frontend_algo(struct dvb_frontend * fe)1828*4882a593Smuzhiyun static enum dvbfe_algo cxd2880_get_frontend_algo(struct dvb_frontend *fe)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun return DVBFE_ALGO_HW;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun static struct dvb_frontend_ops cxd2880_dvbt_t2_ops = {
1834*4882a593Smuzhiyun .info = {
1835*4882a593Smuzhiyun .name = "Sony CXD2880",
1836*4882a593Smuzhiyun .frequency_min_hz = 174 * MHz,
1837*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
1838*4882a593Smuzhiyun .frequency_stepsize_hz = 1 * kHz,
1839*4882a593Smuzhiyun .caps = FE_CAN_INVERSION_AUTO |
1840*4882a593Smuzhiyun FE_CAN_FEC_1_2 |
1841*4882a593Smuzhiyun FE_CAN_FEC_2_3 |
1842*4882a593Smuzhiyun FE_CAN_FEC_3_4 |
1843*4882a593Smuzhiyun FE_CAN_FEC_4_5 |
1844*4882a593Smuzhiyun FE_CAN_FEC_5_6 |
1845*4882a593Smuzhiyun FE_CAN_FEC_7_8 |
1846*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
1847*4882a593Smuzhiyun FE_CAN_QPSK |
1848*4882a593Smuzhiyun FE_CAN_QAM_16 |
1849*4882a593Smuzhiyun FE_CAN_QAM_32 |
1850*4882a593Smuzhiyun FE_CAN_QAM_64 |
1851*4882a593Smuzhiyun FE_CAN_QAM_128 |
1852*4882a593Smuzhiyun FE_CAN_QAM_256 |
1853*4882a593Smuzhiyun FE_CAN_QAM_AUTO |
1854*4882a593Smuzhiyun FE_CAN_TRANSMISSION_MODE_AUTO |
1855*4882a593Smuzhiyun FE_CAN_GUARD_INTERVAL_AUTO |
1856*4882a593Smuzhiyun FE_CAN_2G_MODULATION |
1857*4882a593Smuzhiyun FE_CAN_RECOVER |
1858*4882a593Smuzhiyun FE_CAN_MUTE_TS,
1859*4882a593Smuzhiyun },
1860*4882a593Smuzhiyun .delsys = { SYS_DVBT, SYS_DVBT2 },
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun .release = cxd2880_release,
1863*4882a593Smuzhiyun .init = cxd2880_init,
1864*4882a593Smuzhiyun .sleep = cxd2880_sleep,
1865*4882a593Smuzhiyun .tune = cxd2880_tune,
1866*4882a593Smuzhiyun .set_frontend = cxd2880_set_frontend,
1867*4882a593Smuzhiyun .get_frontend = cxd2880_get_frontend,
1868*4882a593Smuzhiyun .read_status = cxd2880_read_status,
1869*4882a593Smuzhiyun .read_ber = cxd2880_read_ber,
1870*4882a593Smuzhiyun .read_signal_strength = cxd2880_read_signal_strength,
1871*4882a593Smuzhiyun .read_snr = cxd2880_read_snr,
1872*4882a593Smuzhiyun .read_ucblocks = cxd2880_read_ucblocks,
1873*4882a593Smuzhiyun .get_frontend_algo = cxd2880_get_frontend_algo,
1874*4882a593Smuzhiyun };
1875*4882a593Smuzhiyun
cxd2880_attach(struct dvb_frontend * fe,struct cxd2880_config * cfg)1876*4882a593Smuzhiyun struct dvb_frontend *cxd2880_attach(struct dvb_frontend *fe,
1877*4882a593Smuzhiyun struct cxd2880_config *cfg)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun int ret;
1880*4882a593Smuzhiyun enum cxd2880_tnrdmd_chip_id chipid =
1881*4882a593Smuzhiyun CXD2880_TNRDMD_CHIP_ID_UNKNOWN;
1882*4882a593Smuzhiyun static struct cxd2880_priv *priv;
1883*4882a593Smuzhiyun u8 data = 0;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun if (!fe) {
1886*4882a593Smuzhiyun pr_err("invalid arg.\n");
1887*4882a593Smuzhiyun return NULL;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun priv = kzalloc(sizeof(struct cxd2880_priv), GFP_KERNEL);
1891*4882a593Smuzhiyun if (!priv)
1892*4882a593Smuzhiyun return NULL;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun priv->spi = cfg->spi;
1895*4882a593Smuzhiyun priv->spi_mutex = cfg->spi_mutex;
1896*4882a593Smuzhiyun priv->spi_device.spi = cfg->spi;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun memcpy(&fe->ops, &cxd2880_dvbt_t2_ops,
1899*4882a593Smuzhiyun sizeof(struct dvb_frontend_ops));
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun ret = cxd2880_spi_device_initialize(&priv->spi_device,
1902*4882a593Smuzhiyun CXD2880_SPI_MODE_0,
1903*4882a593Smuzhiyun 55000000);
1904*4882a593Smuzhiyun if (ret) {
1905*4882a593Smuzhiyun pr_err("spi_device_initialize failed. %d\n", ret);
1906*4882a593Smuzhiyun kfree(priv);
1907*4882a593Smuzhiyun return NULL;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun ret = cxd2880_spi_device_create_spi(&priv->cxd2880_spi,
1911*4882a593Smuzhiyun &priv->spi_device);
1912*4882a593Smuzhiyun if (ret) {
1913*4882a593Smuzhiyun pr_err("spi_device_create_spi failed. %d\n", ret);
1914*4882a593Smuzhiyun kfree(priv);
1915*4882a593Smuzhiyun return NULL;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun ret = cxd2880_io_spi_create(&priv->regio, &priv->cxd2880_spi, 0);
1919*4882a593Smuzhiyun if (ret) {
1920*4882a593Smuzhiyun pr_err("io_spi_create failed. %d\n", ret);
1921*4882a593Smuzhiyun kfree(priv);
1922*4882a593Smuzhiyun return NULL;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun ret = priv->regio.write_reg(&priv->regio,
1925*4882a593Smuzhiyun CXD2880_IO_TGT_SYS, 0x00, 0x00);
1926*4882a593Smuzhiyun if (ret) {
1927*4882a593Smuzhiyun pr_err("set bank to 0x00 failed.\n");
1928*4882a593Smuzhiyun kfree(priv);
1929*4882a593Smuzhiyun return NULL;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun ret = priv->regio.read_regs(&priv->regio,
1932*4882a593Smuzhiyun CXD2880_IO_TGT_SYS, 0xfd, &data, 1);
1933*4882a593Smuzhiyun if (ret) {
1934*4882a593Smuzhiyun pr_err("read chip id failed.\n");
1935*4882a593Smuzhiyun kfree(priv);
1936*4882a593Smuzhiyun return NULL;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun chipid = (enum cxd2880_tnrdmd_chip_id)data;
1940*4882a593Smuzhiyun if (chipid != CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_0X &&
1941*4882a593Smuzhiyun chipid != CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_11) {
1942*4882a593Smuzhiyun pr_err("chip id invalid.\n");
1943*4882a593Smuzhiyun kfree(priv);
1944*4882a593Smuzhiyun return NULL;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun fe->demodulator_priv = priv;
1948*4882a593Smuzhiyun pr_info("CXD2880 driver version: Ver %s\n",
1949*4882a593Smuzhiyun CXD2880_TNRDMD_DRIVER_VERSION);
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun return fe;
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun EXPORT_SYMBOL(cxd2880_attach);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun MODULE_DESCRIPTION("Sony CXD2880 DVB-T2/T tuner + demod driver");
1956*4882a593Smuzhiyun MODULE_AUTHOR("Sony Semiconductor Solutions Corporation");
1957*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1958