1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cxd2880_tnrdmd_dvbt2.c
4*4882a593Smuzhiyun * Sony CXD2880 DVB-T2/T tuner + demodulator driver
5*4882a593Smuzhiyun * control functions for DVB-T2
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2016, 2017, 2018 Sony Semiconductor Solutions Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <media/dvb_frontend.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt2.h"
13*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt2_mon.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq1[] = {
16*4882a593Smuzhiyun {0x00, 0x00}, {0x31, 0x02},
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq2[] = {
20*4882a593Smuzhiyun {0x00, 0x04}, {0x5d, 0x0b},
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
x_tune_dvbt2_demod_setting(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_dtv_bandwidth bandwidth,enum cxd2880_tnrdmd_clockmode clk_mode)23*4882a593Smuzhiyun static int x_tune_dvbt2_demod_setting(struct cxd2880_tnrdmd
24*4882a593Smuzhiyun *tnr_dmd,
25*4882a593Smuzhiyun enum cxd2880_dtv_bandwidth
26*4882a593Smuzhiyun bandwidth,
27*4882a593Smuzhiyun enum cxd2880_tnrdmd_clockmode
28*4882a593Smuzhiyun clk_mode)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun static const u8 tsif_settings[2] = { 0x01, 0x01 };
31*4882a593Smuzhiyun static const u8 init_settings[14] = {
32*4882a593Smuzhiyun 0x07, 0x06, 0x01, 0xf0, 0x00, 0x00, 0x04, 0xb0, 0x00, 0x00,
33*4882a593Smuzhiyun 0x09, 0x9c, 0x0e, 0x4c
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun static const u8 clk_mode_settings_a1[9] = {
36*4882a593Smuzhiyun 0x52, 0x49, 0x2c, 0x51, 0x51, 0x3d, 0x15, 0x29, 0x0c
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const u8 clk_mode_settings_b1[9] = {
40*4882a593Smuzhiyun 0x5d, 0x55, 0x32, 0x5c, 0x5c, 0x45, 0x17, 0x2e, 0x0d
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const u8 clk_mode_settings_c1[9] = {
44*4882a593Smuzhiyun 0x60, 0x00, 0x34, 0x5e, 0x5e, 0x47, 0x18, 0x2f, 0x0e
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const u8 clk_mode_settings_a2[13] = {
48*4882a593Smuzhiyun 0x04, 0xe7, 0x94, 0x92, 0x09, 0xcf, 0x7e, 0xd0, 0x49,
49*4882a593Smuzhiyun 0xcd, 0xcd, 0x1f, 0x5b
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const u8 clk_mode_settings_b2[13] = {
53*4882a593Smuzhiyun 0x05, 0x90, 0x27, 0x55, 0x0b, 0x20, 0x8f, 0xd6, 0xea,
54*4882a593Smuzhiyun 0xc8, 0xc8, 0x23, 0x91
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const u8 clk_mode_settings_c2[13] = {
58*4882a593Smuzhiyun 0x05, 0xb8, 0xd8, 0x00, 0x0b, 0x72, 0x93, 0xf3, 0x00,
59*4882a593Smuzhiyun 0xcd, 0xcd, 0x24, 0x95
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const u8 clk_mode_settings_a3[5] = {
63*4882a593Smuzhiyun 0x0b, 0x6a, 0xc9, 0x03, 0x33
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun static const u8 clk_mode_settings_b3[5] = {
66*4882a593Smuzhiyun 0x01, 0x02, 0xe4, 0x03, 0x39
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun static const u8 clk_mode_settings_c3[5] = {
69*4882a593Smuzhiyun 0x01, 0x02, 0xeb, 0x03, 0x3b
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const u8 gtdofst[2] = { 0x3f, 0xff };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const u8 bw8_gtdofst_a[2] = { 0x19, 0xd2 };
75*4882a593Smuzhiyun static const u8 bw8_nomi_ac[6] = { 0x15, 0x00, 0x00, 0x00, 0x00, 0x00 };
76*4882a593Smuzhiyun static const u8 bw8_nomi_b[6] = { 0x14, 0x6a, 0xaa, 0xaa, 0xab, 0x00 };
77*4882a593Smuzhiyun static const u8 bw8_sst_a[2] = { 0x06, 0x2a };
78*4882a593Smuzhiyun static const u8 bw8_sst_b[2] = { 0x06, 0x29 };
79*4882a593Smuzhiyun static const u8 bw8_sst_c[2] = { 0x06, 0x28 };
80*4882a593Smuzhiyun static const u8 bw8_mrc_a[9] = {
81*4882a593Smuzhiyun 0x28, 0x00, 0x50, 0x00, 0x60, 0x00, 0x00, 0x90, 0x00
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun static const u8 bw8_mrc_b[9] = {
84*4882a593Smuzhiyun 0x2d, 0x5e, 0x5a, 0xbd, 0x6c, 0xe3, 0x00, 0xa3, 0x55
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun static const u8 bw8_mrc_c[9] = {
87*4882a593Smuzhiyun 0x2e, 0xaa, 0x5d, 0x55, 0x70, 0x00, 0x00, 0xa8, 0x00
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const u8 bw7_nomi_ac[6] = { 0x18, 0x00, 0x00, 0x00, 0x00, 0x00 };
91*4882a593Smuzhiyun static const u8 bw7_nomi_b[6] = { 0x17, 0x55, 0x55, 0x55, 0x55, 0x00 };
92*4882a593Smuzhiyun static const u8 bw7_sst_a[2] = { 0x06, 0x23 };
93*4882a593Smuzhiyun static const u8 bw7_sst_b[2] = { 0x06, 0x22 };
94*4882a593Smuzhiyun static const u8 bw7_sst_c[2] = { 0x06, 0x21 };
95*4882a593Smuzhiyun static const u8 bw7_mrc_a[9] = {
96*4882a593Smuzhiyun 0x2d, 0xb6, 0x5b, 0x6d, 0x6d, 0xb6, 0x00, 0xa4, 0x92
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun static const u8 bw7_mrc_b[9] = {
99*4882a593Smuzhiyun 0x33, 0xda, 0x67, 0xb4, 0x7c, 0x71, 0x00, 0xba, 0xaa
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun static const u8 bw7_mrc_c[9] = {
102*4882a593Smuzhiyun 0x35, 0x55, 0x6a, 0xaa, 0x80, 0x00, 0x00, 0xc0, 0x00
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static const u8 bw6_nomi_ac[6] = { 0x1c, 0x00, 0x00, 0x00, 0x00, 0x00 };
106*4882a593Smuzhiyun static const u8 bw6_nomi_b[6] = { 0x1b, 0x38, 0xe3, 0x8e, 0x39, 0x00 };
107*4882a593Smuzhiyun static const u8 bw6_sst_a[2] = { 0x06, 0x1c };
108*4882a593Smuzhiyun static const u8 bw6_sst_b[2] = { 0x06, 0x1b };
109*4882a593Smuzhiyun static const u8 bw6_sst_c[2] = { 0x06, 0x1a };
110*4882a593Smuzhiyun static const u8 bw6_mrc_a[9] = {
111*4882a593Smuzhiyun 0x35, 0x55, 0x6a, 0xaa, 0x80, 0x00, 0x00, 0xc0, 0x00
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun static const u8 bw6_mrc_b[9] = {
114*4882a593Smuzhiyun 0x3c, 0x7e, 0x78, 0xfc, 0x91, 0x2f, 0x00, 0xd9, 0xc7
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun static const u8 bw6_mrc_c[9] = {
117*4882a593Smuzhiyun 0x3e, 0x38, 0x7c, 0x71, 0x95, 0x55, 0x00, 0xdf, 0xff
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const u8 bw5_nomi_ac[6] = { 0x21, 0x99, 0x99, 0x99, 0x9a, 0x00 };
121*4882a593Smuzhiyun static const u8 bw5_nomi_b[6] = { 0x20, 0xaa, 0xaa, 0xaa, 0xab, 0x00 };
122*4882a593Smuzhiyun static const u8 bw5_sst_a[2] = { 0x06, 0x15 };
123*4882a593Smuzhiyun static const u8 bw5_sst_b[2] = { 0x06, 0x15 };
124*4882a593Smuzhiyun static const u8 bw5_sst_c[2] = { 0x06, 0x14 };
125*4882a593Smuzhiyun static const u8 bw5_mrc_a[9] = {
126*4882a593Smuzhiyun 0x40, 0x00, 0x6a, 0xaa, 0x80, 0x00, 0x00, 0xe6, 0x66
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun static const u8 bw5_mrc_b[9] = {
129*4882a593Smuzhiyun 0x48, 0x97, 0x78, 0xfc, 0x91, 0x2f, 0x01, 0x05, 0x55
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun static const u8 bw5_mrc_c[9] = {
132*4882a593Smuzhiyun 0x4a, 0xaa, 0x7c, 0x71, 0x95, 0x55, 0x01, 0x0c, 0xcc
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const u8 bw1_7_nomi_a[6] = {
136*4882a593Smuzhiyun 0x68, 0x0f, 0xa2, 0x32, 0xcf, 0x03
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun static const u8 bw1_7_nomi_c[6] = {
139*4882a593Smuzhiyun 0x68, 0x0f, 0xa2, 0x32, 0xcf, 0x03
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun static const u8 bw1_7_nomi_b[6] = {
142*4882a593Smuzhiyun 0x65, 0x2b, 0xa4, 0xcd, 0xd8, 0x03
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun static const u8 bw1_7_sst_a[2] = { 0x06, 0x0c };
145*4882a593Smuzhiyun static const u8 bw1_7_sst_b[2] = { 0x06, 0x0c };
146*4882a593Smuzhiyun static const u8 bw1_7_sst_c[2] = { 0x06, 0x0b };
147*4882a593Smuzhiyun static const u8 bw1_7_mrc_a[9] = {
148*4882a593Smuzhiyun 0x40, 0x00, 0x6a, 0xaa, 0x80, 0x00, 0x02, 0xc9, 0x8f
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun static const u8 bw1_7_mrc_b[9] = {
151*4882a593Smuzhiyun 0x48, 0x97, 0x78, 0xfc, 0x91, 0x2f, 0x03, 0x29, 0x5d
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun static const u8 bw1_7_mrc_c[9] = {
154*4882a593Smuzhiyun 0x4a, 0xaa, 0x7c, 0x71, 0x95, 0x55, 0x03, 0x40, 0x7d
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun const u8 *data = NULL;
158*4882a593Smuzhiyun const u8 *data2 = NULL;
159*4882a593Smuzhiyun const u8 *data3 = NULL;
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (!tnr_dmd)
163*4882a593Smuzhiyun return -EINVAL;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
166*4882a593Smuzhiyun CXD2880_IO_TGT_SYS,
167*4882a593Smuzhiyun tune_dmd_setting_seq1,
168*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq1));
169*4882a593Smuzhiyun if (ret)
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
173*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
174*4882a593Smuzhiyun tune_dmd_setting_seq2,
175*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq2));
176*4882a593Smuzhiyun if (ret)
177*4882a593Smuzhiyun return ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (tnr_dmd->diver_mode != CXD2880_TNRDMD_DIVERMODE_SUB) {
180*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
181*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
182*4882a593Smuzhiyun 0x00, 0x00);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
187*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
188*4882a593Smuzhiyun 0xce, tsif_settings, 2);
189*4882a593Smuzhiyun if (ret)
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
194*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
195*4882a593Smuzhiyun 0x00, 0x20);
196*4882a593Smuzhiyun if (ret)
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
200*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
201*4882a593Smuzhiyun 0x8a, init_settings[0]);
202*4882a593Smuzhiyun if (ret)
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
206*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
207*4882a593Smuzhiyun 0x90, init_settings[1]);
208*4882a593Smuzhiyun if (ret)
209*4882a593Smuzhiyun return ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
212*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
213*4882a593Smuzhiyun 0x00, 0x25);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
218*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
219*4882a593Smuzhiyun 0xf0, &init_settings[2], 2);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
224*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
225*4882a593Smuzhiyun 0x00, 0x2a);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
230*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
231*4882a593Smuzhiyun 0xdc, init_settings[4]);
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
236*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
237*4882a593Smuzhiyun 0xde, init_settings[5]);
238*4882a593Smuzhiyun if (ret)
239*4882a593Smuzhiyun return ret;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
242*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
243*4882a593Smuzhiyun 0x00, 0x2d);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun return ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
248*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
249*4882a593Smuzhiyun 0x73, &init_settings[6], 4);
250*4882a593Smuzhiyun if (ret)
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
254*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
255*4882a593Smuzhiyun 0x8f, &init_settings[10], 4);
256*4882a593Smuzhiyun if (ret)
257*4882a593Smuzhiyun return ret;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun switch (clk_mode) {
260*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
261*4882a593Smuzhiyun data = clk_mode_settings_a1;
262*4882a593Smuzhiyun data2 = clk_mode_settings_a2;
263*4882a593Smuzhiyun data3 = clk_mode_settings_a3;
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
266*4882a593Smuzhiyun data = clk_mode_settings_b1;
267*4882a593Smuzhiyun data2 = clk_mode_settings_b2;
268*4882a593Smuzhiyun data3 = clk_mode_settings_b3;
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
271*4882a593Smuzhiyun data = clk_mode_settings_c1;
272*4882a593Smuzhiyun data2 = clk_mode_settings_c2;
273*4882a593Smuzhiyun data3 = clk_mode_settings_c3;
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun default:
276*4882a593Smuzhiyun return -EINVAL;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
280*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
281*4882a593Smuzhiyun 0x00, 0x04);
282*4882a593Smuzhiyun if (ret)
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
286*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
287*4882a593Smuzhiyun 0x1d, &data[0], 3);
288*4882a593Smuzhiyun if (ret)
289*4882a593Smuzhiyun return ret;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
292*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
293*4882a593Smuzhiyun 0x22, data[3]);
294*4882a593Smuzhiyun if (ret)
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
298*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
299*4882a593Smuzhiyun 0x24, data[4]);
300*4882a593Smuzhiyun if (ret)
301*4882a593Smuzhiyun return ret;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
304*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
305*4882a593Smuzhiyun 0x26, data[5]);
306*4882a593Smuzhiyun if (ret)
307*4882a593Smuzhiyun return ret;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
310*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
311*4882a593Smuzhiyun 0x29, &data[6], 2);
312*4882a593Smuzhiyun if (ret)
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
316*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
317*4882a593Smuzhiyun 0x2d, data[8]);
318*4882a593Smuzhiyun if (ret)
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (tnr_dmd->diver_mode != CXD2880_TNRDMD_DIVERMODE_SUB) {
322*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
323*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
324*4882a593Smuzhiyun 0x2e, &data2[0], 6);
325*4882a593Smuzhiyun if (ret)
326*4882a593Smuzhiyun return ret;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
329*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
330*4882a593Smuzhiyun 0x35, &data2[6], 7);
331*4882a593Smuzhiyun if (ret)
332*4882a593Smuzhiyun return ret;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
336*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
337*4882a593Smuzhiyun 0x3c, &data3[0], 2);
338*4882a593Smuzhiyun if (ret)
339*4882a593Smuzhiyun return ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
342*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
343*4882a593Smuzhiyun 0x56, &data3[2], 3);
344*4882a593Smuzhiyun if (ret)
345*4882a593Smuzhiyun return ret;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun switch (bandwidth) {
348*4882a593Smuzhiyun case CXD2880_DTV_BW_8_MHZ:
349*4882a593Smuzhiyun switch (clk_mode) {
350*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
351*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
352*4882a593Smuzhiyun data = bw8_nomi_ac;
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
355*4882a593Smuzhiyun data = bw8_nomi_b;
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun default:
358*4882a593Smuzhiyun return -EINVAL;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
362*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
363*4882a593Smuzhiyun 0x10, data, 6);
364*4882a593Smuzhiyun if (ret)
365*4882a593Smuzhiyun return ret;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
368*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
369*4882a593Smuzhiyun 0x4a, 0x00);
370*4882a593Smuzhiyun if (ret)
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun switch (clk_mode) {
374*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
375*4882a593Smuzhiyun data = bw8_gtdofst_a;
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
378*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
379*4882a593Smuzhiyun data = gtdofst;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun default:
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
386*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
387*4882a593Smuzhiyun 0x19, data, 2);
388*4882a593Smuzhiyun if (ret)
389*4882a593Smuzhiyun return ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun switch (clk_mode) {
392*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
393*4882a593Smuzhiyun data = bw8_sst_a;
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
396*4882a593Smuzhiyun data = bw8_sst_b;
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
399*4882a593Smuzhiyun data = bw8_sst_c;
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun default:
402*4882a593Smuzhiyun return -EINVAL;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
406*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
407*4882a593Smuzhiyun 0x1b, data, 2);
408*4882a593Smuzhiyun if (ret)
409*4882a593Smuzhiyun return ret;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
412*4882a593Smuzhiyun switch (clk_mode) {
413*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
414*4882a593Smuzhiyun data = bw8_mrc_a;
415*4882a593Smuzhiyun break;
416*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
417*4882a593Smuzhiyun data = bw8_mrc_b;
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
420*4882a593Smuzhiyun data = bw8_mrc_c;
421*4882a593Smuzhiyun break;
422*4882a593Smuzhiyun default:
423*4882a593Smuzhiyun return -EINVAL;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
427*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
428*4882a593Smuzhiyun 0x4b, data, 9);
429*4882a593Smuzhiyun if (ret)
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun case CXD2880_DTV_BW_7_MHZ:
435*4882a593Smuzhiyun switch (clk_mode) {
436*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
437*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
438*4882a593Smuzhiyun data = bw7_nomi_ac;
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
441*4882a593Smuzhiyun data = bw7_nomi_b;
442*4882a593Smuzhiyun break;
443*4882a593Smuzhiyun default:
444*4882a593Smuzhiyun return -EINVAL;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
448*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
449*4882a593Smuzhiyun 0x10, data, 6);
450*4882a593Smuzhiyun if (ret)
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
454*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
455*4882a593Smuzhiyun 0x4a, 0x02);
456*4882a593Smuzhiyun if (ret)
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
460*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
461*4882a593Smuzhiyun 0x19, gtdofst, 2);
462*4882a593Smuzhiyun if (ret)
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun switch (clk_mode) {
466*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
467*4882a593Smuzhiyun data = bw7_sst_a;
468*4882a593Smuzhiyun break;
469*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
470*4882a593Smuzhiyun data = bw7_sst_b;
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
473*4882a593Smuzhiyun data = bw7_sst_c;
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun default:
476*4882a593Smuzhiyun return -EINVAL;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
480*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
481*4882a593Smuzhiyun 0x1b, data, 2);
482*4882a593Smuzhiyun if (ret)
483*4882a593Smuzhiyun return ret;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
486*4882a593Smuzhiyun switch (clk_mode) {
487*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
488*4882a593Smuzhiyun data = bw7_mrc_a;
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
491*4882a593Smuzhiyun data = bw7_mrc_b;
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
494*4882a593Smuzhiyun data = bw7_mrc_c;
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun default:
497*4882a593Smuzhiyun return -EINVAL;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
501*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
502*4882a593Smuzhiyun 0x4b, data, 9);
503*4882a593Smuzhiyun if (ret)
504*4882a593Smuzhiyun return ret;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun case CXD2880_DTV_BW_6_MHZ:
509*4882a593Smuzhiyun switch (clk_mode) {
510*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
511*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
512*4882a593Smuzhiyun data = bw6_nomi_ac;
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
515*4882a593Smuzhiyun data = bw6_nomi_b;
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun default:
518*4882a593Smuzhiyun return -EINVAL;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
522*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
523*4882a593Smuzhiyun 0x10, data, 6);
524*4882a593Smuzhiyun if (ret)
525*4882a593Smuzhiyun return ret;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
528*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
529*4882a593Smuzhiyun 0x4a, 0x04);
530*4882a593Smuzhiyun if (ret)
531*4882a593Smuzhiyun return ret;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
534*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
535*4882a593Smuzhiyun 0x19, gtdofst, 2);
536*4882a593Smuzhiyun if (ret)
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun switch (clk_mode) {
540*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
541*4882a593Smuzhiyun data = bw6_sst_a;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
544*4882a593Smuzhiyun data = bw6_sst_b;
545*4882a593Smuzhiyun break;
546*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
547*4882a593Smuzhiyun data = bw6_sst_c;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun default:
550*4882a593Smuzhiyun return -EINVAL;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
554*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
555*4882a593Smuzhiyun 0x1b, data, 2);
556*4882a593Smuzhiyun if (ret)
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
560*4882a593Smuzhiyun switch (clk_mode) {
561*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
562*4882a593Smuzhiyun data = bw6_mrc_a;
563*4882a593Smuzhiyun break;
564*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
565*4882a593Smuzhiyun data = bw6_mrc_b;
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
568*4882a593Smuzhiyun data = bw6_mrc_c;
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun default:
571*4882a593Smuzhiyun return -EINVAL;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
575*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
576*4882a593Smuzhiyun 0x4b, data, 9);
577*4882a593Smuzhiyun if (ret)
578*4882a593Smuzhiyun return ret;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun case CXD2880_DTV_BW_5_MHZ:
583*4882a593Smuzhiyun switch (clk_mode) {
584*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
585*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
586*4882a593Smuzhiyun data = bw5_nomi_ac;
587*4882a593Smuzhiyun break;
588*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
589*4882a593Smuzhiyun data = bw5_nomi_b;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun default:
592*4882a593Smuzhiyun return -EINVAL;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
596*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
597*4882a593Smuzhiyun 0x10, data, 6);
598*4882a593Smuzhiyun if (ret)
599*4882a593Smuzhiyun return ret;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
602*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
603*4882a593Smuzhiyun 0x4a, 0x06);
604*4882a593Smuzhiyun if (ret)
605*4882a593Smuzhiyun return ret;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
608*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
609*4882a593Smuzhiyun 0x19, gtdofst, 2);
610*4882a593Smuzhiyun if (ret)
611*4882a593Smuzhiyun return ret;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun switch (clk_mode) {
614*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
615*4882a593Smuzhiyun data = bw5_sst_a;
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
618*4882a593Smuzhiyun data = bw5_sst_b;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
621*4882a593Smuzhiyun data = bw5_sst_c;
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun default:
624*4882a593Smuzhiyun return -EINVAL;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
628*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
629*4882a593Smuzhiyun 0x1b, data, 2);
630*4882a593Smuzhiyun if (ret)
631*4882a593Smuzhiyun return ret;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
634*4882a593Smuzhiyun switch (clk_mode) {
635*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
636*4882a593Smuzhiyun data = bw5_mrc_a;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
639*4882a593Smuzhiyun data = bw5_mrc_b;
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
642*4882a593Smuzhiyun data = bw5_mrc_c;
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun default:
645*4882a593Smuzhiyun return -EINVAL;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
649*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
650*4882a593Smuzhiyun 0x4b, data, 9);
651*4882a593Smuzhiyun if (ret)
652*4882a593Smuzhiyun return ret;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun case CXD2880_DTV_BW_1_7_MHZ:
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun switch (clk_mode) {
659*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
660*4882a593Smuzhiyun data = bw1_7_nomi_a;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
663*4882a593Smuzhiyun data = bw1_7_nomi_c;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
666*4882a593Smuzhiyun data = bw1_7_nomi_b;
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun default:
669*4882a593Smuzhiyun return -EINVAL;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
673*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
674*4882a593Smuzhiyun 0x10, data, 6);
675*4882a593Smuzhiyun if (ret)
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
679*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
680*4882a593Smuzhiyun 0x4a, 0x03);
681*4882a593Smuzhiyun if (ret)
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
685*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
686*4882a593Smuzhiyun 0x19, gtdofst, 2);
687*4882a593Smuzhiyun if (ret)
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun switch (clk_mode) {
691*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
692*4882a593Smuzhiyun data = bw1_7_sst_a;
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
695*4882a593Smuzhiyun data = bw1_7_sst_b;
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
698*4882a593Smuzhiyun data = bw1_7_sst_c;
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun default:
701*4882a593Smuzhiyun return -EINVAL;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
705*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
706*4882a593Smuzhiyun 0x1b, data, 2);
707*4882a593Smuzhiyun if (ret)
708*4882a593Smuzhiyun return ret;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
711*4882a593Smuzhiyun switch (clk_mode) {
712*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
713*4882a593Smuzhiyun data = bw1_7_mrc_a;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
716*4882a593Smuzhiyun data = bw1_7_mrc_b;
717*4882a593Smuzhiyun break;
718*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
719*4882a593Smuzhiyun data = bw1_7_mrc_c;
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun default:
722*4882a593Smuzhiyun return -EINVAL;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
726*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
727*4882a593Smuzhiyun 0x4b, data, 9);
728*4882a593Smuzhiyun if (ret)
729*4882a593Smuzhiyun return ret;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun break;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun default:
734*4882a593Smuzhiyun return -EINVAL;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
738*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
739*4882a593Smuzhiyun 0x00, 0x00);
740*4882a593Smuzhiyun if (ret)
741*4882a593Smuzhiyun return ret;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return tnr_dmd->io->write_reg(tnr_dmd->io,
744*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
745*4882a593Smuzhiyun 0xfd, 0x01);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
x_sleep_dvbt2_demod_setting(struct cxd2880_tnrdmd * tnr_dmd)748*4882a593Smuzhiyun static int x_sleep_dvbt2_demod_setting(struct cxd2880_tnrdmd
749*4882a593Smuzhiyun *tnr_dmd)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun static const u8 difint_clip[] = {
752*4882a593Smuzhiyun 0, 1, 0, 2, 0, 4, 0, 8, 0, 16, 0, 32
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun int ret = 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (!tnr_dmd)
757*4882a593Smuzhiyun return -EINVAL;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
760*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
761*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
762*4882a593Smuzhiyun 0x00, 0x1d);
763*4882a593Smuzhiyun if (ret)
764*4882a593Smuzhiyun return ret;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
767*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
768*4882a593Smuzhiyun 0x47, difint_clip, 12);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return ret;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
dvbt2_set_profile(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_dvbt2_profile profile)774*4882a593Smuzhiyun static int dvbt2_set_profile(struct cxd2880_tnrdmd *tnr_dmd,
775*4882a593Smuzhiyun enum cxd2880_dvbt2_profile profile)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun u8 t2_mode_tune_mode = 0;
778*4882a593Smuzhiyun u8 seq_not2_dtime = 0;
779*4882a593Smuzhiyun u8 dtime1 = 0;
780*4882a593Smuzhiyun u8 dtime2 = 0;
781*4882a593Smuzhiyun int ret;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (!tnr_dmd)
784*4882a593Smuzhiyun return -EINVAL;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun switch (tnr_dmd->clk_mode) {
787*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
788*4882a593Smuzhiyun dtime1 = 0x27;
789*4882a593Smuzhiyun dtime2 = 0x0c;
790*4882a593Smuzhiyun break;
791*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
792*4882a593Smuzhiyun dtime1 = 0x2c;
793*4882a593Smuzhiyun dtime2 = 0x0d;
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
796*4882a593Smuzhiyun dtime1 = 0x2e;
797*4882a593Smuzhiyun dtime2 = 0x0e;
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun default:
800*4882a593Smuzhiyun return -EINVAL;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun switch (profile) {
804*4882a593Smuzhiyun case CXD2880_DVBT2_PROFILE_BASE:
805*4882a593Smuzhiyun t2_mode_tune_mode = 0x01;
806*4882a593Smuzhiyun seq_not2_dtime = dtime2;
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun case CXD2880_DVBT2_PROFILE_LITE:
810*4882a593Smuzhiyun t2_mode_tune_mode = 0x05;
811*4882a593Smuzhiyun seq_not2_dtime = dtime1;
812*4882a593Smuzhiyun break;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun case CXD2880_DVBT2_PROFILE_ANY:
815*4882a593Smuzhiyun t2_mode_tune_mode = 0x00;
816*4882a593Smuzhiyun seq_not2_dtime = dtime1;
817*4882a593Smuzhiyun break;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun default:
820*4882a593Smuzhiyun return -EINVAL;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
824*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
825*4882a593Smuzhiyun 0x00, 0x2e);
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun return ret;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
830*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
831*4882a593Smuzhiyun 0x10, t2_mode_tune_mode);
832*4882a593Smuzhiyun if (ret)
833*4882a593Smuzhiyun return ret;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
836*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
837*4882a593Smuzhiyun 0x00, 0x04);
838*4882a593Smuzhiyun if (ret)
839*4882a593Smuzhiyun return ret;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun return tnr_dmd->io->write_reg(tnr_dmd->io,
842*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
843*4882a593Smuzhiyun 0x2c, seq_not2_dtime);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_tune1(struct cxd2880_tnrdmd * tnr_dmd,struct cxd2880_dvbt2_tune_param * tune_param)846*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_tune1(struct cxd2880_tnrdmd *tnr_dmd,
847*4882a593Smuzhiyun struct cxd2880_dvbt2_tune_param
848*4882a593Smuzhiyun *tune_param)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun int ret;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (!tnr_dmd || !tune_param)
853*4882a593Smuzhiyun return -EINVAL;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
859*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
860*4882a593Smuzhiyun return -EINVAL;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN &&
863*4882a593Smuzhiyun tune_param->profile == CXD2880_DVBT2_PROFILE_ANY)
864*4882a593Smuzhiyun return -ENOTTY;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun ret =
867*4882a593Smuzhiyun cxd2880_tnrdmd_common_tune_setting1(tnr_dmd, CXD2880_DTV_SYS_DVBT2,
868*4882a593Smuzhiyun tune_param->center_freq_khz,
869*4882a593Smuzhiyun tune_param->bandwidth, 0, 0);
870*4882a593Smuzhiyun if (ret)
871*4882a593Smuzhiyun return ret;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun ret =
874*4882a593Smuzhiyun x_tune_dvbt2_demod_setting(tnr_dmd, tune_param->bandwidth,
875*4882a593Smuzhiyun tnr_dmd->clk_mode);
876*4882a593Smuzhiyun if (ret)
877*4882a593Smuzhiyun return ret;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
880*4882a593Smuzhiyun ret =
881*4882a593Smuzhiyun x_tune_dvbt2_demod_setting(tnr_dmd->diver_sub,
882*4882a593Smuzhiyun tune_param->bandwidth,
883*4882a593Smuzhiyun tnr_dmd->diver_sub->clk_mode);
884*4882a593Smuzhiyun if (ret)
885*4882a593Smuzhiyun return ret;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun ret = dvbt2_set_profile(tnr_dmd, tune_param->profile);
889*4882a593Smuzhiyun if (ret)
890*4882a593Smuzhiyun return ret;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
893*4882a593Smuzhiyun ret =
894*4882a593Smuzhiyun dvbt2_set_profile(tnr_dmd->diver_sub, tune_param->profile);
895*4882a593Smuzhiyun if (ret)
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (tune_param->data_plp_id == CXD2880_DVBT2_TUNE_PARAM_PLPID_AUTO)
900*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_set_plp_cfg(tnr_dmd, 1, 0);
901*4882a593Smuzhiyun else
902*4882a593Smuzhiyun ret =
903*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt2_set_plp_cfg(tnr_dmd, 0,
904*4882a593Smuzhiyun (u8)(tune_param->data_plp_id));
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return ret;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_tune2(struct cxd2880_tnrdmd * tnr_dmd,struct cxd2880_dvbt2_tune_param * tune_param)909*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_tune2(struct cxd2880_tnrdmd *tnr_dmd,
910*4882a593Smuzhiyun struct cxd2880_dvbt2_tune_param
911*4882a593Smuzhiyun *tune_param)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun u8 en_fef_intmtnt_ctrl = 1;
914*4882a593Smuzhiyun int ret;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (!tnr_dmd || !tune_param)
917*4882a593Smuzhiyun return -EINVAL;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
920*4882a593Smuzhiyun return -EINVAL;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
923*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
924*4882a593Smuzhiyun return -EINVAL;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun switch (tune_param->profile) {
927*4882a593Smuzhiyun case CXD2880_DVBT2_PROFILE_BASE:
928*4882a593Smuzhiyun en_fef_intmtnt_ctrl = tnr_dmd->en_fef_intmtnt_base;
929*4882a593Smuzhiyun break;
930*4882a593Smuzhiyun case CXD2880_DVBT2_PROFILE_LITE:
931*4882a593Smuzhiyun en_fef_intmtnt_ctrl = tnr_dmd->en_fef_intmtnt_lite;
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun case CXD2880_DVBT2_PROFILE_ANY:
934*4882a593Smuzhiyun if (tnr_dmd->en_fef_intmtnt_base &&
935*4882a593Smuzhiyun tnr_dmd->en_fef_intmtnt_lite)
936*4882a593Smuzhiyun en_fef_intmtnt_ctrl = 1;
937*4882a593Smuzhiyun else
938*4882a593Smuzhiyun en_fef_intmtnt_ctrl = 0;
939*4882a593Smuzhiyun break;
940*4882a593Smuzhiyun default:
941*4882a593Smuzhiyun return -EINVAL;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun ret =
945*4882a593Smuzhiyun cxd2880_tnrdmd_common_tune_setting2(tnr_dmd,
946*4882a593Smuzhiyun CXD2880_DTV_SYS_DVBT2,
947*4882a593Smuzhiyun en_fef_intmtnt_ctrl);
948*4882a593Smuzhiyun if (ret)
949*4882a593Smuzhiyun return ret;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun tnr_dmd->state = CXD2880_TNRDMD_STATE_ACTIVE;
952*4882a593Smuzhiyun tnr_dmd->frequency_khz = tune_param->center_freq_khz;
953*4882a593Smuzhiyun tnr_dmd->sys = CXD2880_DTV_SYS_DVBT2;
954*4882a593Smuzhiyun tnr_dmd->bandwidth = tune_param->bandwidth;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
957*4882a593Smuzhiyun tnr_dmd->diver_sub->state = CXD2880_TNRDMD_STATE_ACTIVE;
958*4882a593Smuzhiyun tnr_dmd->diver_sub->frequency_khz = tune_param->center_freq_khz;
959*4882a593Smuzhiyun tnr_dmd->diver_sub->sys = CXD2880_DTV_SYS_DVBT2;
960*4882a593Smuzhiyun tnr_dmd->diver_sub->bandwidth = tune_param->bandwidth;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_sleep_setting(struct cxd2880_tnrdmd * tnr_dmd)966*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_sleep_setting(struct cxd2880_tnrdmd
967*4882a593Smuzhiyun *tnr_dmd)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun int ret;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (!tnr_dmd)
972*4882a593Smuzhiyun return -EINVAL;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
975*4882a593Smuzhiyun return -EINVAL;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
978*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
979*4882a593Smuzhiyun return -EINVAL;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun ret = x_sleep_dvbt2_demod_setting(tnr_dmd);
982*4882a593Smuzhiyun if (ret)
983*4882a593Smuzhiyun return ret;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN)
986*4882a593Smuzhiyun ret = x_sleep_dvbt2_demod_setting(tnr_dmd->diver_sub);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return ret;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_check_demod_lock(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_tnrdmd_lock_result * lock)991*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_check_demod_lock(struct cxd2880_tnrdmd
992*4882a593Smuzhiyun *tnr_dmd,
993*4882a593Smuzhiyun enum
994*4882a593Smuzhiyun cxd2880_tnrdmd_lock_result
995*4882a593Smuzhiyun *lock)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun int ret;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun u8 sync_stat = 0;
1000*4882a593Smuzhiyun u8 ts_lock = 0;
1001*4882a593Smuzhiyun u8 unlock_detected = 0;
1002*4882a593Smuzhiyun u8 unlock_detected_sub = 0;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (!tnr_dmd || !lock)
1005*4882a593Smuzhiyun return -EINVAL;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
1011*4882a593Smuzhiyun return -EINVAL;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun ret =
1014*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt2_mon_sync_stat(tnr_dmd, &sync_stat, &ts_lock,
1015*4882a593Smuzhiyun &unlock_detected);
1016*4882a593Smuzhiyun if (ret)
1017*4882a593Smuzhiyun return ret;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SINGLE) {
1020*4882a593Smuzhiyun if (sync_stat == 6)
1021*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
1022*4882a593Smuzhiyun else if (unlock_detected)
1023*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
1024*4882a593Smuzhiyun else
1025*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun return ret;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (sync_stat == 6) {
1031*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
1032*4882a593Smuzhiyun return ret;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun ret =
1036*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt2_mon_sync_stat_sub(tnr_dmd, &sync_stat,
1037*4882a593Smuzhiyun &unlock_detected_sub);
1038*4882a593Smuzhiyun if (ret)
1039*4882a593Smuzhiyun return ret;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (sync_stat == 6)
1042*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
1043*4882a593Smuzhiyun else if (unlock_detected && unlock_detected_sub)
1044*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
1045*4882a593Smuzhiyun else
1046*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun return ret;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_check_ts_lock(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_tnrdmd_lock_result * lock)1051*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_check_ts_lock(struct cxd2880_tnrdmd
1052*4882a593Smuzhiyun *tnr_dmd,
1053*4882a593Smuzhiyun enum
1054*4882a593Smuzhiyun cxd2880_tnrdmd_lock_result
1055*4882a593Smuzhiyun *lock)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun int ret;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun u8 sync_stat = 0;
1060*4882a593Smuzhiyun u8 ts_lock = 0;
1061*4882a593Smuzhiyun u8 unlock_detected = 0;
1062*4882a593Smuzhiyun u8 unlock_detected_sub = 0;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (!tnr_dmd || !lock)
1065*4882a593Smuzhiyun return -EINVAL;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
1068*4882a593Smuzhiyun return -EINVAL;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
1071*4882a593Smuzhiyun return -EINVAL;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun ret =
1074*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt2_mon_sync_stat(tnr_dmd, &sync_stat, &ts_lock,
1075*4882a593Smuzhiyun &unlock_detected);
1076*4882a593Smuzhiyun if (ret)
1077*4882a593Smuzhiyun return ret;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SINGLE) {
1080*4882a593Smuzhiyun if (ts_lock)
1081*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
1082*4882a593Smuzhiyun else if (unlock_detected)
1083*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
1084*4882a593Smuzhiyun else
1085*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun return ret;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun if (ts_lock) {
1091*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
1092*4882a593Smuzhiyun return ret;
1093*4882a593Smuzhiyun } else if (!unlock_detected) {
1094*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
1095*4882a593Smuzhiyun return ret;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun ret =
1099*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt2_mon_sync_stat_sub(tnr_dmd, &sync_stat,
1100*4882a593Smuzhiyun &unlock_detected_sub);
1101*4882a593Smuzhiyun if (ret)
1102*4882a593Smuzhiyun return ret;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (unlock_detected && unlock_detected_sub)
1105*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
1106*4882a593Smuzhiyun else
1107*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun return ret;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_set_plp_cfg(struct cxd2880_tnrdmd * tnr_dmd,u8 auto_plp,u8 plp_id)1112*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_set_plp_cfg(struct cxd2880_tnrdmd
1113*4882a593Smuzhiyun *tnr_dmd, u8 auto_plp,
1114*4882a593Smuzhiyun u8 plp_id)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun int ret;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (!tnr_dmd)
1119*4882a593Smuzhiyun return -EINVAL;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
1122*4882a593Smuzhiyun return -EINVAL;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
1125*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
1126*4882a593Smuzhiyun return -EINVAL;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
1129*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1130*4882a593Smuzhiyun 0x00, 0x23);
1131*4882a593Smuzhiyun if (ret)
1132*4882a593Smuzhiyun return ret;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (!auto_plp) {
1135*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
1136*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1137*4882a593Smuzhiyun 0xaf, plp_id);
1138*4882a593Smuzhiyun if (ret)
1139*4882a593Smuzhiyun return ret;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun return tnr_dmd->io->write_reg(tnr_dmd->io,
1143*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1144*4882a593Smuzhiyun 0xad, auto_plp ? 0x00 : 0x01);
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_diver_fef_setting(struct cxd2880_tnrdmd * tnr_dmd)1147*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_diver_fef_setting(struct cxd2880_tnrdmd
1148*4882a593Smuzhiyun *tnr_dmd)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun struct cxd2880_dvbt2_ofdm ofdm;
1151*4882a593Smuzhiyun static const u8 data[] = { 0, 8, 0, 16, 0, 32, 0, 64, 0, 128, 1, 0};
1152*4882a593Smuzhiyun int ret;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if (!tnr_dmd)
1155*4882a593Smuzhiyun return -EINVAL;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
1158*4882a593Smuzhiyun return -EINVAL;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
1161*4882a593Smuzhiyun return -EINVAL;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SINGLE)
1164*4882a593Smuzhiyun return 0;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun ret = cxd2880_tnrdmd_dvbt2_mon_ofdm(tnr_dmd, &ofdm);
1167*4882a593Smuzhiyun if (ret)
1168*4882a593Smuzhiyun return ret;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (!ofdm.mixed)
1171*4882a593Smuzhiyun return 0;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
1174*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1175*4882a593Smuzhiyun 0x00, 0x1d);
1176*4882a593Smuzhiyun if (ret)
1177*4882a593Smuzhiyun return ret;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun return tnr_dmd->io->write_regs(tnr_dmd->io,
1180*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1181*4882a593Smuzhiyun 0x47, data, 12);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt2_check_l1post_valid(struct cxd2880_tnrdmd * tnr_dmd,u8 * l1_post_valid)1184*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt2_check_l1post_valid(struct cxd2880_tnrdmd
1185*4882a593Smuzhiyun *tnr_dmd,
1186*4882a593Smuzhiyun u8 *l1_post_valid)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun int ret;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun u8 data;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (!tnr_dmd || !l1_post_valid)
1193*4882a593Smuzhiyun return -EINVAL;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
1196*4882a593Smuzhiyun return -EINVAL;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
1199*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
1200*4882a593Smuzhiyun return -EINVAL;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
1203*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1204*4882a593Smuzhiyun 0x00, 0x0b);
1205*4882a593Smuzhiyun if (ret)
1206*4882a593Smuzhiyun return ret;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun ret = tnr_dmd->io->read_regs(tnr_dmd->io,
1209*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
1210*4882a593Smuzhiyun 0x86, &data, 1);
1211*4882a593Smuzhiyun if (ret)
1212*4882a593Smuzhiyun return ret;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun *l1_post_valid = data & 0x01;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun return ret;
1217*4882a593Smuzhiyun }
1218