1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cxd2880_tnrdmd_dvbt.c
4*4882a593Smuzhiyun * Sony CXD2880 DVB-T2/T tuner + demodulator driver
5*4882a593Smuzhiyun * control functions for DVB-T
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2016, 2017, 2018 Sony Semiconductor Solutions Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <media/dvb_frontend.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt.h"
13*4882a593Smuzhiyun #include "cxd2880_tnrdmd_dvbt_mon.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq1[] = {
16*4882a593Smuzhiyun {0x00, 0x00}, {0x31, 0x01},
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq2[] = {
20*4882a593Smuzhiyun {0x00, 0x04}, {0x5c, 0xfb}, {0x00, 0x10}, {0xa4, 0x03},
21*4882a593Smuzhiyun {0x00, 0x14}, {0xb0, 0x00}, {0x00, 0x25},
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq3[] = {
25*4882a593Smuzhiyun {0x00, 0x12}, {0x44, 0x00},
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq4[] = {
29*4882a593Smuzhiyun {0x00, 0x11}, {0x87, 0xd2},
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct cxd2880_reg_value tune_dmd_setting_seq5[] = {
33*4882a593Smuzhiyun {0x00, 0x00}, {0xfd, 0x01},
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct cxd2880_reg_value sleep_dmd_setting_seq1[] = {
37*4882a593Smuzhiyun {0x00, 0x04}, {0x5c, 0xd8}, {0x00, 0x10}, {0xa4, 0x00},
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const struct cxd2880_reg_value sleep_dmd_setting_seq2[] = {
41*4882a593Smuzhiyun {0x00, 0x11}, {0x87, 0x04},
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
x_tune_dvbt_demod_setting(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_dtv_bandwidth bandwidth,enum cxd2880_tnrdmd_clockmode clk_mode)44*4882a593Smuzhiyun static int x_tune_dvbt_demod_setting(struct cxd2880_tnrdmd
45*4882a593Smuzhiyun *tnr_dmd,
46*4882a593Smuzhiyun enum cxd2880_dtv_bandwidth
47*4882a593Smuzhiyun bandwidth,
48*4882a593Smuzhiyun enum cxd2880_tnrdmd_clockmode
49*4882a593Smuzhiyun clk_mode)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun static const u8 clk_mode_ckffrq_a[2] = { 0x52, 0x49 };
52*4882a593Smuzhiyun static const u8 clk_mode_ckffrq_b[2] = { 0x5d, 0x55 };
53*4882a593Smuzhiyun static const u8 clk_mode_ckffrq_c[2] = { 0x60, 0x00 };
54*4882a593Smuzhiyun static const u8 ratectl_margin[2] = { 0x01, 0xf0 };
55*4882a593Smuzhiyun static const u8 maxclkcnt_a[3] = { 0x73, 0xca, 0x49 };
56*4882a593Smuzhiyun static const u8 maxclkcnt_b[3] = { 0xc8, 0x13, 0xaa };
57*4882a593Smuzhiyun static const u8 maxclkcnt_c[3] = { 0xdc, 0x6c, 0x00 };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const u8 bw8_nomi_ac[5] = { 0x15, 0x00, 0x00, 0x00, 0x00};
60*4882a593Smuzhiyun static const u8 bw8_nomi_b[5] = { 0x14, 0x6a, 0xaa, 0xaa, 0xaa};
61*4882a593Smuzhiyun static const u8 bw8_gtdofst_a[2] = { 0x01, 0x28 };
62*4882a593Smuzhiyun static const u8 bw8_gtdofst_b[2] = { 0x11, 0x44 };
63*4882a593Smuzhiyun static const u8 bw8_gtdofst_c[2] = { 0x15, 0x28 };
64*4882a593Smuzhiyun static const u8 bw8_mrc_a[5] = { 0x30, 0x00, 0x00, 0x90, 0x00 };
65*4882a593Smuzhiyun static const u8 bw8_mrc_b[5] = { 0x36, 0x71, 0x00, 0xa3, 0x55 };
66*4882a593Smuzhiyun static const u8 bw8_mrc_c[5] = { 0x38, 0x00, 0x00, 0xa8, 0x00 };
67*4882a593Smuzhiyun static const u8 bw8_notch[4] = { 0xb3, 0x00, 0x01, 0x02 };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const u8 bw7_nomi_ac[5] = { 0x18, 0x00, 0x00, 0x00, 0x00};
70*4882a593Smuzhiyun static const u8 bw7_nomi_b[5] = { 0x17, 0x55, 0x55, 0x55, 0x55};
71*4882a593Smuzhiyun static const u8 bw7_gtdofst_a[2] = { 0x12, 0x4c };
72*4882a593Smuzhiyun static const u8 bw7_gtdofst_b[2] = { 0x1f, 0x15 };
73*4882a593Smuzhiyun static const u8 bw7_gtdofst_c[2] = { 0x1f, 0xf8 };
74*4882a593Smuzhiyun static const u8 bw7_mrc_a[5] = { 0x36, 0xdb, 0x00, 0xa4, 0x92 };
75*4882a593Smuzhiyun static const u8 bw7_mrc_b[5] = { 0x3e, 0x38, 0x00, 0xba, 0xaa };
76*4882a593Smuzhiyun static const u8 bw7_mrc_c[5] = { 0x40, 0x00, 0x00, 0xc0, 0x00 };
77*4882a593Smuzhiyun static const u8 bw7_notch[4] = { 0xb8, 0x00, 0x00, 0x03 };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const u8 bw6_nomi_ac[5] = { 0x1c, 0x00, 0x00, 0x00, 0x00};
80*4882a593Smuzhiyun static const u8 bw6_nomi_b[5] = { 0x1b, 0x38, 0xe3, 0x8e, 0x38};
81*4882a593Smuzhiyun static const u8 bw6_gtdofst_a[2] = { 0x1f, 0xf8 };
82*4882a593Smuzhiyun static const u8 bw6_gtdofst_b[2] = { 0x24, 0x43 };
83*4882a593Smuzhiyun static const u8 bw6_gtdofst_c[2] = { 0x25, 0x4c };
84*4882a593Smuzhiyun static const u8 bw6_mrc_a[5] = { 0x40, 0x00, 0x00, 0xc0, 0x00 };
85*4882a593Smuzhiyun static const u8 bw6_mrc_b[5] = { 0x48, 0x97, 0x00, 0xd9, 0xc7 };
86*4882a593Smuzhiyun static const u8 bw6_mrc_c[5] = { 0x4a, 0xaa, 0x00, 0xdf, 0xff };
87*4882a593Smuzhiyun static const u8 bw6_notch[4] = { 0xbe, 0xab, 0x00, 0x03 };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const u8 bw5_nomi_ac[5] = { 0x21, 0x99, 0x99, 0x99, 0x99};
90*4882a593Smuzhiyun static const u8 bw5_nomi_b[5] = { 0x20, 0xaa, 0xaa, 0xaa, 0xaa};
91*4882a593Smuzhiyun static const u8 bw5_gtdofst_a[2] = { 0x26, 0x5d };
92*4882a593Smuzhiyun static const u8 bw5_gtdofst_b[2] = { 0x2b, 0x84 };
93*4882a593Smuzhiyun static const u8 bw5_gtdofst_c[2] = { 0x2c, 0xc2 };
94*4882a593Smuzhiyun static const u8 bw5_mrc_a[5] = { 0x4c, 0xcc, 0x00, 0xe6, 0x66 };
95*4882a593Smuzhiyun static const u8 bw5_mrc_b[5] = { 0x57, 0x1c, 0x01, 0x05, 0x55 };
96*4882a593Smuzhiyun static const u8 bw5_mrc_c[5] = { 0x59, 0x99, 0x01, 0x0c, 0xcc };
97*4882a593Smuzhiyun static const u8 bw5_notch[4] = { 0xc8, 0x01, 0x00, 0x03 };
98*4882a593Smuzhiyun const u8 *data = NULL;
99*4882a593Smuzhiyun u8 sst_data;
100*4882a593Smuzhiyun int ret;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (!tnr_dmd)
103*4882a593Smuzhiyun return -EINVAL;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
106*4882a593Smuzhiyun CXD2880_IO_TGT_SYS,
107*4882a593Smuzhiyun tune_dmd_setting_seq1,
108*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq1));
109*4882a593Smuzhiyun if (ret)
110*4882a593Smuzhiyun return ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
113*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
114*4882a593Smuzhiyun 0x00, 0x04);
115*4882a593Smuzhiyun if (ret)
116*4882a593Smuzhiyun return ret;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun switch (clk_mode) {
119*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
120*4882a593Smuzhiyun data = clk_mode_ckffrq_a;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
123*4882a593Smuzhiyun data = clk_mode_ckffrq_b;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
126*4882a593Smuzhiyun data = clk_mode_ckffrq_c;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun default:
129*4882a593Smuzhiyun return -EINVAL;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
133*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
134*4882a593Smuzhiyun 0x65, data, 2);
135*4882a593Smuzhiyun if (ret)
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
139*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
140*4882a593Smuzhiyun 0x5d, 0x07);
141*4882a593Smuzhiyun if (ret)
142*4882a593Smuzhiyun return ret;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (tnr_dmd->diver_mode != CXD2880_TNRDMD_DIVERMODE_SUB) {
145*4882a593Smuzhiyun u8 data[2] = { 0x01, 0x01 };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
148*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
149*4882a593Smuzhiyun 0x00, 0x00);
150*4882a593Smuzhiyun if (ret)
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
154*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
155*4882a593Smuzhiyun 0xce, data, 2);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
161*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
162*4882a593Smuzhiyun tune_dmd_setting_seq2,
163*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq2));
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun return ret;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
168*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
169*4882a593Smuzhiyun 0xf0, ratectl_margin, 2);
170*4882a593Smuzhiyun if (ret)
171*4882a593Smuzhiyun return ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN ||
174*4882a593Smuzhiyun tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB) {
175*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
176*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
177*4882a593Smuzhiyun tune_dmd_setting_seq3,
178*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq3));
179*4882a593Smuzhiyun if (ret)
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB) {
184*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
185*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
186*4882a593Smuzhiyun tune_dmd_setting_seq4,
187*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq4));
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (tnr_dmd->diver_mode != CXD2880_TNRDMD_DIVERMODE_SUB) {
193*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
194*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
195*4882a593Smuzhiyun 0x00, 0x04);
196*4882a593Smuzhiyun if (ret)
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun switch (clk_mode) {
200*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
201*4882a593Smuzhiyun data = maxclkcnt_a;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
204*4882a593Smuzhiyun data = maxclkcnt_b;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
207*4882a593Smuzhiyun data = maxclkcnt_c;
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun default:
210*4882a593Smuzhiyun return -EINVAL;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
214*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
215*4882a593Smuzhiyun 0x68, data, 3);
216*4882a593Smuzhiyun if (ret)
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
221*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
222*4882a593Smuzhiyun 0x00, 0x04);
223*4882a593Smuzhiyun if (ret)
224*4882a593Smuzhiyun return ret;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun switch (bandwidth) {
227*4882a593Smuzhiyun case CXD2880_DTV_BW_8_MHZ:
228*4882a593Smuzhiyun switch (clk_mode) {
229*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
230*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
231*4882a593Smuzhiyun data = bw8_nomi_ac;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
234*4882a593Smuzhiyun data = bw8_nomi_b;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun default:
237*4882a593Smuzhiyun return -EINVAL;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
241*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
242*4882a593Smuzhiyun 0x60, data, 5);
243*4882a593Smuzhiyun if (ret)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
247*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
248*4882a593Smuzhiyun 0x4a, 0x00);
249*4882a593Smuzhiyun if (ret)
250*4882a593Smuzhiyun return ret;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun switch (clk_mode) {
253*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
254*4882a593Smuzhiyun data = bw8_gtdofst_a;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
257*4882a593Smuzhiyun data = bw8_gtdofst_b;
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
260*4882a593Smuzhiyun data = bw8_gtdofst_c;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun default:
263*4882a593Smuzhiyun return -EINVAL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
267*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
268*4882a593Smuzhiyun 0x7d, data, 2);
269*4882a593Smuzhiyun if (ret)
270*4882a593Smuzhiyun return ret;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun switch (clk_mode) {
273*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
274*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
275*4882a593Smuzhiyun sst_data = 0x35;
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
278*4882a593Smuzhiyun sst_data = 0x34;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun default:
281*4882a593Smuzhiyun return -EINVAL;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
285*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
286*4882a593Smuzhiyun 0x71, sst_data);
287*4882a593Smuzhiyun if (ret)
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
291*4882a593Smuzhiyun switch (clk_mode) {
292*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
293*4882a593Smuzhiyun data = bw8_mrc_a;
294*4882a593Smuzhiyun break;
295*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
296*4882a593Smuzhiyun data = bw8_mrc_b;
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
299*4882a593Smuzhiyun data = bw8_mrc_c;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun default:
302*4882a593Smuzhiyun return -EINVAL;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
306*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
307*4882a593Smuzhiyun 0x4b, &data[0], 2);
308*4882a593Smuzhiyun if (ret)
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
312*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
313*4882a593Smuzhiyun 0x51, &data[2], 3);
314*4882a593Smuzhiyun if (ret)
315*4882a593Smuzhiyun return ret;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
319*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
320*4882a593Smuzhiyun 0x72, &bw8_notch[0], 2);
321*4882a593Smuzhiyun if (ret)
322*4882a593Smuzhiyun return ret;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
325*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
326*4882a593Smuzhiyun 0x6b, &bw8_notch[2], 2);
327*4882a593Smuzhiyun if (ret)
328*4882a593Smuzhiyun return ret;
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun case CXD2880_DTV_BW_7_MHZ:
332*4882a593Smuzhiyun switch (clk_mode) {
333*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
334*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
335*4882a593Smuzhiyun data = bw7_nomi_ac;
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
338*4882a593Smuzhiyun data = bw7_nomi_b;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun default:
341*4882a593Smuzhiyun return -EINVAL;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
345*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
346*4882a593Smuzhiyun 0x60, data, 5);
347*4882a593Smuzhiyun if (ret)
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
351*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
352*4882a593Smuzhiyun 0x4a, 0x02);
353*4882a593Smuzhiyun if (ret)
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun switch (clk_mode) {
357*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
358*4882a593Smuzhiyun data = bw7_gtdofst_a;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
361*4882a593Smuzhiyun data = bw7_gtdofst_b;
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
364*4882a593Smuzhiyun data = bw7_gtdofst_c;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun default:
367*4882a593Smuzhiyun return -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
371*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
372*4882a593Smuzhiyun 0x7d, data, 2);
373*4882a593Smuzhiyun if (ret)
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun switch (clk_mode) {
377*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
378*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
379*4882a593Smuzhiyun sst_data = 0x2f;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
382*4882a593Smuzhiyun sst_data = 0x2e;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun default:
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
389*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
390*4882a593Smuzhiyun 0x71, sst_data);
391*4882a593Smuzhiyun if (ret)
392*4882a593Smuzhiyun return ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
395*4882a593Smuzhiyun switch (clk_mode) {
396*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
397*4882a593Smuzhiyun data = bw7_mrc_a;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
400*4882a593Smuzhiyun data = bw7_mrc_b;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
403*4882a593Smuzhiyun data = bw7_mrc_c;
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun default:
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
410*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
411*4882a593Smuzhiyun 0x4b, &data[0], 2);
412*4882a593Smuzhiyun if (ret)
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
416*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
417*4882a593Smuzhiyun 0x51, &data[2], 3);
418*4882a593Smuzhiyun if (ret)
419*4882a593Smuzhiyun return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
423*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
424*4882a593Smuzhiyun 0x72, &bw7_notch[0], 2);
425*4882a593Smuzhiyun if (ret)
426*4882a593Smuzhiyun return ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
429*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
430*4882a593Smuzhiyun 0x6b, &bw7_notch[2], 2);
431*4882a593Smuzhiyun if (ret)
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun break;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun case CXD2880_DTV_BW_6_MHZ:
436*4882a593Smuzhiyun switch (clk_mode) {
437*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
438*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
439*4882a593Smuzhiyun data = bw6_nomi_ac;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
442*4882a593Smuzhiyun data = bw6_nomi_b;
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun default:
445*4882a593Smuzhiyun return -EINVAL;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
449*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
450*4882a593Smuzhiyun 0x60, data, 5);
451*4882a593Smuzhiyun if (ret)
452*4882a593Smuzhiyun return ret;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
455*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
456*4882a593Smuzhiyun 0x4a, 0x04);
457*4882a593Smuzhiyun if (ret)
458*4882a593Smuzhiyun return ret;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun switch (clk_mode) {
461*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
462*4882a593Smuzhiyun data = bw6_gtdofst_a;
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
465*4882a593Smuzhiyun data = bw6_gtdofst_b;
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
468*4882a593Smuzhiyun data = bw6_gtdofst_c;
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun default:
471*4882a593Smuzhiyun return -EINVAL;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
475*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
476*4882a593Smuzhiyun 0x7d, data, 2);
477*4882a593Smuzhiyun if (ret)
478*4882a593Smuzhiyun return ret;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun switch (clk_mode) {
481*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
482*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
483*4882a593Smuzhiyun sst_data = 0x29;
484*4882a593Smuzhiyun break;
485*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
486*4882a593Smuzhiyun sst_data = 0x2a;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun default:
489*4882a593Smuzhiyun return -EINVAL;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
493*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
494*4882a593Smuzhiyun 0x71, sst_data);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
499*4882a593Smuzhiyun switch (clk_mode) {
500*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
501*4882a593Smuzhiyun data = bw6_mrc_a;
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
504*4882a593Smuzhiyun data = bw6_mrc_b;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
507*4882a593Smuzhiyun data = bw6_mrc_c;
508*4882a593Smuzhiyun break;
509*4882a593Smuzhiyun default:
510*4882a593Smuzhiyun return -EINVAL;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
514*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
515*4882a593Smuzhiyun 0x4b, &data[0], 2);
516*4882a593Smuzhiyun if (ret)
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
520*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
521*4882a593Smuzhiyun 0x51, &data[2], 3);
522*4882a593Smuzhiyun if (ret)
523*4882a593Smuzhiyun return ret;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
527*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
528*4882a593Smuzhiyun 0x72, &bw6_notch[0], 2);
529*4882a593Smuzhiyun if (ret)
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
533*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
534*4882a593Smuzhiyun 0x6b, &bw6_notch[2], 2);
535*4882a593Smuzhiyun if (ret)
536*4882a593Smuzhiyun return ret;
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun case CXD2880_DTV_BW_5_MHZ:
540*4882a593Smuzhiyun switch (clk_mode) {
541*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
542*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
543*4882a593Smuzhiyun data = bw5_nomi_ac;
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
546*4882a593Smuzhiyun data = bw5_nomi_b;
547*4882a593Smuzhiyun break;
548*4882a593Smuzhiyun default:
549*4882a593Smuzhiyun return -EINVAL;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
553*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
554*4882a593Smuzhiyun 0x60, data, 5);
555*4882a593Smuzhiyun if (ret)
556*4882a593Smuzhiyun return ret;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
559*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
560*4882a593Smuzhiyun 0x4a, 0x06);
561*4882a593Smuzhiyun if (ret)
562*4882a593Smuzhiyun return ret;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun switch (clk_mode) {
565*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
566*4882a593Smuzhiyun data = bw5_gtdofst_a;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
569*4882a593Smuzhiyun data = bw5_gtdofst_b;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
572*4882a593Smuzhiyun data = bw5_gtdofst_c;
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun default:
575*4882a593Smuzhiyun return -EINVAL;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
579*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
580*4882a593Smuzhiyun 0x7d, data, 2);
581*4882a593Smuzhiyun if (ret)
582*4882a593Smuzhiyun return ret;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun switch (clk_mode) {
585*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
586*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
587*4882a593Smuzhiyun sst_data = 0x24;
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
590*4882a593Smuzhiyun sst_data = 0x23;
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun default:
593*4882a593Smuzhiyun return -EINVAL;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
597*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
598*4882a593Smuzhiyun 0x71, sst_data);
599*4882a593Smuzhiyun if (ret)
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
603*4882a593Smuzhiyun switch (clk_mode) {
604*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_A:
605*4882a593Smuzhiyun data = bw5_mrc_a;
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_B:
608*4882a593Smuzhiyun data = bw5_mrc_b;
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case CXD2880_TNRDMD_CLOCKMODE_C:
611*4882a593Smuzhiyun data = bw5_mrc_c;
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun default:
614*4882a593Smuzhiyun return -EINVAL;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
618*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
619*4882a593Smuzhiyun 0x4b, &data[0], 2);
620*4882a593Smuzhiyun if (ret)
621*4882a593Smuzhiyun return ret;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
624*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
625*4882a593Smuzhiyun 0x51, &data[2], 3);
626*4882a593Smuzhiyun if (ret)
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
631*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
632*4882a593Smuzhiyun 0x72, &bw5_notch[0], 2);
633*4882a593Smuzhiyun if (ret)
634*4882a593Smuzhiyun return ret;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = tnr_dmd->io->write_regs(tnr_dmd->io,
637*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
638*4882a593Smuzhiyun 0x6b, &bw5_notch[2], 2);
639*4882a593Smuzhiyun if (ret)
640*4882a593Smuzhiyun return ret;
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun default:
644*4882a593Smuzhiyun return -EINVAL;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return cxd2880_io_write_multi_regs(tnr_dmd->io,
648*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
649*4882a593Smuzhiyun tune_dmd_setting_seq5,
650*4882a593Smuzhiyun ARRAY_SIZE(tune_dmd_setting_seq5));
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
x_sleep_dvbt_demod_setting(struct cxd2880_tnrdmd * tnr_dmd)653*4882a593Smuzhiyun static int x_sleep_dvbt_demod_setting(struct cxd2880_tnrdmd
654*4882a593Smuzhiyun *tnr_dmd)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun int ret;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (!tnr_dmd)
659*4882a593Smuzhiyun return -EINVAL;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
662*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
663*4882a593Smuzhiyun sleep_dmd_setting_seq1,
664*4882a593Smuzhiyun ARRAY_SIZE(sleep_dmd_setting_seq1));
665*4882a593Smuzhiyun if (ret)
666*4882a593Smuzhiyun return ret;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
669*4882a593Smuzhiyun ret = cxd2880_io_write_multi_regs(tnr_dmd->io,
670*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
671*4882a593Smuzhiyun sleep_dmd_setting_seq2,
672*4882a593Smuzhiyun ARRAY_SIZE(sleep_dmd_setting_seq2));
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
dvbt_set_profile(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_dvbt_profile profile)677*4882a593Smuzhiyun static int dvbt_set_profile(struct cxd2880_tnrdmd *tnr_dmd,
678*4882a593Smuzhiyun enum cxd2880_dvbt_profile profile)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun int ret;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (!tnr_dmd)
683*4882a593Smuzhiyun return -EINVAL;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ret = tnr_dmd->io->write_reg(tnr_dmd->io,
686*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
687*4882a593Smuzhiyun 0x00, 0x10);
688*4882a593Smuzhiyun if (ret)
689*4882a593Smuzhiyun return ret;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return tnr_dmd->io->write_reg(tnr_dmd->io,
692*4882a593Smuzhiyun CXD2880_IO_TGT_DMD,
693*4882a593Smuzhiyun 0x67,
694*4882a593Smuzhiyun (profile == CXD2880_DVBT_PROFILE_HP)
695*4882a593Smuzhiyun ? 0x00 : 0x01);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt_tune1(struct cxd2880_tnrdmd * tnr_dmd,struct cxd2880_dvbt_tune_param * tune_param)698*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt_tune1(struct cxd2880_tnrdmd *tnr_dmd,
699*4882a593Smuzhiyun struct cxd2880_dvbt_tune_param
700*4882a593Smuzhiyun *tune_param)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun int ret;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (!tnr_dmd || !tune_param)
705*4882a593Smuzhiyun return -EINVAL;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
708*4882a593Smuzhiyun return -EINVAL;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
711*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
712*4882a593Smuzhiyun return -EINVAL;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun ret =
715*4882a593Smuzhiyun cxd2880_tnrdmd_common_tune_setting1(tnr_dmd, CXD2880_DTV_SYS_DVBT,
716*4882a593Smuzhiyun tune_param->center_freq_khz,
717*4882a593Smuzhiyun tune_param->bandwidth, 0, 0);
718*4882a593Smuzhiyun if (ret)
719*4882a593Smuzhiyun return ret;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun ret =
722*4882a593Smuzhiyun x_tune_dvbt_demod_setting(tnr_dmd, tune_param->bandwidth,
723*4882a593Smuzhiyun tnr_dmd->clk_mode);
724*4882a593Smuzhiyun if (ret)
725*4882a593Smuzhiyun return ret;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
728*4882a593Smuzhiyun ret =
729*4882a593Smuzhiyun x_tune_dvbt_demod_setting(tnr_dmd->diver_sub,
730*4882a593Smuzhiyun tune_param->bandwidth,
731*4882a593Smuzhiyun tnr_dmd->diver_sub->clk_mode);
732*4882a593Smuzhiyun if (ret)
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return dvbt_set_profile(tnr_dmd, tune_param->profile);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt_tune2(struct cxd2880_tnrdmd * tnr_dmd,struct cxd2880_dvbt_tune_param * tune_param)739*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt_tune2(struct cxd2880_tnrdmd *tnr_dmd,
740*4882a593Smuzhiyun struct cxd2880_dvbt_tune_param
741*4882a593Smuzhiyun *tune_param)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun int ret;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (!tnr_dmd || !tune_param)
746*4882a593Smuzhiyun return -EINVAL;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
749*4882a593Smuzhiyun return -EINVAL;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
752*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
753*4882a593Smuzhiyun return -EINVAL;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret =
756*4882a593Smuzhiyun cxd2880_tnrdmd_common_tune_setting2(tnr_dmd, CXD2880_DTV_SYS_DVBT,
757*4882a593Smuzhiyun 0);
758*4882a593Smuzhiyun if (ret)
759*4882a593Smuzhiyun return ret;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun tnr_dmd->state = CXD2880_TNRDMD_STATE_ACTIVE;
762*4882a593Smuzhiyun tnr_dmd->frequency_khz = tune_param->center_freq_khz;
763*4882a593Smuzhiyun tnr_dmd->sys = CXD2880_DTV_SYS_DVBT;
764*4882a593Smuzhiyun tnr_dmd->bandwidth = tune_param->bandwidth;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN) {
767*4882a593Smuzhiyun tnr_dmd->diver_sub->state = CXD2880_TNRDMD_STATE_ACTIVE;
768*4882a593Smuzhiyun tnr_dmd->diver_sub->frequency_khz = tune_param->center_freq_khz;
769*4882a593Smuzhiyun tnr_dmd->diver_sub->sys = CXD2880_DTV_SYS_DVBT;
770*4882a593Smuzhiyun tnr_dmd->diver_sub->bandwidth = tune_param->bandwidth;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt_sleep_setting(struct cxd2880_tnrdmd * tnr_dmd)776*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt_sleep_setting(struct cxd2880_tnrdmd *tnr_dmd)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun int ret;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (!tnr_dmd)
781*4882a593Smuzhiyun return -EINVAL;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
784*4882a593Smuzhiyun return -EINVAL;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
787*4882a593Smuzhiyun tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ret = x_sleep_dvbt_demod_setting(tnr_dmd);
791*4882a593Smuzhiyun if (ret)
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_MAIN)
795*4882a593Smuzhiyun ret = x_sleep_dvbt_demod_setting(tnr_dmd->diver_sub);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return ret;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt_check_demod_lock(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_tnrdmd_lock_result * lock)800*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt_check_demod_lock(struct cxd2880_tnrdmd
801*4882a593Smuzhiyun *tnr_dmd,
802*4882a593Smuzhiyun enum
803*4882a593Smuzhiyun cxd2880_tnrdmd_lock_result
804*4882a593Smuzhiyun *lock)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun int ret;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun u8 sync_stat = 0;
809*4882a593Smuzhiyun u8 ts_lock = 0;
810*4882a593Smuzhiyun u8 unlock_detected = 0;
811*4882a593Smuzhiyun u8 unlock_detected_sub = 0;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (!tnr_dmd || !lock)
814*4882a593Smuzhiyun return -EINVAL;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
817*4882a593Smuzhiyun return -EINVAL;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
820*4882a593Smuzhiyun return -EINVAL;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun ret =
823*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt_mon_sync_stat(tnr_dmd, &sync_stat, &ts_lock,
824*4882a593Smuzhiyun &unlock_detected);
825*4882a593Smuzhiyun if (ret)
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SINGLE) {
829*4882a593Smuzhiyun if (sync_stat == 6)
830*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
831*4882a593Smuzhiyun else if (unlock_detected)
832*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
833*4882a593Smuzhiyun else
834*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return ret;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (sync_stat == 6) {
840*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
841*4882a593Smuzhiyun return ret;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ret =
845*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt_mon_sync_stat_sub(tnr_dmd, &sync_stat,
846*4882a593Smuzhiyun &unlock_detected_sub);
847*4882a593Smuzhiyun if (ret)
848*4882a593Smuzhiyun return ret;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (sync_stat == 6)
851*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
852*4882a593Smuzhiyun else if (unlock_detected && unlock_detected_sub)
853*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
854*4882a593Smuzhiyun else
855*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun return ret;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
cxd2880_tnrdmd_dvbt_check_ts_lock(struct cxd2880_tnrdmd * tnr_dmd,enum cxd2880_tnrdmd_lock_result * lock)860*4882a593Smuzhiyun int cxd2880_tnrdmd_dvbt_check_ts_lock(struct cxd2880_tnrdmd
861*4882a593Smuzhiyun *tnr_dmd,
862*4882a593Smuzhiyun enum
863*4882a593Smuzhiyun cxd2880_tnrdmd_lock_result
864*4882a593Smuzhiyun *lock)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun int ret;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun u8 sync_stat = 0;
869*4882a593Smuzhiyun u8 ts_lock = 0;
870*4882a593Smuzhiyun u8 unlock_detected = 0;
871*4882a593Smuzhiyun u8 unlock_detected_sub = 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (!tnr_dmd || !lock)
874*4882a593Smuzhiyun return -EINVAL;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
877*4882a593Smuzhiyun return -EINVAL;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
880*4882a593Smuzhiyun return -EINVAL;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun ret =
883*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt_mon_sync_stat(tnr_dmd, &sync_stat, &ts_lock,
884*4882a593Smuzhiyun &unlock_detected);
885*4882a593Smuzhiyun if (ret)
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SINGLE) {
889*4882a593Smuzhiyun if (ts_lock)
890*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
891*4882a593Smuzhiyun else if (unlock_detected)
892*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
893*4882a593Smuzhiyun else
894*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (ts_lock) {
900*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_LOCKED;
901*4882a593Smuzhiyun return ret;
902*4882a593Smuzhiyun } else if (!unlock_detected) {
903*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
904*4882a593Smuzhiyun return ret;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun ret =
908*4882a593Smuzhiyun cxd2880_tnrdmd_dvbt_mon_sync_stat_sub(tnr_dmd, &sync_stat,
909*4882a593Smuzhiyun &unlock_detected_sub);
910*4882a593Smuzhiyun if (ret)
911*4882a593Smuzhiyun return ret;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (unlock_detected && unlock_detected_sub)
914*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED;
915*4882a593Smuzhiyun else
916*4882a593Smuzhiyun *lock = CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun return ret;
919*4882a593Smuzhiyun }
920