xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/cxd2880/cxd2880_tnrdmd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * cxd2880_tnrdmd.h
4*4882a593Smuzhiyun  * Sony CXD2880 DVB-T2/T tuner + demodulator driver
5*4882a593Smuzhiyun  * common control interface
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2016, 2017, 2018 Sony Semiconductor Solutions Corporation
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef CXD2880_TNRDMD_H
11*4882a593Smuzhiyun #define CXD2880_TNRDMD_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/atomic.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "cxd2880_common.h"
16*4882a593Smuzhiyun #include "cxd2880_io.h"
17*4882a593Smuzhiyun #include "cxd2880_dtv.h"
18*4882a593Smuzhiyun #include "cxd2880_dvbt.h"
19*4882a593Smuzhiyun #include "cxd2880_dvbt2.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CXD2880_TNRDMD_MAX_CFG_MEM_COUNT 100
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define slvt_unfreeze_reg(tnr_dmd) ((void)((tnr_dmd)->io->write_reg\
24*4882a593Smuzhiyun ((tnr_dmd)->io, CXD2880_IO_TGT_DMD, 0x01, 0x00)))
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_BUF_UNDERFLOW     0x0001
27*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_BUF_OVERFLOW      0x0002
28*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_BUF_ALMOST_EMPTY  0x0004
29*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_BUF_ALMOST_FULL   0x0008
30*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_BUF_RRDY	  0x0010
31*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_ILLEGAL_COMMAND      0x0020
32*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_ILLEGAL_ACCESS       0x0040
33*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_CPU_ERROR	    0x0100
34*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_LOCK		 0x0200
35*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_INV_LOCK	     0x0400
36*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_NOOFDM	       0x0800
37*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_EWS		  0x1000
38*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_EEW		  0x2000
39*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_TYPE_FEC_FAIL	     0x4000
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_LOCK_SEL_L1POST_OK	0x01
42*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_LOCK_SEL_DMD_LOCK	 0x02
43*4882a593Smuzhiyun #define CXD2880_TNRDMD_INTERRUPT_LOCK_SEL_TS_LOCK	  0x04
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun enum cxd2880_tnrdmd_chip_id {
46*4882a593Smuzhiyun 	CXD2880_TNRDMD_CHIP_ID_UNKNOWN = 0x00,
47*4882a593Smuzhiyun 	CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_0X = 0x62,
48*4882a593Smuzhiyun 	CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_11 = 0x6a
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define CXD2880_TNRDMD_CHIP_ID_VALID(chip_id) \
52*4882a593Smuzhiyun 	(((chip_id) == CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_0X) || \
53*4882a593Smuzhiyun 	 ((chip_id) == CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_11))
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun enum cxd2880_tnrdmd_state {
56*4882a593Smuzhiyun 	CXD2880_TNRDMD_STATE_UNKNOWN,
57*4882a593Smuzhiyun 	CXD2880_TNRDMD_STATE_SLEEP,
58*4882a593Smuzhiyun 	CXD2880_TNRDMD_STATE_ACTIVE,
59*4882a593Smuzhiyun 	CXD2880_TNRDMD_STATE_INVALID
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun enum cxd2880_tnrdmd_divermode {
63*4882a593Smuzhiyun 	CXD2880_TNRDMD_DIVERMODE_SINGLE,
64*4882a593Smuzhiyun 	CXD2880_TNRDMD_DIVERMODE_MAIN,
65*4882a593Smuzhiyun 	CXD2880_TNRDMD_DIVERMODE_SUB
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun enum cxd2880_tnrdmd_clockmode {
69*4882a593Smuzhiyun 	CXD2880_TNRDMD_CLOCKMODE_UNKNOWN,
70*4882a593Smuzhiyun 	CXD2880_TNRDMD_CLOCKMODE_A,
71*4882a593Smuzhiyun 	CXD2880_TNRDMD_CLOCKMODE_B,
72*4882a593Smuzhiyun 	CXD2880_TNRDMD_CLOCKMODE_C
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun enum cxd2880_tnrdmd_tsout_if {
76*4882a593Smuzhiyun 	CXD2880_TNRDMD_TSOUT_IF_TS,
77*4882a593Smuzhiyun 	CXD2880_TNRDMD_TSOUT_IF_SPI,
78*4882a593Smuzhiyun 	CXD2880_TNRDMD_TSOUT_IF_SDIO
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum cxd2880_tnrdmd_xtal_share {
82*4882a593Smuzhiyun 	CXD2880_TNRDMD_XTAL_SHARE_NONE,
83*4882a593Smuzhiyun 	CXD2880_TNRDMD_XTAL_SHARE_EXTREF,
84*4882a593Smuzhiyun 	CXD2880_TNRDMD_XTAL_SHARE_MASTER,
85*4882a593Smuzhiyun 	CXD2880_TNRDMD_XTAL_SHARE_SLAVE
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun enum cxd2880_tnrdmd_spectrum_sense {
89*4882a593Smuzhiyun 	CXD2880_TNRDMD_SPECTRUM_NORMAL,
90*4882a593Smuzhiyun 	CXD2880_TNRDMD_SPECTRUM_INV
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun enum cxd2880_tnrdmd_cfg_id {
94*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_OUTPUT_SEL_MSB,
95*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSVALID_ACTIVE_HI,
96*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSSYNC_ACTIVE_HI,
97*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSERR_ACTIVE_HI,
98*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_LATCH_ON_POSEDGE,
99*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSCLK_CONT,
100*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSCLK_MASK,
101*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSVALID_MASK,
102*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSERR_MASK,
103*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSERR_VALID_DIS,
104*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSPIN_CURRENT,
105*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSPIN_PULLUP_MANUAL,
106*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSPIN_PULLUP,
107*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSCLK_FREQ,
108*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TSBYTECLK_MANUAL,
109*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TS_PACKET_GAP,
110*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TS_BACKWARDS_COMPATIBLE,
111*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_PWM_VALUE,
112*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_INTERRUPT,
113*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_INTERRUPT_LOCK_SEL,
114*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_INTERRUPT_INV_LOCK_SEL,
115*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TS_BUF_ALMOST_EMPTY_THRS,
116*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TS_BUF_ALMOST_FULL_THRS,
117*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_TS_BUF_RRDY_THRS,
118*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_FIXED_CLOCKMODE,
119*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_CABLE_INPUT,
120*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT2_FEF_INTERMITTENT_BASE,
121*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT2_FEF_INTERMITTENT_LITE,
122*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_BLINDTUNE_DVBT2_FIRST,
123*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT_BERN_PERIOD,
124*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT_VBER_PERIOD,
125*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT_PER_MES,
126*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT2_BBER_MES,
127*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT2_LBER_MES,
128*4882a593Smuzhiyun 	CXD2880_TNRDMD_CFG_DVBT2_PER_MES,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun enum cxd2880_tnrdmd_lock_result {
132*4882a593Smuzhiyun 	CXD2880_TNRDMD_LOCK_RESULT_NOTDETECT,
133*4882a593Smuzhiyun 	CXD2880_TNRDMD_LOCK_RESULT_LOCKED,
134*4882a593Smuzhiyun 	CXD2880_TNRDMD_LOCK_RESULT_UNLOCKED
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun enum cxd2880_tnrdmd_gpio_mode {
138*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_OUTPUT = 0x00,
139*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_INPUT = 0x01,
140*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_INT = 0x02,
141*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_FEC_FAIL = 0x03,
142*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_PWM = 0x04,
143*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_EWS = 0x05,
144*4882a593Smuzhiyun 	CXD2880_TNRDMD_GPIO_MODE_EEW = 0x06
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun enum cxd2880_tnrdmd_serial_ts_clk {
148*4882a593Smuzhiyun 	CXD2880_TNRDMD_SERIAL_TS_CLK_FULL,
149*4882a593Smuzhiyun 	CXD2880_TNRDMD_SERIAL_TS_CLK_HALF
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun struct cxd2880_tnrdmd_cfg_mem {
153*4882a593Smuzhiyun 	enum cxd2880_io_tgt tgt;
154*4882a593Smuzhiyun 	u8 bank;
155*4882a593Smuzhiyun 	u8 address;
156*4882a593Smuzhiyun 	u8 value;
157*4882a593Smuzhiyun 	u8 bit_mask;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun struct cxd2880_tnrdmd_pid_cfg {
161*4882a593Smuzhiyun 	u8 is_en;
162*4882a593Smuzhiyun 	u16 pid;
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun struct cxd2880_tnrdmd_pid_ftr_cfg {
166*4882a593Smuzhiyun 	u8 is_negative;
167*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_pid_cfg pid_cfg[32];
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct cxd2880_tnrdmd_lna_thrs {
171*4882a593Smuzhiyun 	u8 off_on;
172*4882a593Smuzhiyun 	u8 on_off;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct cxd2880_tnrdmd_lna_thrs_tbl_air {
176*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_lna_thrs thrs[24];
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct cxd2880_tnrdmd_lna_thrs_tbl_cable {
180*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_lna_thrs thrs[32];
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun struct cxd2880_tnrdmd_create_param {
184*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_tsout_if ts_output_if;
185*4882a593Smuzhiyun 	u8 en_internal_ldo;
186*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_xtal_share xtal_share_type;
187*4882a593Smuzhiyun 	u8 xosc_cap;
188*4882a593Smuzhiyun 	u8 xosc_i;
189*4882a593Smuzhiyun 	u8 is_cxd2881gg;
190*4882a593Smuzhiyun 	u8 stationary_use;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun struct cxd2880_tnrdmd_diver_create_param {
194*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_tsout_if ts_output_if;
195*4882a593Smuzhiyun 	u8 en_internal_ldo;
196*4882a593Smuzhiyun 	u8 xosc_cap_main;
197*4882a593Smuzhiyun 	u8 xosc_i_main;
198*4882a593Smuzhiyun 	u8 xosc_i_sub;
199*4882a593Smuzhiyun 	u8 is_cxd2881gg;
200*4882a593Smuzhiyun 	u8 stationary_use;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct cxd2880_tnrdmd {
204*4882a593Smuzhiyun 	struct cxd2880_tnrdmd *diver_sub;
205*4882a593Smuzhiyun 	struct cxd2880_io *io;
206*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_create_param create_param;
207*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_divermode diver_mode;
208*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_clockmode fixed_clk_mode;
209*4882a593Smuzhiyun 	u8 is_cable_input;
210*4882a593Smuzhiyun 	u8 en_fef_intmtnt_base;
211*4882a593Smuzhiyun 	u8 en_fef_intmtnt_lite;
212*4882a593Smuzhiyun 	u8 blind_tune_dvbt2_first;
213*4882a593Smuzhiyun 	int (*rf_lvl_cmpstn)(struct cxd2880_tnrdmd *tnr_dmd,
214*4882a593Smuzhiyun 			     int *rf_lvl_db);
215*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_lna_thrs_tbl_air *lna_thrs_tbl_air;
216*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_lna_thrs_tbl_cable *lna_thrs_tbl_cable;
217*4882a593Smuzhiyun 	u8 srl_ts_clk_mod_cnts;
218*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_serial_ts_clk srl_ts_clk_frq;
219*4882a593Smuzhiyun 	u8 ts_byte_clk_manual_setting;
220*4882a593Smuzhiyun 	u8 is_ts_backwards_compatible_mode;
221*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_cfg_mem cfg_mem[CXD2880_TNRDMD_MAX_CFG_MEM_COUNT];
222*4882a593Smuzhiyun 	u8 cfg_mem_last_entry;
223*4882a593Smuzhiyun 	struct cxd2880_tnrdmd_pid_ftr_cfg pid_ftr_cfg;
224*4882a593Smuzhiyun 	u8 pid_ftr_cfg_en;
225*4882a593Smuzhiyun 	void *user;
226*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_chip_id chip_id;
227*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_state state;
228*4882a593Smuzhiyun 	enum cxd2880_tnrdmd_clockmode clk_mode;
229*4882a593Smuzhiyun 	u32 frequency_khz;
230*4882a593Smuzhiyun 	enum cxd2880_dtv_sys sys;
231*4882a593Smuzhiyun 	enum cxd2880_dtv_bandwidth bandwidth;
232*4882a593Smuzhiyun 	u8 scan_mode;
233*4882a593Smuzhiyun 	atomic_t cancel;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun int cxd2880_tnrdmd_create(struct cxd2880_tnrdmd *tnr_dmd,
237*4882a593Smuzhiyun 			  struct cxd2880_io *io,
238*4882a593Smuzhiyun 			  struct cxd2880_tnrdmd_create_param
239*4882a593Smuzhiyun 			  *create_param);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun int cxd2880_tnrdmd_diver_create(struct cxd2880_tnrdmd
242*4882a593Smuzhiyun 				*tnr_dmd_main,
243*4882a593Smuzhiyun 				struct cxd2880_io *io_main,
244*4882a593Smuzhiyun 				struct cxd2880_tnrdmd *tnr_dmd_sub,
245*4882a593Smuzhiyun 				struct cxd2880_io *io_sub,
246*4882a593Smuzhiyun 				struct
247*4882a593Smuzhiyun 				cxd2880_tnrdmd_diver_create_param
248*4882a593Smuzhiyun 				*create_param);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun int cxd2880_tnrdmd_init1(struct cxd2880_tnrdmd *tnr_dmd);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun int cxd2880_tnrdmd_init2(struct cxd2880_tnrdmd *tnr_dmd);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun int cxd2880_tnrdmd_check_internal_cpu_status(struct cxd2880_tnrdmd
255*4882a593Smuzhiyun 					     *tnr_dmd,
256*4882a593Smuzhiyun 					     u8 *task_completed);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun int cxd2880_tnrdmd_common_tune_setting1(struct cxd2880_tnrdmd
259*4882a593Smuzhiyun 					*tnr_dmd,
260*4882a593Smuzhiyun 					enum cxd2880_dtv_sys sys,
261*4882a593Smuzhiyun 					u32 frequency_khz,
262*4882a593Smuzhiyun 					enum cxd2880_dtv_bandwidth
263*4882a593Smuzhiyun 					bandwidth, u8 one_seg_opt,
264*4882a593Smuzhiyun 					u8 one_seg_opt_shft_dir);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun int cxd2880_tnrdmd_common_tune_setting2(struct cxd2880_tnrdmd
267*4882a593Smuzhiyun 					*tnr_dmd,
268*4882a593Smuzhiyun 					enum cxd2880_dtv_sys sys,
269*4882a593Smuzhiyun 					u8 en_fef_intmtnt_ctrl);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun int cxd2880_tnrdmd_sleep(struct cxd2880_tnrdmd *tnr_dmd);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun int cxd2880_tnrdmd_set_cfg(struct cxd2880_tnrdmd *tnr_dmd,
274*4882a593Smuzhiyun 			   enum cxd2880_tnrdmd_cfg_id id,
275*4882a593Smuzhiyun 			   int value);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun int cxd2880_tnrdmd_gpio_set_cfg(struct cxd2880_tnrdmd *tnr_dmd,
278*4882a593Smuzhiyun 				u8 id,
279*4882a593Smuzhiyun 				u8 en,
280*4882a593Smuzhiyun 				enum cxd2880_tnrdmd_gpio_mode mode,
281*4882a593Smuzhiyun 				u8 open_drain, u8 invert);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun int cxd2880_tnrdmd_gpio_set_cfg_sub(struct cxd2880_tnrdmd *tnr_dmd,
284*4882a593Smuzhiyun 				    u8 id,
285*4882a593Smuzhiyun 				    u8 en,
286*4882a593Smuzhiyun 				    enum cxd2880_tnrdmd_gpio_mode
287*4882a593Smuzhiyun 				    mode, u8 open_drain,
288*4882a593Smuzhiyun 				    u8 invert);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun int cxd2880_tnrdmd_gpio_read(struct cxd2880_tnrdmd *tnr_dmd,
291*4882a593Smuzhiyun 			     u8 id, u8 *value);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun int cxd2880_tnrdmd_gpio_read_sub(struct cxd2880_tnrdmd *tnr_dmd,
294*4882a593Smuzhiyun 				 u8 id, u8 *value);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun int cxd2880_tnrdmd_gpio_write(struct cxd2880_tnrdmd *tnr_dmd,
297*4882a593Smuzhiyun 			      u8 id, u8 value);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun int cxd2880_tnrdmd_gpio_write_sub(struct cxd2880_tnrdmd *tnr_dmd,
300*4882a593Smuzhiyun 				  u8 id, u8 value);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun int cxd2880_tnrdmd_interrupt_read(struct cxd2880_tnrdmd *tnr_dmd,
303*4882a593Smuzhiyun 				  u16 *value);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun int cxd2880_tnrdmd_interrupt_clear(struct cxd2880_tnrdmd *tnr_dmd,
306*4882a593Smuzhiyun 				   u16 value);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun int cxd2880_tnrdmd_ts_buf_clear(struct cxd2880_tnrdmd *tnr_dmd,
309*4882a593Smuzhiyun 				u8 clear_overflow_flag,
310*4882a593Smuzhiyun 				u8 clear_underflow_flag,
311*4882a593Smuzhiyun 				u8 clear_buf);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun int cxd2880_tnrdmd_chip_id(struct cxd2880_tnrdmd *tnr_dmd,
314*4882a593Smuzhiyun 			   enum cxd2880_tnrdmd_chip_id *chip_id);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun int cxd2880_tnrdmd_set_and_save_reg_bits(struct cxd2880_tnrdmd
317*4882a593Smuzhiyun 					 *tnr_dmd,
318*4882a593Smuzhiyun 					 enum cxd2880_io_tgt tgt,
319*4882a593Smuzhiyun 					 u8 bank, u8 address,
320*4882a593Smuzhiyun 					 u8 value, u8 bit_mask);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun int cxd2880_tnrdmd_set_scan_mode(struct cxd2880_tnrdmd *tnr_dmd,
323*4882a593Smuzhiyun 				 enum cxd2880_dtv_sys sys,
324*4882a593Smuzhiyun 				 u8 scan_mode_end);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun int cxd2880_tnrdmd_set_pid_ftr(struct cxd2880_tnrdmd *tnr_dmd,
327*4882a593Smuzhiyun 			       struct cxd2880_tnrdmd_pid_ftr_cfg
328*4882a593Smuzhiyun 			       *pid_ftr_cfg);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun int cxd2880_tnrdmd_set_rf_lvl_cmpstn(struct cxd2880_tnrdmd
331*4882a593Smuzhiyun 				     *tnr_dmd,
332*4882a593Smuzhiyun 				     int (*rf_lvl_cmpstn)
333*4882a593Smuzhiyun 				     (struct cxd2880_tnrdmd *,
334*4882a593Smuzhiyun 				     int *));
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun int cxd2880_tnrdmd_set_rf_lvl_cmpstn_sub(struct cxd2880_tnrdmd *tnr_dmd,
337*4882a593Smuzhiyun 					 int (*rf_lvl_cmpstn)
338*4882a593Smuzhiyun 					 (struct cxd2880_tnrdmd *,
339*4882a593Smuzhiyun 					 int *));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun int cxd2880_tnrdmd_set_lna_thrs(struct cxd2880_tnrdmd *tnr_dmd,
342*4882a593Smuzhiyun 				struct
343*4882a593Smuzhiyun 				cxd2880_tnrdmd_lna_thrs_tbl_air
344*4882a593Smuzhiyun 				*tbl_air,
345*4882a593Smuzhiyun 				struct
346*4882a593Smuzhiyun 				cxd2880_tnrdmd_lna_thrs_tbl_cable
347*4882a593Smuzhiyun 				*tbl_cable);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun int cxd2880_tnrdmd_set_lna_thrs_sub(struct cxd2880_tnrdmd *tnr_dmd,
350*4882a593Smuzhiyun 				    struct
351*4882a593Smuzhiyun 				    cxd2880_tnrdmd_lna_thrs_tbl_air
352*4882a593Smuzhiyun 				    *tbl_air,
353*4882a593Smuzhiyun 				    struct
354*4882a593Smuzhiyun 				    cxd2880_tnrdmd_lna_thrs_tbl_cable
355*4882a593Smuzhiyun 				    *tbl_cable);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun int cxd2880_tnrdmd_set_ts_pin_high_low(struct cxd2880_tnrdmd
358*4882a593Smuzhiyun 				       *tnr_dmd, u8 en, u8 value);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun int cxd2880_tnrdmd_set_ts_output(struct cxd2880_tnrdmd *tnr_dmd,
361*4882a593Smuzhiyun 				 u8 en);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun int slvt_freeze_reg(struct cxd2880_tnrdmd *tnr_dmd);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #endif
366