1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Sony CXD2820R demodulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010 Antti Palosaari <crope@iki.fi>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "cxd2820r_priv.h"
10*4882a593Smuzhiyun
cxd2820r_set_frontend_t2(struct dvb_frontend * fe)11*4882a593Smuzhiyun int cxd2820r_set_frontend_t2(struct dvb_frontend *fe)
12*4882a593Smuzhiyun {
13*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
14*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
15*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
16*4882a593Smuzhiyun int ret, bw_i;
17*4882a593Smuzhiyun unsigned int utmp;
18*4882a593Smuzhiyun u32 if_frequency;
19*4882a593Smuzhiyun u8 buf[3], bw_param;
20*4882a593Smuzhiyun u8 bw_params1[][5] = {
21*4882a593Smuzhiyun { 0x1c, 0xb3, 0x33, 0x33, 0x33 }, /* 5 MHz */
22*4882a593Smuzhiyun { 0x17, 0xea, 0xaa, 0xaa, 0xaa }, /* 6 MHz */
23*4882a593Smuzhiyun { 0x14, 0x80, 0x00, 0x00, 0x00 }, /* 7 MHz */
24*4882a593Smuzhiyun { 0x11, 0xf0, 0x00, 0x00, 0x00 }, /* 8 MHz */
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun struct reg_val_mask tab[] = {
27*4882a593Smuzhiyun { 0x00080, 0x02, 0xff },
28*4882a593Smuzhiyun { 0x00081, 0x20, 0xff },
29*4882a593Smuzhiyun { 0x00085, 0x07, 0xff },
30*4882a593Smuzhiyun { 0x00088, 0x01, 0xff },
31*4882a593Smuzhiyun { 0x02069, 0x01, 0xff },
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun { 0x0207f, 0x2a, 0xff },
34*4882a593Smuzhiyun { 0x02082, 0x0a, 0xff },
35*4882a593Smuzhiyun { 0x02083, 0x0a, 0xff },
36*4882a593Smuzhiyun { 0x020cb, priv->if_agc_polarity << 6, 0x40 },
37*4882a593Smuzhiyun { 0x02070, priv->ts_mode, 0xff },
38*4882a593Smuzhiyun { 0x02071, !priv->ts_clk_inv << 6, 0x40 },
39*4882a593Smuzhiyun { 0x020b5, priv->spec_inv << 4, 0x10 },
40*4882a593Smuzhiyun { 0x02567, 0x07, 0x0f },
41*4882a593Smuzhiyun { 0x02569, 0x03, 0x03 },
42*4882a593Smuzhiyun { 0x02595, 0x1a, 0xff },
43*4882a593Smuzhiyun { 0x02596, 0x50, 0xff },
44*4882a593Smuzhiyun { 0x02a8c, 0x00, 0xff },
45*4882a593Smuzhiyun { 0x02a8d, 0x34, 0xff },
46*4882a593Smuzhiyun { 0x02a45, 0x06, 0x07 },
47*4882a593Smuzhiyun { 0x03f10, 0x0d, 0xff },
48*4882a593Smuzhiyun { 0x03f11, 0x02, 0xff },
49*4882a593Smuzhiyun { 0x03f12, 0x01, 0xff },
50*4882a593Smuzhiyun { 0x03f23, 0x2c, 0xff },
51*4882a593Smuzhiyun { 0x03f51, 0x13, 0xff },
52*4882a593Smuzhiyun { 0x03f52, 0x01, 0xff },
53*4882a593Smuzhiyun { 0x03f53, 0x00, 0xff },
54*4882a593Smuzhiyun { 0x027e6, 0x14, 0xff },
55*4882a593Smuzhiyun { 0x02786, 0x02, 0x07 },
56*4882a593Smuzhiyun { 0x02787, 0x40, 0xe0 },
57*4882a593Smuzhiyun { 0x027ef, 0x10, 0x18 },
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun dev_dbg(&client->dev,
61*4882a593Smuzhiyun "delivery_system=%d modulation=%d frequency=%u bandwidth_hz=%u inversion=%d stream_id=%u\n",
62*4882a593Smuzhiyun c->delivery_system, c->modulation, c->frequency,
63*4882a593Smuzhiyun c->bandwidth_hz, c->inversion, c->stream_id);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun switch (c->bandwidth_hz) {
66*4882a593Smuzhiyun case 5000000:
67*4882a593Smuzhiyun bw_i = 0;
68*4882a593Smuzhiyun bw_param = 3;
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun case 6000000:
71*4882a593Smuzhiyun bw_i = 1;
72*4882a593Smuzhiyun bw_param = 2;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun case 7000000:
75*4882a593Smuzhiyun bw_i = 2;
76*4882a593Smuzhiyun bw_param = 1;
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun case 8000000:
79*4882a593Smuzhiyun bw_i = 3;
80*4882a593Smuzhiyun bw_param = 0;
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun default:
83*4882a593Smuzhiyun return -EINVAL;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* program tuner */
87*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params)
88*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (priv->delivery_system != SYS_DVBT2) {
91*4882a593Smuzhiyun ret = cxd2820r_wr_reg_val_mask_tab(priv, tab, ARRAY_SIZE(tab));
92*4882a593Smuzhiyun if (ret)
93*4882a593Smuzhiyun goto error;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun priv->delivery_system = SYS_DVBT2;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* program IF frequency */
99*4882a593Smuzhiyun if (fe->ops.tuner_ops.get_if_frequency) {
100*4882a593Smuzhiyun ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
101*4882a593Smuzhiyun if (ret)
102*4882a593Smuzhiyun goto error;
103*4882a593Smuzhiyun dev_dbg(&client->dev, "if_frequency=%u\n", if_frequency);
104*4882a593Smuzhiyun } else {
105*4882a593Smuzhiyun ret = -EINVAL;
106*4882a593Smuzhiyun goto error;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun utmp = DIV_ROUND_CLOSEST_ULL((u64)if_frequency * 0x1000000, CXD2820R_CLK);
110*4882a593Smuzhiyun buf[0] = (utmp >> 16) & 0xff;
111*4882a593Smuzhiyun buf[1] = (utmp >> 8) & 0xff;
112*4882a593Smuzhiyun buf[2] = (utmp >> 0) & 0xff;
113*4882a593Smuzhiyun ret = regmap_bulk_write(priv->regmap[0], 0x20b6, buf, 3);
114*4882a593Smuzhiyun if (ret)
115*4882a593Smuzhiyun goto error;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* PLP filtering */
118*4882a593Smuzhiyun if (c->stream_id > 255) {
119*4882a593Smuzhiyun dev_dbg(&client->dev, "disable PLP filtering\n");
120*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x23ad, 0x00);
121*4882a593Smuzhiyun if (ret)
122*4882a593Smuzhiyun goto error;
123*4882a593Smuzhiyun } else {
124*4882a593Smuzhiyun dev_dbg(&client->dev, "enable PLP filtering\n");
125*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x23af, c->stream_id & 0xff);
126*4882a593Smuzhiyun if (ret)
127*4882a593Smuzhiyun goto error;
128*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x23ad, 0x01);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun goto error;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ret = regmap_bulk_write(priv->regmap[0], 0x209f, bw_params1[bw_i], 5);
134*4882a593Smuzhiyun if (ret)
135*4882a593Smuzhiyun goto error;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ret = regmap_update_bits(priv->regmap[0], 0x20d7, 0xc0, bw_param << 6);
138*4882a593Smuzhiyun if (ret)
139*4882a593Smuzhiyun goto error;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x00ff, 0x08);
142*4882a593Smuzhiyun if (ret)
143*4882a593Smuzhiyun goto error;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x00fe, 0x01);
146*4882a593Smuzhiyun if (ret)
147*4882a593Smuzhiyun goto error;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun error:
151*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
cxd2820r_get_frontend_t2(struct dvb_frontend * fe,struct dtv_frontend_properties * c)156*4882a593Smuzhiyun int cxd2820r_get_frontend_t2(struct dvb_frontend *fe,
157*4882a593Smuzhiyun struct dtv_frontend_properties *c)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
160*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
161*4882a593Smuzhiyun int ret;
162*4882a593Smuzhiyun unsigned int utmp;
163*4882a593Smuzhiyun u8 buf[2];
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[0], 0x205c, buf, 2);
168*4882a593Smuzhiyun if (ret)
169*4882a593Smuzhiyun goto error;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun switch ((buf[0] >> 0) & 0x07) {
172*4882a593Smuzhiyun case 0:
173*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case 1:
176*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_8K;
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case 2:
179*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_4K;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case 3:
182*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_1K;
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case 4:
185*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_16K;
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case 5:
188*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_32K;
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun switch ((buf[1] >> 4) & 0x07) {
193*4882a593Smuzhiyun case 0:
194*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case 1:
197*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_16;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case 2:
200*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_8;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case 3:
203*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_4;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case 4:
206*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_128;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case 5:
209*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_19_128;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case 6:
212*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_19_256;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[0], 0x225b, buf, 2);
217*4882a593Smuzhiyun if (ret)
218*4882a593Smuzhiyun goto error;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun switch ((buf[0] >> 0) & 0x07) {
221*4882a593Smuzhiyun case 0:
222*4882a593Smuzhiyun c->fec_inner = FEC_1_2;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case 1:
225*4882a593Smuzhiyun c->fec_inner = FEC_3_5;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun case 2:
228*4882a593Smuzhiyun c->fec_inner = FEC_2_3;
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case 3:
231*4882a593Smuzhiyun c->fec_inner = FEC_3_4;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case 4:
234*4882a593Smuzhiyun c->fec_inner = FEC_4_5;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun case 5:
237*4882a593Smuzhiyun c->fec_inner = FEC_5_6;
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun switch ((buf[1] >> 0) & 0x07) {
242*4882a593Smuzhiyun case 0:
243*4882a593Smuzhiyun c->modulation = QPSK;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case 1:
246*4882a593Smuzhiyun c->modulation = QAM_16;
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun case 2:
249*4882a593Smuzhiyun c->modulation = QAM_64;
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun case 3:
252*4882a593Smuzhiyun c->modulation = QAM_256;
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ret = regmap_read(priv->regmap[0], 0x20b5, &utmp);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun goto error;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun switch ((utmp >> 4) & 0x01) {
261*4882a593Smuzhiyun case 0:
262*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun case 1:
265*4882a593Smuzhiyun c->inversion = INVERSION_ON;
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return ret;
270*4882a593Smuzhiyun error:
271*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
cxd2820r_read_status_t2(struct dvb_frontend * fe,enum fe_status * status)275*4882a593Smuzhiyun int cxd2820r_read_status_t2(struct dvb_frontend *fe, enum fe_status *status)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
278*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
279*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun unsigned int utmp, utmp1, utmp2;
282*4882a593Smuzhiyun u8 buf[4];
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Lock detection */
285*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[0], 0x2010, &buf[0], 1);
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun goto error;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun utmp1 = (buf[0] >> 0) & 0x07;
290*4882a593Smuzhiyun utmp2 = (buf[0] >> 5) & 0x01;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (utmp1 == 6 && utmp2 == 1) {
293*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
294*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
295*4882a593Smuzhiyun } else if (utmp1 == 6 || utmp2 == 1) {
296*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
297*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC;
298*4882a593Smuzhiyun } else {
299*4882a593Smuzhiyun *status = 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun dev_dbg(&client->dev, "status=%02x raw=%*ph sync=%u ts=%u\n",
303*4882a593Smuzhiyun *status, 1, buf, utmp1, utmp2);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Signal strength */
306*4882a593Smuzhiyun if (*status & FE_HAS_SIGNAL) {
307*4882a593Smuzhiyun unsigned int strength;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[0], 0x2026, buf, 2);
310*4882a593Smuzhiyun if (ret)
311*4882a593Smuzhiyun goto error;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun utmp = buf[0] << 8 | buf[1] << 0;
314*4882a593Smuzhiyun utmp = ~utmp & 0x0fff;
315*4882a593Smuzhiyun /* Scale value to 0x0000-0xffff */
316*4882a593Smuzhiyun strength = utmp << 4 | utmp >> 8;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun c->strength.len = 1;
319*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_RELATIVE;
320*4882a593Smuzhiyun c->strength.stat[0].uvalue = strength;
321*4882a593Smuzhiyun } else {
322*4882a593Smuzhiyun c->strength.len = 1;
323*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* CNR */
327*4882a593Smuzhiyun if (*status & FE_HAS_VITERBI) {
328*4882a593Smuzhiyun unsigned int cnr;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[0], 0x2028, buf, 2);
331*4882a593Smuzhiyun if (ret)
332*4882a593Smuzhiyun goto error;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun utmp = buf[0] << 8 | buf[1] << 0;
335*4882a593Smuzhiyun utmp = utmp & 0x0fff;
336*4882a593Smuzhiyun #define CXD2820R_LOG10_8_24 15151336 /* log10(8) << 24 */
337*4882a593Smuzhiyun if (utmp)
338*4882a593Smuzhiyun cnr = div_u64((u64)(intlog10(utmp)
339*4882a593Smuzhiyun - CXD2820R_LOG10_8_24) * 10000,
340*4882a593Smuzhiyun (1 << 24));
341*4882a593Smuzhiyun else
342*4882a593Smuzhiyun cnr = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun c->cnr.len = 1;
345*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
346*4882a593Smuzhiyun c->cnr.stat[0].svalue = cnr;
347*4882a593Smuzhiyun } else {
348*4882a593Smuzhiyun c->cnr.len = 1;
349*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* BER */
353*4882a593Smuzhiyun if (*status & FE_HAS_SYNC) {
354*4882a593Smuzhiyun unsigned int post_bit_error;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[0], 0x2039, buf, 4);
357*4882a593Smuzhiyun if (ret)
358*4882a593Smuzhiyun goto error;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if ((buf[0] >> 4) & 0x01) {
361*4882a593Smuzhiyun post_bit_error = buf[0] << 24 | buf[1] << 16 |
362*4882a593Smuzhiyun buf[2] << 8 | buf[3] << 0;
363*4882a593Smuzhiyun post_bit_error &= 0x0fffffff;
364*4882a593Smuzhiyun } else {
365*4882a593Smuzhiyun post_bit_error = 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun priv->post_bit_error += post_bit_error;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun c->post_bit_error.len = 1;
371*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
372*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = priv->post_bit_error;
373*4882a593Smuzhiyun } else {
374*4882a593Smuzhiyun c->post_bit_error.len = 1;
375*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun error:
380*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
381*4882a593Smuzhiyun return ret;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
cxd2820r_sleep_t2(struct dvb_frontend * fe)384*4882a593Smuzhiyun int cxd2820r_sleep_t2(struct dvb_frontend *fe)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
387*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
388*4882a593Smuzhiyun int ret;
389*4882a593Smuzhiyun static const struct reg_val_mask tab[] = {
390*4882a593Smuzhiyun { 0x000ff, 0x1f, 0xff },
391*4882a593Smuzhiyun { 0x00085, 0x00, 0xff },
392*4882a593Smuzhiyun { 0x00088, 0x01, 0xff },
393*4882a593Smuzhiyun { 0x02069, 0x00, 0xff },
394*4882a593Smuzhiyun { 0x00081, 0x00, 0xff },
395*4882a593Smuzhiyun { 0x00080, 0x00, 0xff },
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = cxd2820r_wr_reg_val_mask_tab(priv, tab, ARRAY_SIZE(tab));
401*4882a593Smuzhiyun if (ret)
402*4882a593Smuzhiyun goto error;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun priv->delivery_system = SYS_UNDEFINED;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun error:
408*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
409*4882a593Smuzhiyun return ret;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
cxd2820r_get_tune_settings_t2(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)412*4882a593Smuzhiyun int cxd2820r_get_tune_settings_t2(struct dvb_frontend *fe,
413*4882a593Smuzhiyun struct dvb_frontend_tune_settings *s)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun s->min_delay_ms = 1500;
416*4882a593Smuzhiyun s->step_size = fe->ops.info.frequency_stepsize_hz * 2;
417*4882a593Smuzhiyun s->max_drift = (fe->ops.info.frequency_stepsize_hz * 2) + 1;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421