xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/cxd2820r_t.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Sony CXD2820R demodulator driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Antti Palosaari <crope@iki.fi>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "cxd2820r_priv.h"
10*4882a593Smuzhiyun 
cxd2820r_set_frontend_t(struct dvb_frontend * fe)11*4882a593Smuzhiyun int cxd2820r_set_frontend_t(struct dvb_frontend *fe)
12*4882a593Smuzhiyun {
13*4882a593Smuzhiyun 	struct cxd2820r_priv *priv = fe->demodulator_priv;
14*4882a593Smuzhiyun 	struct i2c_client *client = priv->client[0];
15*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
16*4882a593Smuzhiyun 	int ret, bw_i;
17*4882a593Smuzhiyun 	unsigned int utmp;
18*4882a593Smuzhiyun 	u32 if_frequency;
19*4882a593Smuzhiyun 	u8 buf[3], bw_param;
20*4882a593Smuzhiyun 	u8 bw_params1[][5] = {
21*4882a593Smuzhiyun 		{ 0x17, 0xea, 0xaa, 0xaa, 0xaa }, /* 6 MHz */
22*4882a593Smuzhiyun 		{ 0x14, 0x80, 0x00, 0x00, 0x00 }, /* 7 MHz */
23*4882a593Smuzhiyun 		{ 0x11, 0xf0, 0x00, 0x00, 0x00 }, /* 8 MHz */
24*4882a593Smuzhiyun 	};
25*4882a593Smuzhiyun 	u8 bw_params2[][2] = {
26*4882a593Smuzhiyun 		{ 0x1f, 0xdc }, /* 6 MHz */
27*4882a593Smuzhiyun 		{ 0x12, 0xf8 }, /* 7 MHz */
28*4882a593Smuzhiyun 		{ 0x01, 0xe0 }, /* 8 MHz */
29*4882a593Smuzhiyun 	};
30*4882a593Smuzhiyun 	struct reg_val_mask tab[] = {
31*4882a593Smuzhiyun 		{ 0x00080, 0x00, 0xff },
32*4882a593Smuzhiyun 		{ 0x00081, 0x03, 0xff },
33*4882a593Smuzhiyun 		{ 0x00085, 0x07, 0xff },
34*4882a593Smuzhiyun 		{ 0x00088, 0x01, 0xff },
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 		{ 0x00070, priv->ts_mode, 0xff },
37*4882a593Smuzhiyun 		{ 0x00071, !priv->ts_clk_inv << 4, 0x10 },
38*4882a593Smuzhiyun 		{ 0x000cb, priv->if_agc_polarity << 6, 0x40 },
39*4882a593Smuzhiyun 		{ 0x000a5, 0x00, 0x01 },
40*4882a593Smuzhiyun 		{ 0x00082, 0x20, 0x60 },
41*4882a593Smuzhiyun 		{ 0x000c2, 0xc3, 0xff },
42*4882a593Smuzhiyun 		{ 0x0016a, 0x50, 0xff },
43*4882a593Smuzhiyun 		{ 0x00427, 0x41, 0xff },
44*4882a593Smuzhiyun 	};
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	dev_dbg(&client->dev,
47*4882a593Smuzhiyun 		"delivery_system=%d modulation=%d frequency=%u bandwidth_hz=%u inversion=%d\n",
48*4882a593Smuzhiyun 		c->delivery_system, c->modulation, c->frequency,
49*4882a593Smuzhiyun 		c->bandwidth_hz, c->inversion);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	switch (c->bandwidth_hz) {
52*4882a593Smuzhiyun 	case 6000000:
53*4882a593Smuzhiyun 		bw_i = 0;
54*4882a593Smuzhiyun 		bw_param = 2;
55*4882a593Smuzhiyun 		break;
56*4882a593Smuzhiyun 	case 7000000:
57*4882a593Smuzhiyun 		bw_i = 1;
58*4882a593Smuzhiyun 		bw_param = 1;
59*4882a593Smuzhiyun 		break;
60*4882a593Smuzhiyun 	case 8000000:
61*4882a593Smuzhiyun 		bw_i = 2;
62*4882a593Smuzhiyun 		bw_param = 0;
63*4882a593Smuzhiyun 		break;
64*4882a593Smuzhiyun 	default:
65*4882a593Smuzhiyun 		return -EINVAL;
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* program tuner */
69*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params)
70*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (priv->delivery_system != SYS_DVBT) {
73*4882a593Smuzhiyun 		ret = cxd2820r_wr_reg_val_mask_tab(priv, tab, ARRAY_SIZE(tab));
74*4882a593Smuzhiyun 		if (ret)
75*4882a593Smuzhiyun 			goto error;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	priv->delivery_system = SYS_DVBT;
79*4882a593Smuzhiyun 	priv->ber_running = false; /* tune stops BER counter */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* program IF frequency */
82*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.get_if_frequency) {
83*4882a593Smuzhiyun 		ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
84*4882a593Smuzhiyun 		if (ret)
85*4882a593Smuzhiyun 			goto error;
86*4882a593Smuzhiyun 		dev_dbg(&client->dev, "if_frequency=%u\n", if_frequency);
87*4882a593Smuzhiyun 	} else {
88*4882a593Smuzhiyun 		ret = -EINVAL;
89*4882a593Smuzhiyun 		goto error;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	utmp = DIV_ROUND_CLOSEST_ULL((u64)if_frequency * 0x1000000, CXD2820R_CLK);
93*4882a593Smuzhiyun 	buf[0] = (utmp >> 16) & 0xff;
94*4882a593Smuzhiyun 	buf[1] = (utmp >>  8) & 0xff;
95*4882a593Smuzhiyun 	buf[2] = (utmp >>  0) & 0xff;
96*4882a593Smuzhiyun 	ret = regmap_bulk_write(priv->regmap[0], 0x00b6, buf, 3);
97*4882a593Smuzhiyun 	if (ret)
98*4882a593Smuzhiyun 		goto error;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	ret = regmap_bulk_write(priv->regmap[0], 0x009f, bw_params1[bw_i], 5);
101*4882a593Smuzhiyun 	if (ret)
102*4882a593Smuzhiyun 		goto error;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->regmap[0], 0x00d7, 0xc0, bw_param << 6);
105*4882a593Smuzhiyun 	if (ret)
106*4882a593Smuzhiyun 		goto error;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	ret = regmap_bulk_write(priv->regmap[0], 0x00d9, bw_params2[bw_i], 2);
109*4882a593Smuzhiyun 	if (ret)
110*4882a593Smuzhiyun 		goto error;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap[0], 0x00ff, 0x08);
113*4882a593Smuzhiyun 	if (ret)
114*4882a593Smuzhiyun 		goto error;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap[0], 0x00fe, 0x01);
117*4882a593Smuzhiyun 	if (ret)
118*4882a593Smuzhiyun 		goto error;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return ret;
121*4882a593Smuzhiyun error:
122*4882a593Smuzhiyun 	dev_dbg(&client->dev, "failed=%d\n", ret);
123*4882a593Smuzhiyun 	return ret;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
cxd2820r_get_frontend_t(struct dvb_frontend * fe,struct dtv_frontend_properties * c)126*4882a593Smuzhiyun int cxd2820r_get_frontend_t(struct dvb_frontend *fe,
127*4882a593Smuzhiyun 			    struct dtv_frontend_properties *c)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct cxd2820r_priv *priv = fe->demodulator_priv;
130*4882a593Smuzhiyun 	struct i2c_client *client = priv->client[0];
131*4882a593Smuzhiyun 	int ret;
132*4882a593Smuzhiyun 	unsigned int utmp;
133*4882a593Smuzhiyun 	u8 buf[2];
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	dev_dbg(&client->dev, "\n");
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = regmap_bulk_read(priv->regmap[0], 0x002f, buf, sizeof(buf));
138*4882a593Smuzhiyun 	if (ret)
139*4882a593Smuzhiyun 		goto error;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	switch ((buf[0] >> 6) & 0x03) {
142*4882a593Smuzhiyun 	case 0:
143*4882a593Smuzhiyun 		c->modulation = QPSK;
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun 	case 1:
146*4882a593Smuzhiyun 		c->modulation = QAM_16;
147*4882a593Smuzhiyun 		break;
148*4882a593Smuzhiyun 	case 2:
149*4882a593Smuzhiyun 		c->modulation = QAM_64;
150*4882a593Smuzhiyun 		break;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	switch ((buf[1] >> 1) & 0x03) {
154*4882a593Smuzhiyun 	case 0:
155*4882a593Smuzhiyun 		c->transmission_mode = TRANSMISSION_MODE_2K;
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	case 1:
158*4882a593Smuzhiyun 		c->transmission_mode = TRANSMISSION_MODE_8K;
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	switch ((buf[1] >> 3) & 0x03) {
163*4882a593Smuzhiyun 	case 0:
164*4882a593Smuzhiyun 		c->guard_interval = GUARD_INTERVAL_1_32;
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 	case 1:
167*4882a593Smuzhiyun 		c->guard_interval = GUARD_INTERVAL_1_16;
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case 2:
170*4882a593Smuzhiyun 		c->guard_interval = GUARD_INTERVAL_1_8;
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	case 3:
173*4882a593Smuzhiyun 		c->guard_interval = GUARD_INTERVAL_1_4;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	switch ((buf[0] >> 3) & 0x07) {
178*4882a593Smuzhiyun 	case 0:
179*4882a593Smuzhiyun 		c->hierarchy = HIERARCHY_NONE;
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	case 1:
182*4882a593Smuzhiyun 		c->hierarchy = HIERARCHY_1;
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case 2:
185*4882a593Smuzhiyun 		c->hierarchy = HIERARCHY_2;
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	case 3:
188*4882a593Smuzhiyun 		c->hierarchy = HIERARCHY_4;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	switch ((buf[0] >> 0) & 0x07) {
193*4882a593Smuzhiyun 	case 0:
194*4882a593Smuzhiyun 		c->code_rate_HP = FEC_1_2;
195*4882a593Smuzhiyun 		break;
196*4882a593Smuzhiyun 	case 1:
197*4882a593Smuzhiyun 		c->code_rate_HP = FEC_2_3;
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	case 2:
200*4882a593Smuzhiyun 		c->code_rate_HP = FEC_3_4;
201*4882a593Smuzhiyun 		break;
202*4882a593Smuzhiyun 	case 3:
203*4882a593Smuzhiyun 		c->code_rate_HP = FEC_5_6;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	case 4:
206*4882a593Smuzhiyun 		c->code_rate_HP = FEC_7_8;
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	switch ((buf[1] >> 5) & 0x07) {
211*4882a593Smuzhiyun 	case 0:
212*4882a593Smuzhiyun 		c->code_rate_LP = FEC_1_2;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	case 1:
215*4882a593Smuzhiyun 		c->code_rate_LP = FEC_2_3;
216*4882a593Smuzhiyun 		break;
217*4882a593Smuzhiyun 	case 2:
218*4882a593Smuzhiyun 		c->code_rate_LP = FEC_3_4;
219*4882a593Smuzhiyun 		break;
220*4882a593Smuzhiyun 	case 3:
221*4882a593Smuzhiyun 		c->code_rate_LP = FEC_5_6;
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 	case 4:
224*4882a593Smuzhiyun 		c->code_rate_LP = FEC_7_8;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap[0], 0x07c6, &utmp);
229*4882a593Smuzhiyun 	if (ret)
230*4882a593Smuzhiyun 		goto error;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	switch ((utmp >> 0) & 0x01) {
233*4882a593Smuzhiyun 	case 0:
234*4882a593Smuzhiyun 		c->inversion = INVERSION_OFF;
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 	case 1:
237*4882a593Smuzhiyun 		c->inversion = INVERSION_ON;
238*4882a593Smuzhiyun 		break;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return ret;
242*4882a593Smuzhiyun error:
243*4882a593Smuzhiyun 	dev_dbg(&client->dev, "failed=%d\n", ret);
244*4882a593Smuzhiyun 	return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
cxd2820r_read_status_t(struct dvb_frontend * fe,enum fe_status * status)247*4882a593Smuzhiyun int cxd2820r_read_status_t(struct dvb_frontend *fe, enum fe_status *status)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct cxd2820r_priv *priv = fe->demodulator_priv;
250*4882a593Smuzhiyun 	struct i2c_client *client = priv->client[0];
251*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
252*4882a593Smuzhiyun 	int ret;
253*4882a593Smuzhiyun 	unsigned int utmp, utmp1, utmp2;
254*4882a593Smuzhiyun 	u8 buf[3];
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Lock detection */
257*4882a593Smuzhiyun 	ret = regmap_bulk_read(priv->regmap[0], 0x0010, &buf[0], 1);
258*4882a593Smuzhiyun 	if (ret)
259*4882a593Smuzhiyun 		goto error;
260*4882a593Smuzhiyun 	ret = regmap_bulk_read(priv->regmap[0], 0x0073, &buf[1], 1);
261*4882a593Smuzhiyun 	if (ret)
262*4882a593Smuzhiyun 		goto error;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	utmp1 = (buf[0] >> 0) & 0x07;
265*4882a593Smuzhiyun 	utmp2 = (buf[1] >> 3) & 0x01;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (utmp1 == 6 && utmp2 == 1) {
268*4882a593Smuzhiyun 		*status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
269*4882a593Smuzhiyun 			  FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
270*4882a593Smuzhiyun 	} else if (utmp1 == 6 || utmp2 == 1) {
271*4882a593Smuzhiyun 		*status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
272*4882a593Smuzhiyun 			  FE_HAS_VITERBI | FE_HAS_SYNC;
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		*status = 0;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	dev_dbg(&client->dev, "status=%02x raw=%*ph sync=%u ts=%u\n",
278*4882a593Smuzhiyun 		*status, 2, buf, utmp1, utmp2);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Signal strength */
281*4882a593Smuzhiyun 	if (*status & FE_HAS_SIGNAL) {
282*4882a593Smuzhiyun 		unsigned int strength;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		ret = regmap_bulk_read(priv->regmap[0], 0x0026, buf, 2);
285*4882a593Smuzhiyun 		if (ret)
286*4882a593Smuzhiyun 			goto error;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		utmp = buf[0] << 8 | buf[1] << 0;
289*4882a593Smuzhiyun 		utmp = ~utmp & 0x0fff;
290*4882a593Smuzhiyun 		/* Scale value to 0x0000-0xffff */
291*4882a593Smuzhiyun 		strength = utmp << 4 | utmp >> 8;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		c->strength.len = 1;
294*4882a593Smuzhiyun 		c->strength.stat[0].scale = FE_SCALE_RELATIVE;
295*4882a593Smuzhiyun 		c->strength.stat[0].uvalue = strength;
296*4882a593Smuzhiyun 	} else {
297*4882a593Smuzhiyun 		c->strength.len = 1;
298*4882a593Smuzhiyun 		c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* CNR */
302*4882a593Smuzhiyun 	if (*status & FE_HAS_VITERBI) {
303*4882a593Smuzhiyun 		unsigned int cnr;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		ret = regmap_bulk_read(priv->regmap[0], 0x002c, buf, 2);
306*4882a593Smuzhiyun 		if (ret)
307*4882a593Smuzhiyun 			goto error;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 		utmp = buf[0] << 8 | buf[1] << 0;
310*4882a593Smuzhiyun 		if (utmp)
311*4882a593Smuzhiyun 			cnr = div_u64((u64)(intlog10(utmp)
312*4882a593Smuzhiyun 				      - intlog10(32000 - utmp) + 55532585)
313*4882a593Smuzhiyun 				      * 10000, (1 << 24));
314*4882a593Smuzhiyun 		else
315*4882a593Smuzhiyun 			cnr = 0;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		c->cnr.len = 1;
318*4882a593Smuzhiyun 		c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
319*4882a593Smuzhiyun 		c->cnr.stat[0].svalue = cnr;
320*4882a593Smuzhiyun 	} else {
321*4882a593Smuzhiyun 		c->cnr.len = 1;
322*4882a593Smuzhiyun 		c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* BER */
326*4882a593Smuzhiyun 	if (*status & FE_HAS_SYNC) {
327*4882a593Smuzhiyun 		unsigned int post_bit_error;
328*4882a593Smuzhiyun 		bool start_ber;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		if (priv->ber_running) {
331*4882a593Smuzhiyun 			ret = regmap_bulk_read(priv->regmap[0], 0x0076, buf, 3);
332*4882a593Smuzhiyun 			if (ret)
333*4882a593Smuzhiyun 				goto error;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 			if ((buf[2] >> 7) & 0x01) {
336*4882a593Smuzhiyun 				post_bit_error = buf[2] << 16 | buf[1] << 8 |
337*4882a593Smuzhiyun 						 buf[0] << 0;
338*4882a593Smuzhiyun 				post_bit_error &= 0x0fffff;
339*4882a593Smuzhiyun 				start_ber = true;
340*4882a593Smuzhiyun 			} else {
341*4882a593Smuzhiyun 				post_bit_error = 0;
342*4882a593Smuzhiyun 				start_ber = false;
343*4882a593Smuzhiyun 			}
344*4882a593Smuzhiyun 		} else {
345*4882a593Smuzhiyun 			post_bit_error = 0;
346*4882a593Smuzhiyun 			start_ber = true;
347*4882a593Smuzhiyun 		}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		if (start_ber) {
350*4882a593Smuzhiyun 			ret = regmap_write(priv->regmap[0], 0x0079, 0x01);
351*4882a593Smuzhiyun 			if (ret)
352*4882a593Smuzhiyun 				goto error;
353*4882a593Smuzhiyun 			priv->ber_running = true;
354*4882a593Smuzhiyun 		}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		priv->post_bit_error += post_bit_error;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		c->post_bit_error.len = 1;
359*4882a593Smuzhiyun 		c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
360*4882a593Smuzhiyun 		c->post_bit_error.stat[0].uvalue = priv->post_bit_error;
361*4882a593Smuzhiyun 	} else {
362*4882a593Smuzhiyun 		c->post_bit_error.len = 1;
363*4882a593Smuzhiyun 		c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return ret;
367*4882a593Smuzhiyun error:
368*4882a593Smuzhiyun 	dev_dbg(&client->dev, "failed=%d\n", ret);
369*4882a593Smuzhiyun 	return ret;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
cxd2820r_init_t(struct dvb_frontend * fe)372*4882a593Smuzhiyun int cxd2820r_init_t(struct dvb_frontend *fe)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct cxd2820r_priv *priv = fe->demodulator_priv;
375*4882a593Smuzhiyun 	struct i2c_client *client = priv->client[0];
376*4882a593Smuzhiyun 	int ret;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dev_dbg(&client->dev, "\n");
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap[0], 0x0085, 0x07);
381*4882a593Smuzhiyun 	if (ret)
382*4882a593Smuzhiyun 		goto error;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return ret;
385*4882a593Smuzhiyun error:
386*4882a593Smuzhiyun 	dev_dbg(&client->dev, "failed=%d\n", ret);
387*4882a593Smuzhiyun 	return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
cxd2820r_sleep_t(struct dvb_frontend * fe)390*4882a593Smuzhiyun int cxd2820r_sleep_t(struct dvb_frontend *fe)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct cxd2820r_priv *priv = fe->demodulator_priv;
393*4882a593Smuzhiyun 	struct i2c_client *client = priv->client[0];
394*4882a593Smuzhiyun 	int ret;
395*4882a593Smuzhiyun 	static struct reg_val_mask tab[] = {
396*4882a593Smuzhiyun 		{ 0x000ff, 0x1f, 0xff },
397*4882a593Smuzhiyun 		{ 0x00085, 0x00, 0xff },
398*4882a593Smuzhiyun 		{ 0x00088, 0x01, 0xff },
399*4882a593Smuzhiyun 		{ 0x00081, 0x00, 0xff },
400*4882a593Smuzhiyun 		{ 0x00080, 0x00, 0xff },
401*4882a593Smuzhiyun 	};
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	dev_dbg(&client->dev, "\n");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	priv->delivery_system = SYS_UNDEFINED;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	ret = cxd2820r_wr_reg_val_mask_tab(priv, tab, ARRAY_SIZE(tab));
408*4882a593Smuzhiyun 	if (ret)
409*4882a593Smuzhiyun 		goto error;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return ret;
412*4882a593Smuzhiyun error:
413*4882a593Smuzhiyun 	dev_dbg(&client->dev, "failed=%d\n", ret);
414*4882a593Smuzhiyun 	return ret;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
cxd2820r_get_tune_settings_t(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)417*4882a593Smuzhiyun int cxd2820r_get_tune_settings_t(struct dvb_frontend *fe,
418*4882a593Smuzhiyun 	struct dvb_frontend_tune_settings *s)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	s->min_delay_ms = 500;
421*4882a593Smuzhiyun 	s->step_size = fe->ops.info.frequency_stepsize_hz * 2;
422*4882a593Smuzhiyun 	s->max_drift = (fe->ops.info.frequency_stepsize_hz * 2) + 1;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426