1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Sony CXD2820R demodulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010 Antti Palosaari <crope@iki.fi>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "cxd2820r_priv.h"
10*4882a593Smuzhiyun
cxd2820r_set_frontend_c(struct dvb_frontend * fe)11*4882a593Smuzhiyun int cxd2820r_set_frontend_c(struct dvb_frontend *fe)
12*4882a593Smuzhiyun {
13*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
14*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
15*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
16*4882a593Smuzhiyun int ret;
17*4882a593Smuzhiyun unsigned int utmp;
18*4882a593Smuzhiyun u8 buf[2];
19*4882a593Smuzhiyun u32 if_frequency;
20*4882a593Smuzhiyun struct reg_val_mask tab[] = {
21*4882a593Smuzhiyun { 0x00080, 0x01, 0xff },
22*4882a593Smuzhiyun { 0x00081, 0x05, 0xff },
23*4882a593Smuzhiyun { 0x00085, 0x07, 0xff },
24*4882a593Smuzhiyun { 0x00088, 0x01, 0xff },
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun { 0x00082, 0x20, 0x60 },
27*4882a593Smuzhiyun { 0x1016a, 0x48, 0xff },
28*4882a593Smuzhiyun { 0x100a5, 0x00, 0x01 },
29*4882a593Smuzhiyun { 0x10020, 0x06, 0x07 },
30*4882a593Smuzhiyun { 0x10059, 0x50, 0xff },
31*4882a593Smuzhiyun { 0x10087, 0x0c, 0x3c },
32*4882a593Smuzhiyun { 0x1008b, 0x07, 0xff },
33*4882a593Smuzhiyun { 0x1001f, priv->if_agc_polarity << 7, 0x80 },
34*4882a593Smuzhiyun { 0x10070, priv->ts_mode, 0xff },
35*4882a593Smuzhiyun { 0x10071, !priv->ts_clk_inv << 4, 0x10 },
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun dev_dbg(&client->dev,
39*4882a593Smuzhiyun "delivery_system=%d modulation=%d frequency=%u symbol_rate=%u inversion=%d\n",
40*4882a593Smuzhiyun c->delivery_system, c->modulation, c->frequency,
41*4882a593Smuzhiyun c->symbol_rate, c->inversion);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* program tuner */
44*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params)
45*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (priv->delivery_system != SYS_DVBC_ANNEX_A) {
48*4882a593Smuzhiyun ret = cxd2820r_wr_reg_val_mask_tab(priv, tab, ARRAY_SIZE(tab));
49*4882a593Smuzhiyun if (ret)
50*4882a593Smuzhiyun goto error;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun priv->delivery_system = SYS_DVBC_ANNEX_A;
54*4882a593Smuzhiyun priv->ber_running = false; /* tune stops BER counter */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* program IF frequency */
57*4882a593Smuzhiyun if (fe->ops.tuner_ops.get_if_frequency) {
58*4882a593Smuzhiyun ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
59*4882a593Smuzhiyun if (ret)
60*4882a593Smuzhiyun goto error;
61*4882a593Smuzhiyun dev_dbg(&client->dev, "if_frequency=%u\n", if_frequency);
62*4882a593Smuzhiyun } else {
63*4882a593Smuzhiyun ret = -EINVAL;
64*4882a593Smuzhiyun goto error;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun utmp = 0x4000 - DIV_ROUND_CLOSEST_ULL((u64)if_frequency * 0x4000, CXD2820R_CLK);
68*4882a593Smuzhiyun buf[0] = (utmp >> 8) & 0xff;
69*4882a593Smuzhiyun buf[1] = (utmp >> 0) & 0xff;
70*4882a593Smuzhiyun ret = regmap_bulk_write(priv->regmap[1], 0x0042, buf, 2);
71*4882a593Smuzhiyun if (ret)
72*4882a593Smuzhiyun goto error;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x00ff, 0x08);
75*4882a593Smuzhiyun if (ret)
76*4882a593Smuzhiyun goto error;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x00fe, 0x01);
79*4882a593Smuzhiyun if (ret)
80*4882a593Smuzhiyun goto error;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun error:
84*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
85*4882a593Smuzhiyun return ret;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
cxd2820r_get_frontend_c(struct dvb_frontend * fe,struct dtv_frontend_properties * c)88*4882a593Smuzhiyun int cxd2820r_get_frontend_c(struct dvb_frontend *fe,
89*4882a593Smuzhiyun struct dtv_frontend_properties *c)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
92*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
93*4882a593Smuzhiyun int ret;
94*4882a593Smuzhiyun unsigned int utmp;
95*4882a593Smuzhiyun u8 buf[2];
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[1], 0x001a, buf, 2);
100*4882a593Smuzhiyun if (ret)
101*4882a593Smuzhiyun goto error;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun c->symbol_rate = 2500 * ((buf[0] & 0x0f) << 8 | buf[1]);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun ret = regmap_read(priv->regmap[1], 0x0019, &utmp);
106*4882a593Smuzhiyun if (ret)
107*4882a593Smuzhiyun goto error;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun switch ((utmp >> 0) & 0x07) {
110*4882a593Smuzhiyun case 0:
111*4882a593Smuzhiyun c->modulation = QAM_16;
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case 1:
114*4882a593Smuzhiyun c->modulation = QAM_32;
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun case 2:
117*4882a593Smuzhiyun c->modulation = QAM_64;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun case 3:
120*4882a593Smuzhiyun c->modulation = QAM_128;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case 4:
123*4882a593Smuzhiyun c->modulation = QAM_256;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun switch ((utmp >> 7) & 0x01) {
128*4882a593Smuzhiyun case 0:
129*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case 1:
132*4882a593Smuzhiyun c->inversion = INVERSION_ON;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun error:
138*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
cxd2820r_read_status_c(struct dvb_frontend * fe,enum fe_status * status)142*4882a593Smuzhiyun int cxd2820r_read_status_c(struct dvb_frontend *fe, enum fe_status *status)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
145*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
146*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
147*4882a593Smuzhiyun int ret;
148*4882a593Smuzhiyun unsigned int utmp, utmp1, utmp2;
149*4882a593Smuzhiyun u8 buf[3];
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Lock detection */
152*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[1], 0x0088, &buf[0], 1);
153*4882a593Smuzhiyun if (ret)
154*4882a593Smuzhiyun goto error;
155*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[1], 0x0073, &buf[1], 1);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun goto error;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun utmp1 = (buf[0] >> 0) & 0x01;
160*4882a593Smuzhiyun utmp2 = (buf[1] >> 3) & 0x01;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (utmp1 == 1 && utmp2 == 1) {
163*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
164*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
165*4882a593Smuzhiyun } else if (utmp1 == 1 || utmp2 == 1) {
166*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
167*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC;
168*4882a593Smuzhiyun } else {
169*4882a593Smuzhiyun *status = 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun dev_dbg(&client->dev, "status=%02x raw=%*ph sync=%u ts=%u\n",
173*4882a593Smuzhiyun *status, 2, buf, utmp1, utmp2);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Signal strength */
176*4882a593Smuzhiyun if (*status & FE_HAS_SIGNAL) {
177*4882a593Smuzhiyun unsigned int strength;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[1], 0x0049, buf, 2);
180*4882a593Smuzhiyun if (ret)
181*4882a593Smuzhiyun goto error;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun utmp = buf[0] << 8 | buf[1] << 0;
184*4882a593Smuzhiyun utmp = 511 - sign_extend32(utmp, 9);
185*4882a593Smuzhiyun /* Scale value to 0x0000-0xffff */
186*4882a593Smuzhiyun strength = utmp << 6 | utmp >> 4;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun c->strength.len = 1;
189*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_RELATIVE;
190*4882a593Smuzhiyun c->strength.stat[0].uvalue = strength;
191*4882a593Smuzhiyun } else {
192*4882a593Smuzhiyun c->strength.len = 1;
193*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* CNR */
197*4882a593Smuzhiyun if (*status & FE_HAS_VITERBI) {
198*4882a593Smuzhiyun unsigned int cnr, const_a, const_b;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ret = regmap_read(priv->regmap[1], 0x0019, &utmp);
201*4882a593Smuzhiyun if (ret)
202*4882a593Smuzhiyun goto error;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (((utmp >> 0) & 0x03) % 2) {
205*4882a593Smuzhiyun const_a = 8750;
206*4882a593Smuzhiyun const_b = 650;
207*4882a593Smuzhiyun } else {
208*4882a593Smuzhiyun const_a = 9500;
209*4882a593Smuzhiyun const_b = 760;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ret = regmap_read(priv->regmap[1], 0x004d, &utmp);
213*4882a593Smuzhiyun if (ret)
214*4882a593Smuzhiyun goto error;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define CXD2820R_LOG2_E_24 24204406 /* log2(e) << 24 */
217*4882a593Smuzhiyun if (utmp)
218*4882a593Smuzhiyun cnr = div_u64((u64)(intlog2(const_b) - intlog2(utmp))
219*4882a593Smuzhiyun * const_a, CXD2820R_LOG2_E_24);
220*4882a593Smuzhiyun else
221*4882a593Smuzhiyun cnr = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun c->cnr.len = 1;
224*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
225*4882a593Smuzhiyun c->cnr.stat[0].svalue = cnr;
226*4882a593Smuzhiyun } else {
227*4882a593Smuzhiyun c->cnr.len = 1;
228*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* BER */
232*4882a593Smuzhiyun if (*status & FE_HAS_SYNC) {
233*4882a593Smuzhiyun unsigned int post_bit_error;
234*4882a593Smuzhiyun bool start_ber;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (priv->ber_running) {
237*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap[1], 0x0076, buf, 3);
238*4882a593Smuzhiyun if (ret)
239*4882a593Smuzhiyun goto error;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if ((buf[2] >> 7) & 0x01) {
242*4882a593Smuzhiyun post_bit_error = buf[2] << 16 | buf[1] << 8 |
243*4882a593Smuzhiyun buf[0] << 0;
244*4882a593Smuzhiyun post_bit_error &= 0x0fffff;
245*4882a593Smuzhiyun start_ber = true;
246*4882a593Smuzhiyun } else {
247*4882a593Smuzhiyun post_bit_error = 0;
248*4882a593Smuzhiyun start_ber = false;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun post_bit_error = 0;
252*4882a593Smuzhiyun start_ber = true;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (start_ber) {
256*4882a593Smuzhiyun ret = regmap_write(priv->regmap[1], 0x0079, 0x01);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun goto error;
259*4882a593Smuzhiyun priv->ber_running = true;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun priv->post_bit_error += post_bit_error;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun c->post_bit_error.len = 1;
265*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
266*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = priv->post_bit_error;
267*4882a593Smuzhiyun } else {
268*4882a593Smuzhiyun c->post_bit_error.len = 1;
269*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun error:
274*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
275*4882a593Smuzhiyun return ret;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
cxd2820r_init_c(struct dvb_frontend * fe)278*4882a593Smuzhiyun int cxd2820r_init_c(struct dvb_frontend *fe)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
281*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
282*4882a593Smuzhiyun int ret;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = regmap_write(priv->regmap[0], 0x0085, 0x07);
287*4882a593Smuzhiyun if (ret)
288*4882a593Smuzhiyun goto error;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return ret;
291*4882a593Smuzhiyun error:
292*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
cxd2820r_sleep_c(struct dvb_frontend * fe)296*4882a593Smuzhiyun int cxd2820r_sleep_c(struct dvb_frontend *fe)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct cxd2820r_priv *priv = fe->demodulator_priv;
299*4882a593Smuzhiyun struct i2c_client *client = priv->client[0];
300*4882a593Smuzhiyun int ret;
301*4882a593Smuzhiyun static const struct reg_val_mask tab[] = {
302*4882a593Smuzhiyun { 0x000ff, 0x1f, 0xff },
303*4882a593Smuzhiyun { 0x00085, 0x00, 0xff },
304*4882a593Smuzhiyun { 0x00088, 0x01, 0xff },
305*4882a593Smuzhiyun { 0x00081, 0x00, 0xff },
306*4882a593Smuzhiyun { 0x00080, 0x00, 0xff },
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun priv->delivery_system = SYS_UNDEFINED;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ret = cxd2820r_wr_reg_val_mask_tab(priv, tab, ARRAY_SIZE(tab));
314*4882a593Smuzhiyun if (ret)
315*4882a593Smuzhiyun goto error;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun error:
319*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
320*4882a593Smuzhiyun return ret;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
cxd2820r_get_tune_settings_c(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)323*4882a593Smuzhiyun int cxd2820r_get_tune_settings_c(struct dvb_frontend *fe,
324*4882a593Smuzhiyun struct dvb_frontend_tune_settings *s)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun s->min_delay_ms = 500;
327*4882a593Smuzhiyun s->step_size = 0; /* no zigzag */
328*4882a593Smuzhiyun s->max_drift = 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun }
332