xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/cx24116.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun     Conexant cx24116/cx24118 - DVBS/S2 Satellite demod/tuner driver
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun     Copyright (C) 2006-2008 Steven Toth <stoth@hauppauge.com>
6*4882a593Smuzhiyun     Copyright (C) 2006-2007 Georg Acher
7*4882a593Smuzhiyun     Copyright (C) 2007-2008 Darron Broad
8*4882a593Smuzhiyun 	March 2007
9*4882a593Smuzhiyun 	    Fixed some bugs.
10*4882a593Smuzhiyun 	    Added diseqc support.
11*4882a593Smuzhiyun 	    Added corrected signal strength support.
12*4882a593Smuzhiyun 	August 2007
13*4882a593Smuzhiyun 	    Sync with legacy version.
14*4882a593Smuzhiyun 	    Some clean ups.
15*4882a593Smuzhiyun     Copyright (C) 2008 Igor Liplianin
16*4882a593Smuzhiyun 	September, 9th 2008
17*4882a593Smuzhiyun 	    Fixed locking on high symbol rates (>30000).
18*4882a593Smuzhiyun 	    Implement MPEG initialization parameter.
19*4882a593Smuzhiyun 	January, 17th 2009
20*4882a593Smuzhiyun 	    Fill set_voltage with actually control voltage code.
21*4882a593Smuzhiyun 	    Correct set tone to not affect voltage.
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/moduleparam.h>
29*4882a593Smuzhiyun #include <linux/init.h>
30*4882a593Smuzhiyun #include <linux/firmware.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <media/dvb_frontend.h>
33*4882a593Smuzhiyun #include "cx24116.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static int debug;
36*4882a593Smuzhiyun module_param(debug, int, 0644);
37*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Activates frontend debugging (default:0)");
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define dprintk(args...) \
40*4882a593Smuzhiyun 	do { \
41*4882a593Smuzhiyun 		if (debug) \
42*4882a593Smuzhiyun 			printk(KERN_INFO "cx24116: " args); \
43*4882a593Smuzhiyun 	} while (0)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define CX24116_DEFAULT_FIRMWARE "dvb-fe-cx24116.fw"
46*4882a593Smuzhiyun #define CX24116_SEARCH_RANGE_KHZ 5000
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* known registers */
49*4882a593Smuzhiyun #define CX24116_REG_COMMAND (0x00)      /* command args 0x00..0x1e */
50*4882a593Smuzhiyun #define CX24116_REG_EXECUTE (0x1f)      /* execute command */
51*4882a593Smuzhiyun #define CX24116_REG_MAILBOX (0x96)      /* FW or multipurpose mailbox? */
52*4882a593Smuzhiyun #define CX24116_REG_RESET   (0x20)      /* reset status > 0     */
53*4882a593Smuzhiyun #define CX24116_REG_SIGNAL  (0x9e)      /* signal low           */
54*4882a593Smuzhiyun #define CX24116_REG_SSTATUS (0x9d)      /* signal high / status */
55*4882a593Smuzhiyun #define CX24116_REG_QUALITY8 (0xa3)
56*4882a593Smuzhiyun #define CX24116_REG_QSTATUS (0xbc)
57*4882a593Smuzhiyun #define CX24116_REG_QUALITY0 (0xd5)
58*4882a593Smuzhiyun #define CX24116_REG_BER0    (0xc9)
59*4882a593Smuzhiyun #define CX24116_REG_BER8    (0xc8)
60*4882a593Smuzhiyun #define CX24116_REG_BER16   (0xc7)
61*4882a593Smuzhiyun #define CX24116_REG_BER24   (0xc6)
62*4882a593Smuzhiyun #define CX24116_REG_UCB0    (0xcb)
63*4882a593Smuzhiyun #define CX24116_REG_UCB8    (0xca)
64*4882a593Smuzhiyun #define CX24116_REG_CLKDIV  (0xf3)
65*4882a593Smuzhiyun #define CX24116_REG_RATEDIV (0xf9)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* configured fec (not tuned) or actual FEC (tuned) 1=1/2 2=2/3 etc */
68*4882a593Smuzhiyun #define CX24116_REG_FECSTATUS (0x9c)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* FECSTATUS bits */
71*4882a593Smuzhiyun /* mask to determine configured fec (not tuned) or actual fec (tuned) */
72*4882a593Smuzhiyun #define CX24116_FEC_FECMASK   (0x1f)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Select DVB-S demodulator, else DVB-S2 */
75*4882a593Smuzhiyun #define CX24116_FEC_DVBS      (0x20)
76*4882a593Smuzhiyun #define CX24116_FEC_UNKNOWN   (0x40)    /* Unknown/unused */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Pilot mode requested when tuning else always reset when tuned */
79*4882a593Smuzhiyun #define CX24116_FEC_PILOT     (0x80)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* arg buffer size */
82*4882a593Smuzhiyun #define CX24116_ARGLEN (0x1e)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* rolloff */
85*4882a593Smuzhiyun #define CX24116_ROLLOFF_020 (0x00)
86*4882a593Smuzhiyun #define CX24116_ROLLOFF_025 (0x01)
87*4882a593Smuzhiyun #define CX24116_ROLLOFF_035 (0x02)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* pilot bit */
90*4882a593Smuzhiyun #define CX24116_PILOT_OFF (0x00)
91*4882a593Smuzhiyun #define CX24116_PILOT_ON (0x40)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* signal status */
94*4882a593Smuzhiyun #define CX24116_HAS_SIGNAL   (0x01)
95*4882a593Smuzhiyun #define CX24116_HAS_CARRIER  (0x02)
96*4882a593Smuzhiyun #define CX24116_HAS_VITERBI  (0x04)
97*4882a593Smuzhiyun #define CX24116_HAS_SYNCLOCK (0x08)
98*4882a593Smuzhiyun #define CX24116_HAS_UNKNOWN1 (0x10)
99*4882a593Smuzhiyun #define CX24116_HAS_UNKNOWN2 (0x20)
100*4882a593Smuzhiyun #define CX24116_STATUS_MASK  (0x0f)
101*4882a593Smuzhiyun #define CX24116_SIGNAL_MASK  (0xc0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define CX24116_DISEQC_TONEOFF   (0)    /* toneburst never sent */
104*4882a593Smuzhiyun #define CX24116_DISEQC_TONECACHE (1)    /* toneburst cached     */
105*4882a593Smuzhiyun #define CX24116_DISEQC_MESGCACHE (2)    /* message cached       */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* arg offset for DiSEqC */
108*4882a593Smuzhiyun #define CX24116_DISEQC_BURST  (1)
109*4882a593Smuzhiyun #define CX24116_DISEQC_ARG2_2 (2)   /* unknown value=2 */
110*4882a593Smuzhiyun #define CX24116_DISEQC_ARG3_0 (3)   /* unknown value=0 */
111*4882a593Smuzhiyun #define CX24116_DISEQC_ARG4_0 (4)   /* unknown value=0 */
112*4882a593Smuzhiyun #define CX24116_DISEQC_MSGLEN (5)
113*4882a593Smuzhiyun #define CX24116_DISEQC_MSGOFS (6)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* DiSEqC burst */
116*4882a593Smuzhiyun #define CX24116_DISEQC_MINI_A (0)
117*4882a593Smuzhiyun #define CX24116_DISEQC_MINI_B (1)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* DiSEqC tone burst */
120*4882a593Smuzhiyun static int toneburst = 1;
121*4882a593Smuzhiyun module_param(toneburst, int, 0644);
122*4882a593Smuzhiyun MODULE_PARM_DESC(toneburst, "DiSEqC toneburst 0=OFF, 1=TONE CACHE, "\
123*4882a593Smuzhiyun 	"2=MESSAGE CACHE (default:1)");
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* SNR measurements */
126*4882a593Smuzhiyun static int esno_snr;
127*4882a593Smuzhiyun module_param(esno_snr, int, 0644);
128*4882a593Smuzhiyun MODULE_PARM_DESC(esno_snr, "SNR return units, 0=PERCENTAGE 0-100, "\
129*4882a593Smuzhiyun 	"1=ESNO(db * 10) (default:0)");
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun enum cmds {
132*4882a593Smuzhiyun 	CMD_SET_VCO     = 0x10,
133*4882a593Smuzhiyun 	CMD_TUNEREQUEST = 0x11,
134*4882a593Smuzhiyun 	CMD_MPEGCONFIG  = 0x13,
135*4882a593Smuzhiyun 	CMD_TUNERINIT   = 0x14,
136*4882a593Smuzhiyun 	CMD_BANDWIDTH   = 0x15,
137*4882a593Smuzhiyun 	CMD_GETAGC      = 0x19,
138*4882a593Smuzhiyun 	CMD_LNBCONFIG   = 0x20,
139*4882a593Smuzhiyun 	CMD_LNBSEND     = 0x21, /* Formerly CMD_SEND_DISEQC */
140*4882a593Smuzhiyun 	CMD_LNBDCLEVEL  = 0x22,
141*4882a593Smuzhiyun 	CMD_SET_TONE    = 0x23,
142*4882a593Smuzhiyun 	CMD_UPDFWVERS   = 0x35,
143*4882a593Smuzhiyun 	CMD_TUNERSLEEP  = 0x36,
144*4882a593Smuzhiyun 	CMD_AGCCONTROL  = 0x3b, /* Unknown */
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* The Demod/Tuner can't easily provide these, we cache them */
148*4882a593Smuzhiyun struct cx24116_tuning {
149*4882a593Smuzhiyun 	u32 frequency;
150*4882a593Smuzhiyun 	u32 symbol_rate;
151*4882a593Smuzhiyun 	enum fe_spectral_inversion inversion;
152*4882a593Smuzhiyun 	enum fe_code_rate fec;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	enum fe_delivery_system delsys;
155*4882a593Smuzhiyun 	enum fe_modulation modulation;
156*4882a593Smuzhiyun 	enum fe_pilot pilot;
157*4882a593Smuzhiyun 	enum fe_rolloff rolloff;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Demod values */
160*4882a593Smuzhiyun 	u8 fec_val;
161*4882a593Smuzhiyun 	u8 fec_mask;
162*4882a593Smuzhiyun 	u8 inversion_val;
163*4882a593Smuzhiyun 	u8 pilot_val;
164*4882a593Smuzhiyun 	u8 rolloff_val;
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Basic commands that are sent to the firmware */
168*4882a593Smuzhiyun struct cx24116_cmd {
169*4882a593Smuzhiyun 	u8 len;
170*4882a593Smuzhiyun 	u8 args[CX24116_ARGLEN];
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct cx24116_state {
174*4882a593Smuzhiyun 	struct i2c_adapter *i2c;
175*4882a593Smuzhiyun 	const struct cx24116_config *config;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	struct dvb_frontend frontend;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	struct cx24116_tuning dcur;
180*4882a593Smuzhiyun 	struct cx24116_tuning dnxt;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	u8 skip_fw_load;
183*4882a593Smuzhiyun 	u8 burst;
184*4882a593Smuzhiyun 	struct cx24116_cmd dsec_cmd;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
cx24116_writereg(struct cx24116_state * state,int reg,int data)187*4882a593Smuzhiyun static int cx24116_writereg(struct cx24116_state *state, int reg, int data)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	u8 buf[] = { reg, data };
190*4882a593Smuzhiyun 	struct i2c_msg msg = { .addr = state->config->demod_address,
191*4882a593Smuzhiyun 		.flags = 0, .buf = buf, .len = 2 };
192*4882a593Smuzhiyun 	int err;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (debug > 1)
195*4882a593Smuzhiyun 		printk("cx24116: %s: write reg 0x%02x, value 0x%02x\n",
196*4882a593Smuzhiyun 			__func__, reg, data);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	err = i2c_transfer(state->i2c, &msg, 1);
199*4882a593Smuzhiyun 	if (err != 1) {
200*4882a593Smuzhiyun 		printk(KERN_ERR "%s: writereg error(err == %i, reg == 0x%02x, value == 0x%02x)\n",
201*4882a593Smuzhiyun 		       __func__, err, reg, data);
202*4882a593Smuzhiyun 		return -EREMOTEIO;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* Bulk byte writes to a single I2C address, for 32k firmware load */
cx24116_writeregN(struct cx24116_state * state,int reg,const u8 * data,u16 len)209*4882a593Smuzhiyun static int cx24116_writeregN(struct cx24116_state *state, int reg,
210*4882a593Smuzhiyun 			     const u8 *data, u16 len)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 	struct i2c_msg msg;
214*4882a593Smuzhiyun 	u8 *buf;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	buf = kmalloc(len + 1, GFP_KERNEL);
217*4882a593Smuzhiyun 	if (!buf)
218*4882a593Smuzhiyun 		return -ENOMEM;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	*(buf) = reg;
221*4882a593Smuzhiyun 	memcpy(buf + 1, data, len);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	msg.addr = state->config->demod_address;
224*4882a593Smuzhiyun 	msg.flags = 0;
225*4882a593Smuzhiyun 	msg.buf = buf;
226*4882a593Smuzhiyun 	msg.len = len + 1;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (debug > 1)
229*4882a593Smuzhiyun 		printk(KERN_INFO "cx24116: %s:  write regN 0x%02x, len = %d\n",
230*4882a593Smuzhiyun 			__func__, reg, len);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c, &msg, 1);
233*4882a593Smuzhiyun 	if (ret != 1) {
234*4882a593Smuzhiyun 		printk(KERN_ERR "%s: writereg error(err == %i, reg == 0x%02x\n",
235*4882a593Smuzhiyun 			 __func__, ret, reg);
236*4882a593Smuzhiyun 		ret = -EREMOTEIO;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	kfree(buf);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
cx24116_readreg(struct cx24116_state * state,u8 reg)244*4882a593Smuzhiyun static int cx24116_readreg(struct cx24116_state *state, u8 reg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	int ret;
247*4882a593Smuzhiyun 	u8 b0[] = { reg };
248*4882a593Smuzhiyun 	u8 b1[] = { 0 };
249*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
250*4882a593Smuzhiyun 		{ .addr = state->config->demod_address, .flags = 0,
251*4882a593Smuzhiyun 			.buf = b0, .len = 1 },
252*4882a593Smuzhiyun 		{ .addr = state->config->demod_address, .flags = I2C_M_RD,
253*4882a593Smuzhiyun 			.buf = b1, .len = 1 }
254*4882a593Smuzhiyun 	};
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c, msg, 2);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (ret != 2) {
259*4882a593Smuzhiyun 		printk(KERN_ERR "%s: reg=0x%x (error=%d)\n",
260*4882a593Smuzhiyun 			__func__, reg, ret);
261*4882a593Smuzhiyun 		return ret;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (debug > 1)
265*4882a593Smuzhiyun 		printk(KERN_INFO "cx24116: read reg 0x%02x, value 0x%02x\n",
266*4882a593Smuzhiyun 			reg, b1[0]);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return b1[0];
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
cx24116_set_inversion(struct cx24116_state * state,enum fe_spectral_inversion inversion)271*4882a593Smuzhiyun static int cx24116_set_inversion(struct cx24116_state *state,
272*4882a593Smuzhiyun 	enum fe_spectral_inversion inversion)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	dprintk("%s(%d)\n", __func__, inversion);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	switch (inversion) {
277*4882a593Smuzhiyun 	case INVERSION_OFF:
278*4882a593Smuzhiyun 		state->dnxt.inversion_val = 0x00;
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	case INVERSION_ON:
281*4882a593Smuzhiyun 		state->dnxt.inversion_val = 0x04;
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	case INVERSION_AUTO:
284*4882a593Smuzhiyun 		state->dnxt.inversion_val = 0x0C;
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	default:
287*4882a593Smuzhiyun 		return -EINVAL;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	state->dnxt.inversion = inversion;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * modfec (modulation and FEC)
297*4882a593Smuzhiyun  * ===========================
298*4882a593Smuzhiyun  *
299*4882a593Smuzhiyun  * MOD          FEC             mask/val    standard
300*4882a593Smuzhiyun  * ----         --------        ----------- --------
301*4882a593Smuzhiyun  * QPSK         FEC_1_2         0x02 0x02+X DVB-S
302*4882a593Smuzhiyun  * QPSK         FEC_2_3         0x04 0x02+X DVB-S
303*4882a593Smuzhiyun  * QPSK         FEC_3_4         0x08 0x02+X DVB-S
304*4882a593Smuzhiyun  * QPSK         FEC_4_5         0x10 0x02+X DVB-S (?)
305*4882a593Smuzhiyun  * QPSK         FEC_5_6         0x20 0x02+X DVB-S
306*4882a593Smuzhiyun  * QPSK         FEC_6_7         0x40 0x02+X DVB-S
307*4882a593Smuzhiyun  * QPSK         FEC_7_8         0x80 0x02+X DVB-S
308*4882a593Smuzhiyun  * QPSK         FEC_8_9         0x01 0x02+X DVB-S (?) (NOT SUPPORTED?)
309*4882a593Smuzhiyun  * QPSK         AUTO            0xff 0x02+X DVB-S
310*4882a593Smuzhiyun  *
311*4882a593Smuzhiyun  * For DVB-S high byte probably represents FEC
312*4882a593Smuzhiyun  * and low byte selects the modulator. The high
313*4882a593Smuzhiyun  * byte is search range mask. Bit 5 may turn
314*4882a593Smuzhiyun  * on DVB-S and remaining bits represent some
315*4882a593Smuzhiyun  * kind of calibration (how/what i do not know).
316*4882a593Smuzhiyun  *
317*4882a593Smuzhiyun  * Eg.(2/3) szap "Zone Horror"
318*4882a593Smuzhiyun  *
319*4882a593Smuzhiyun  * mask/val = 0x04, 0x20
320*4882a593Smuzhiyun  * status 1f | signal c3c0 | snr a333 | ber 00000098 | unc 0 | FE_HAS_LOCK
321*4882a593Smuzhiyun  *
322*4882a593Smuzhiyun  * mask/val = 0x04, 0x30
323*4882a593Smuzhiyun  * status 1f | signal c3c0 | snr a333 | ber 00000000 | unc 0 | FE_HAS_LOCK
324*4882a593Smuzhiyun  *
325*4882a593Smuzhiyun  * After tuning FECSTATUS contains actual FEC
326*4882a593Smuzhiyun  * in use numbered 1 through to 8 for 1/2 .. 2/3 etc
327*4882a593Smuzhiyun  *
328*4882a593Smuzhiyun  * NBC=NOT/NON BACKWARD COMPATIBLE WITH DVB-S (DVB-S2 only)
329*4882a593Smuzhiyun  *
330*4882a593Smuzhiyun  * NBC-QPSK     FEC_1_2         0x00, 0x04      DVB-S2
331*4882a593Smuzhiyun  * NBC-QPSK     FEC_3_5         0x00, 0x05      DVB-S2
332*4882a593Smuzhiyun  * NBC-QPSK     FEC_2_3         0x00, 0x06      DVB-S2
333*4882a593Smuzhiyun  * NBC-QPSK     FEC_3_4         0x00, 0x07      DVB-S2
334*4882a593Smuzhiyun  * NBC-QPSK     FEC_4_5         0x00, 0x08      DVB-S2
335*4882a593Smuzhiyun  * NBC-QPSK     FEC_5_6         0x00, 0x09      DVB-S2
336*4882a593Smuzhiyun  * NBC-QPSK     FEC_8_9         0x00, 0x0a      DVB-S2
337*4882a593Smuzhiyun  * NBC-QPSK     FEC_9_10        0x00, 0x0b      DVB-S2
338*4882a593Smuzhiyun  *
339*4882a593Smuzhiyun  * NBC-8PSK     FEC_3_5         0x00, 0x0c      DVB-S2
340*4882a593Smuzhiyun  * NBC-8PSK     FEC_2_3         0x00, 0x0d      DVB-S2
341*4882a593Smuzhiyun  * NBC-8PSK     FEC_3_4         0x00, 0x0e      DVB-S2
342*4882a593Smuzhiyun  * NBC-8PSK     FEC_5_6         0x00, 0x0f      DVB-S2
343*4882a593Smuzhiyun  * NBC-8PSK     FEC_8_9         0x00, 0x10      DVB-S2
344*4882a593Smuzhiyun  * NBC-8PSK     FEC_9_10        0x00, 0x11      DVB-S2
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  * For DVB-S2 low bytes selects both modulator
347*4882a593Smuzhiyun  * and FEC. High byte is meaningless here. To
348*4882a593Smuzhiyun  * set pilot, bit 6 (0x40) is set. When inspecting
349*4882a593Smuzhiyun  * FECSTATUS bit 7 (0x80) represents the pilot
350*4882a593Smuzhiyun  * selection whilst not tuned. When tuned, actual FEC
351*4882a593Smuzhiyun  * in use is found in FECSTATUS as per above. Pilot
352*4882a593Smuzhiyun  * value is reset.
353*4882a593Smuzhiyun  */
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* A table of modulation, fec and configuration bytes for the demod.
356*4882a593Smuzhiyun  * Not all S2 mmodulation schemes are support and not all rates with
357*4882a593Smuzhiyun  * a scheme are support. Especially, no auto detect when in S2 mode.
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun static struct cx24116_modfec {
360*4882a593Smuzhiyun 	enum fe_delivery_system delivery_system;
361*4882a593Smuzhiyun 	enum fe_modulation modulation;
362*4882a593Smuzhiyun 	enum fe_code_rate fec;
363*4882a593Smuzhiyun 	u8 mask;	/* In DVBS mode this is used to autodetect */
364*4882a593Smuzhiyun 	u8 val;		/* Passed to the firmware to indicate mode selection */
365*4882a593Smuzhiyun } CX24116_MODFEC_MODES[] = {
366*4882a593Smuzhiyun  /* QPSK. For unknown rates we set hardware to auto detect 0xfe 0x30 */
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun  /*mod   fec       mask  val */
369*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_NONE, 0xfe, 0x30 },
370*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_1_2,  0x02, 0x2e }, /* 00000010 00101110 */
371*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_2_3,  0x04, 0x2f }, /* 00000100 00101111 */
372*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_3_4,  0x08, 0x30 }, /* 00001000 00110000 */
373*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_4_5,  0xfe, 0x30 }, /* 000?0000 ?        */
374*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_5_6,  0x20, 0x31 }, /* 00100000 00110001 */
375*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_6_7,  0xfe, 0x30 }, /* 0?000000 ?        */
376*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_7_8,  0x80, 0x32 }, /* 10000000 00110010 */
377*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_8_9,  0xfe, 0x30 }, /* 0000000? ?        */
378*4882a593Smuzhiyun  { SYS_DVBS, QPSK, FEC_AUTO, 0xfe, 0x30 },
379*4882a593Smuzhiyun  /* NBC-QPSK */
380*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_1_2,  0x00, 0x04 },
381*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_3_5,  0x00, 0x05 },
382*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_2_3,  0x00, 0x06 },
383*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_3_4,  0x00, 0x07 },
384*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_4_5,  0x00, 0x08 },
385*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_5_6,  0x00, 0x09 },
386*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_8_9,  0x00, 0x0a },
387*4882a593Smuzhiyun  { SYS_DVBS2, QPSK, FEC_9_10, 0x00, 0x0b },
388*4882a593Smuzhiyun  /* 8PSK */
389*4882a593Smuzhiyun  { SYS_DVBS2, PSK_8, FEC_3_5,  0x00, 0x0c },
390*4882a593Smuzhiyun  { SYS_DVBS2, PSK_8, FEC_2_3,  0x00, 0x0d },
391*4882a593Smuzhiyun  { SYS_DVBS2, PSK_8, FEC_3_4,  0x00, 0x0e },
392*4882a593Smuzhiyun  { SYS_DVBS2, PSK_8, FEC_5_6,  0x00, 0x0f },
393*4882a593Smuzhiyun  { SYS_DVBS2, PSK_8, FEC_8_9,  0x00, 0x10 },
394*4882a593Smuzhiyun  { SYS_DVBS2, PSK_8, FEC_9_10, 0x00, 0x11 },
395*4882a593Smuzhiyun  /*
396*4882a593Smuzhiyun   * `val' can be found in the FECSTATUS register when tuning.
397*4882a593Smuzhiyun   * FECSTATUS will give the actual FEC in use if tuning was successful.
398*4882a593Smuzhiyun   */
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
cx24116_lookup_fecmod(struct cx24116_state * state,enum fe_delivery_system d,enum fe_modulation m,enum fe_code_rate f)401*4882a593Smuzhiyun static int cx24116_lookup_fecmod(struct cx24116_state *state,
402*4882a593Smuzhiyun 	enum fe_delivery_system d, enum fe_modulation m, enum fe_code_rate f)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	int i, ret = -EOPNOTSUPP;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	dprintk("%s(0x%02x,0x%02x)\n", __func__, m, f);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(CX24116_MODFEC_MODES); i++) {
409*4882a593Smuzhiyun 		if ((d == CX24116_MODFEC_MODES[i].delivery_system) &&
410*4882a593Smuzhiyun 			(m == CX24116_MODFEC_MODES[i].modulation) &&
411*4882a593Smuzhiyun 			(f == CX24116_MODFEC_MODES[i].fec)) {
412*4882a593Smuzhiyun 				ret = i;
413*4882a593Smuzhiyun 				break;
414*4882a593Smuzhiyun 			}
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return ret;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
cx24116_set_fec(struct cx24116_state * state,enum fe_delivery_system delsys,enum fe_modulation mod,enum fe_code_rate fec)420*4882a593Smuzhiyun static int cx24116_set_fec(struct cx24116_state *state,
421*4882a593Smuzhiyun 			   enum fe_delivery_system delsys,
422*4882a593Smuzhiyun 			   enum fe_modulation mod,
423*4882a593Smuzhiyun 			   enum fe_code_rate fec)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	int ret = 0;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	dprintk("%s(0x%02x,0x%02x)\n", __func__, mod, fec);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	ret = cx24116_lookup_fecmod(state, delsys, mod, fec);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (ret < 0)
432*4882a593Smuzhiyun 		return ret;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	state->dnxt.fec = fec;
435*4882a593Smuzhiyun 	state->dnxt.fec_val = CX24116_MODFEC_MODES[ret].val;
436*4882a593Smuzhiyun 	state->dnxt.fec_mask = CX24116_MODFEC_MODES[ret].mask;
437*4882a593Smuzhiyun 	dprintk("%s() mask/val = 0x%02x/0x%02x\n", __func__,
438*4882a593Smuzhiyun 		state->dnxt.fec_mask, state->dnxt.fec_val);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
cx24116_set_symbolrate(struct cx24116_state * state,u32 rate)443*4882a593Smuzhiyun static int cx24116_set_symbolrate(struct cx24116_state *state, u32 rate)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	dprintk("%s(%d)\n", __func__, rate);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/*  check if symbol rate is within limits */
448*4882a593Smuzhiyun 	if ((rate > state->frontend.ops.info.symbol_rate_max) ||
449*4882a593Smuzhiyun 	    (rate < state->frontend.ops.info.symbol_rate_min)) {
450*4882a593Smuzhiyun 		dprintk("%s() unsupported symbol_rate = %d\n", __func__, rate);
451*4882a593Smuzhiyun 		return -EOPNOTSUPP;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	state->dnxt.symbol_rate = rate;
455*4882a593Smuzhiyun 	dprintk("%s() symbol_rate = %d\n", __func__, rate);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static int cx24116_load_firmware(struct dvb_frontend *fe,
461*4882a593Smuzhiyun 	const struct firmware *fw);
462*4882a593Smuzhiyun 
cx24116_firmware_ondemand(struct dvb_frontend * fe)463*4882a593Smuzhiyun static int cx24116_firmware_ondemand(struct dvb_frontend *fe)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
466*4882a593Smuzhiyun 	const struct firmware *fw;
467*4882a593Smuzhiyun 	int ret = 0;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (cx24116_readreg(state, 0x20) > 0) {
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		if (state->skip_fw_load)
474*4882a593Smuzhiyun 			return 0;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		/* Load firmware */
477*4882a593Smuzhiyun 		/* request the firmware, this will block until loaded */
478*4882a593Smuzhiyun 		printk(KERN_INFO "%s: Waiting for firmware upload (%s)...\n",
479*4882a593Smuzhiyun 			__func__, CX24116_DEFAULT_FIRMWARE);
480*4882a593Smuzhiyun 		ret = request_firmware(&fw, CX24116_DEFAULT_FIRMWARE,
481*4882a593Smuzhiyun 			state->i2c->dev.parent);
482*4882a593Smuzhiyun 		printk(KERN_INFO "%s: Waiting for firmware upload(2)...\n",
483*4882a593Smuzhiyun 			__func__);
484*4882a593Smuzhiyun 		if (ret) {
485*4882a593Smuzhiyun 			printk(KERN_ERR "%s: No firmware uploaded (timeout or file not found?)\n",
486*4882a593Smuzhiyun 			       __func__);
487*4882a593Smuzhiyun 			return ret;
488*4882a593Smuzhiyun 		}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		/* Make sure we don't recurse back through here
491*4882a593Smuzhiyun 		 * during loading */
492*4882a593Smuzhiyun 		state->skip_fw_load = 1;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		ret = cx24116_load_firmware(fe, fw);
495*4882a593Smuzhiyun 		if (ret)
496*4882a593Smuzhiyun 			printk(KERN_ERR "%s: Writing firmware to device failed\n",
497*4882a593Smuzhiyun 				__func__);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		release_firmware(fw);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		printk(KERN_INFO "%s: Firmware upload %s\n", __func__,
502*4882a593Smuzhiyun 			ret == 0 ? "complete" : "failed");
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		/* Ensure firmware is always loaded if required */
505*4882a593Smuzhiyun 		state->skip_fw_load = 0;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return ret;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* Take a basic firmware command structure, format it
512*4882a593Smuzhiyun  * and forward it for processing
513*4882a593Smuzhiyun  */
cx24116_cmd_execute(struct dvb_frontend * fe,struct cx24116_cmd * cmd)514*4882a593Smuzhiyun static int cx24116_cmd_execute(struct dvb_frontend *fe, struct cx24116_cmd *cmd)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
517*4882a593Smuzhiyun 	int i, ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Load the firmware if required */
522*4882a593Smuzhiyun 	ret = cx24116_firmware_ondemand(fe);
523*4882a593Smuzhiyun 	if (ret != 0) {
524*4882a593Smuzhiyun 		printk(KERN_ERR "%s(): Unable initialise the firmware\n",
525*4882a593Smuzhiyun 			__func__);
526*4882a593Smuzhiyun 		return ret;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* Write the command */
530*4882a593Smuzhiyun 	for (i = 0; i < cmd->len ; i++) {
531*4882a593Smuzhiyun 		dprintk("%s: 0x%02x == 0x%02x\n", __func__, i, cmd->args[i]);
532*4882a593Smuzhiyun 		cx24116_writereg(state, i, cmd->args[i]);
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* Start execution and wait for cmd to terminate */
536*4882a593Smuzhiyun 	cx24116_writereg(state, CX24116_REG_EXECUTE, 0x01);
537*4882a593Smuzhiyun 	while (cx24116_readreg(state, CX24116_REG_EXECUTE)) {
538*4882a593Smuzhiyun 		msleep(10);
539*4882a593Smuzhiyun 		if (i++ > 64) {
540*4882a593Smuzhiyun 			/* Avoid looping forever if the firmware does
541*4882a593Smuzhiyun 				not respond */
542*4882a593Smuzhiyun 			printk(KERN_WARNING "%s() Firmware not responding\n",
543*4882a593Smuzhiyun 				__func__);
544*4882a593Smuzhiyun 			return -EREMOTEIO;
545*4882a593Smuzhiyun 		}
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
cx24116_load_firmware(struct dvb_frontend * fe,const struct firmware * fw)550*4882a593Smuzhiyun static int cx24116_load_firmware(struct dvb_frontend *fe,
551*4882a593Smuzhiyun 	const struct firmware *fw)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
554*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
555*4882a593Smuzhiyun 	int i, ret, len, max, remaining;
556*4882a593Smuzhiyun 	unsigned char vers[4];
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	dprintk("%s\n", __func__);
559*4882a593Smuzhiyun 	dprintk("Firmware is %zu bytes (%02x %02x .. %02x %02x)\n",
560*4882a593Smuzhiyun 			fw->size,
561*4882a593Smuzhiyun 			fw->data[0],
562*4882a593Smuzhiyun 			fw->data[1],
563*4882a593Smuzhiyun 			fw->data[fw->size-2],
564*4882a593Smuzhiyun 			fw->data[fw->size-1]);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* Toggle 88x SRST pin to reset demod */
567*4882a593Smuzhiyun 	if (state->config->reset_device)
568*4882a593Smuzhiyun 		state->config->reset_device(fe);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* Begin the firmware load process */
571*4882a593Smuzhiyun 	/* Prepare the demod, load the firmware, cleanup after load */
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* Init PLL */
574*4882a593Smuzhiyun 	cx24116_writereg(state, 0xE5, 0x00);
575*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF1, 0x08);
576*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF2, 0x13);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	/* Start PLL */
579*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe0, 0x03);
580*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe0, 0x00);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Unknown */
583*4882a593Smuzhiyun 	cx24116_writereg(state, CX24116_REG_CLKDIV, 0x46);
584*4882a593Smuzhiyun 	cx24116_writereg(state, CX24116_REG_RATEDIV, 0x00);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* Unknown */
587*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF0, 0x03);
588*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF4, 0x81);
589*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF5, 0x00);
590*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF6, 0x00);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* Split firmware to the max I2C write len and write.
593*4882a593Smuzhiyun 	 * Writes whole firmware as one write when i2c_wr_max is set to 0. */
594*4882a593Smuzhiyun 	if (state->config->i2c_wr_max)
595*4882a593Smuzhiyun 		max = state->config->i2c_wr_max;
596*4882a593Smuzhiyun 	else
597*4882a593Smuzhiyun 		max = INT_MAX; /* enough for 32k firmware */
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	for (remaining = fw->size; remaining > 0; remaining -= max - 1) {
600*4882a593Smuzhiyun 		len = remaining;
601*4882a593Smuzhiyun 		if (len > max - 1)
602*4882a593Smuzhiyun 			len = max - 1;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		cx24116_writeregN(state, 0xF7, &fw->data[fw->size - remaining],
605*4882a593Smuzhiyun 			len);
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF4, 0x10);
609*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF0, 0x00);
610*4882a593Smuzhiyun 	cx24116_writereg(state, 0xF8, 0x06);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Firmware CMD 10: VCO config */
613*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_SET_VCO;
614*4882a593Smuzhiyun 	cmd.args[0x01] = 0x05;
615*4882a593Smuzhiyun 	cmd.args[0x02] = 0xdc;
616*4882a593Smuzhiyun 	cmd.args[0x03] = 0xda;
617*4882a593Smuzhiyun 	cmd.args[0x04] = 0xae;
618*4882a593Smuzhiyun 	cmd.args[0x05] = 0xaa;
619*4882a593Smuzhiyun 	cmd.args[0x06] = 0x04;
620*4882a593Smuzhiyun 	cmd.args[0x07] = 0x9d;
621*4882a593Smuzhiyun 	cmd.args[0x08] = 0xfc;
622*4882a593Smuzhiyun 	cmd.args[0x09] = 0x06;
623*4882a593Smuzhiyun 	cmd.len = 0x0a;
624*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
625*4882a593Smuzhiyun 	if (ret != 0)
626*4882a593Smuzhiyun 		return ret;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	cx24116_writereg(state, CX24116_REG_SSTATUS, 0x00);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* Firmware CMD 14: Tuner config */
631*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_TUNERINIT;
632*4882a593Smuzhiyun 	cmd.args[0x01] = 0x00;
633*4882a593Smuzhiyun 	cmd.args[0x02] = 0x00;
634*4882a593Smuzhiyun 	cmd.len = 0x03;
635*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
636*4882a593Smuzhiyun 	if (ret != 0)
637*4882a593Smuzhiyun 		return ret;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe5, 0x00);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Firmware CMD 13: MPEG config */
642*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_MPEGCONFIG;
643*4882a593Smuzhiyun 	cmd.args[0x01] = 0x01;
644*4882a593Smuzhiyun 	cmd.args[0x02] = 0x75;
645*4882a593Smuzhiyun 	cmd.args[0x03] = 0x00;
646*4882a593Smuzhiyun 	if (state->config->mpg_clk_pos_pol)
647*4882a593Smuzhiyun 		cmd.args[0x04] = state->config->mpg_clk_pos_pol;
648*4882a593Smuzhiyun 	else
649*4882a593Smuzhiyun 		cmd.args[0x04] = 0x02;
650*4882a593Smuzhiyun 	cmd.args[0x05] = 0x00;
651*4882a593Smuzhiyun 	cmd.len = 0x06;
652*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
653*4882a593Smuzhiyun 	if (ret != 0)
654*4882a593Smuzhiyun 		return ret;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* Firmware CMD 35: Get firmware version */
657*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_UPDFWVERS;
658*4882a593Smuzhiyun 	cmd.len = 0x02;
659*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
660*4882a593Smuzhiyun 		cmd.args[0x01] = i;
661*4882a593Smuzhiyun 		ret = cx24116_cmd_execute(fe, &cmd);
662*4882a593Smuzhiyun 		if (ret != 0)
663*4882a593Smuzhiyun 			return ret;
664*4882a593Smuzhiyun 		vers[i] = cx24116_readreg(state, CX24116_REG_MAILBOX);
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 	printk(KERN_INFO "%s: FW version %i.%i.%i.%i\n", __func__,
667*4882a593Smuzhiyun 		vers[0], vers[1], vers[2], vers[3]);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
cx24116_read_status(struct dvb_frontend * fe,enum fe_status * status)672*4882a593Smuzhiyun static int cx24116_read_status(struct dvb_frontend *fe, enum fe_status *status)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	int lock = cx24116_readreg(state, CX24116_REG_SSTATUS) &
677*4882a593Smuzhiyun 		CX24116_STATUS_MASK;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	dprintk("%s: status = 0x%02x\n", __func__, lock);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	*status = 0;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (lock & CX24116_HAS_SIGNAL)
684*4882a593Smuzhiyun 		*status |= FE_HAS_SIGNAL;
685*4882a593Smuzhiyun 	if (lock & CX24116_HAS_CARRIER)
686*4882a593Smuzhiyun 		*status |= FE_HAS_CARRIER;
687*4882a593Smuzhiyun 	if (lock & CX24116_HAS_VITERBI)
688*4882a593Smuzhiyun 		*status |= FE_HAS_VITERBI;
689*4882a593Smuzhiyun 	if (lock & CX24116_HAS_SYNCLOCK)
690*4882a593Smuzhiyun 		*status |= FE_HAS_SYNC | FE_HAS_LOCK;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
cx24116_read_ber(struct dvb_frontend * fe,u32 * ber)695*4882a593Smuzhiyun static int cx24116_read_ber(struct dvb_frontend *fe, u32 *ber)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	*ber =  (cx24116_readreg(state, CX24116_REG_BER24) << 24) |
702*4882a593Smuzhiyun 		(cx24116_readreg(state, CX24116_REG_BER16) << 16) |
703*4882a593Smuzhiyun 		(cx24116_readreg(state, CX24116_REG_BER8)  << 8)  |
704*4882a593Smuzhiyun 		 cx24116_readreg(state, CX24116_REG_BER0);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun /* TODO Determine function and scale appropriately */
cx24116_read_signal_strength(struct dvb_frontend * fe,u16 * signal_strength)710*4882a593Smuzhiyun static int cx24116_read_signal_strength(struct dvb_frontend *fe,
711*4882a593Smuzhiyun 	u16 *signal_strength)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
714*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
715*4882a593Smuzhiyun 	int ret;
716*4882a593Smuzhiyun 	u16 sig_reading;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* Firmware CMD 19: Get AGC */
721*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_GETAGC;
722*4882a593Smuzhiyun 	cmd.len = 0x01;
723*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
724*4882a593Smuzhiyun 	if (ret != 0)
725*4882a593Smuzhiyun 		return ret;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	sig_reading =
728*4882a593Smuzhiyun 		(cx24116_readreg(state,
729*4882a593Smuzhiyun 			CX24116_REG_SSTATUS) & CX24116_SIGNAL_MASK) |
730*4882a593Smuzhiyun 		(cx24116_readreg(state, CX24116_REG_SIGNAL) << 6);
731*4882a593Smuzhiyun 	*signal_strength = 0 - sig_reading;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	dprintk("%s: raw / cooked = 0x%04x / 0x%04x\n",
734*4882a593Smuzhiyun 		__func__, sig_reading, *signal_strength);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /* SNR (0..100)% = (sig & 0xf0) * 10 + (sig & 0x0f) * 10 / 16 */
cx24116_read_snr_pct(struct dvb_frontend * fe,u16 * snr)740*4882a593Smuzhiyun static int cx24116_read_snr_pct(struct dvb_frontend *fe, u16 *snr)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
743*4882a593Smuzhiyun 	u8 snr_reading;
744*4882a593Smuzhiyun 	static const u32 snr_tab[] = { /* 10 x Table (rounded up) */
745*4882a593Smuzhiyun 		0x00000, 0x0199A, 0x03333, 0x04ccD, 0x06667,
746*4882a593Smuzhiyun 		0x08000, 0x0999A, 0x0b333, 0x0cccD, 0x0e667,
747*4882a593Smuzhiyun 		0x10000, 0x1199A, 0x13333, 0x14ccD, 0x16667,
748*4882a593Smuzhiyun 		0x18000 };
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	snr_reading = cx24116_readreg(state, CX24116_REG_QUALITY0);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	if (snr_reading >= 0xa0 /* 100% */)
755*4882a593Smuzhiyun 		*snr = 0xffff;
756*4882a593Smuzhiyun 	else
757*4882a593Smuzhiyun 		*snr = snr_tab[(snr_reading & 0xf0) >> 4] +
758*4882a593Smuzhiyun 			(snr_tab[(snr_reading & 0x0f)] >> 4);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
761*4882a593Smuzhiyun 		snr_reading, *snr);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /* The reelbox patches show the value in the registers represents
767*4882a593Smuzhiyun  * ESNO, from 0->30db (values 0->300). We provide this value by
768*4882a593Smuzhiyun  * default.
769*4882a593Smuzhiyun  */
cx24116_read_snr_esno(struct dvb_frontend * fe,u16 * snr)770*4882a593Smuzhiyun static int cx24116_read_snr_esno(struct dvb_frontend *fe, u16 *snr)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	*snr = cx24116_readreg(state, CX24116_REG_QUALITY8) << 8 |
777*4882a593Smuzhiyun 		cx24116_readreg(state, CX24116_REG_QUALITY0);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	dprintk("%s: raw 0x%04x\n", __func__, *snr);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
cx24116_read_snr(struct dvb_frontend * fe,u16 * snr)784*4882a593Smuzhiyun static int cx24116_read_snr(struct dvb_frontend *fe, u16 *snr)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	if (esno_snr == 1)
787*4882a593Smuzhiyun 		return cx24116_read_snr_esno(fe, snr);
788*4882a593Smuzhiyun 	else
789*4882a593Smuzhiyun 		return cx24116_read_snr_pct(fe, snr);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
cx24116_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)792*4882a593Smuzhiyun static int cx24116_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	*ucblocks = (cx24116_readreg(state, CX24116_REG_UCB8) << 8) |
799*4882a593Smuzhiyun 		cx24116_readreg(state, CX24116_REG_UCB0);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /* Overwrite the current tuning params, we are about to tune */
cx24116_clone_params(struct dvb_frontend * fe)805*4882a593Smuzhiyun static void cx24116_clone_params(struct dvb_frontend *fe)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
808*4882a593Smuzhiyun 	state->dcur = state->dnxt;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun /* Wait for LNB */
cx24116_wait_for_lnb(struct dvb_frontend * fe)812*4882a593Smuzhiyun static int cx24116_wait_for_lnb(struct dvb_frontend *fe)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
815*4882a593Smuzhiyun 	int i;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	dprintk("%s() qstatus = 0x%02x\n", __func__,
818*4882a593Smuzhiyun 		cx24116_readreg(state, CX24116_REG_QSTATUS));
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* Wait for up to 300 ms */
821*4882a593Smuzhiyun 	for (i = 0; i < 30 ; i++) {
822*4882a593Smuzhiyun 		if (cx24116_readreg(state, CX24116_REG_QSTATUS) & 0x20)
823*4882a593Smuzhiyun 			return 0;
824*4882a593Smuzhiyun 		msleep(10);
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	dprintk("%s(): LNB not ready\n", __func__);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	return -ETIMEDOUT; /* -EBUSY ? */
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
cx24116_set_voltage(struct dvb_frontend * fe,enum fe_sec_voltage voltage)832*4882a593Smuzhiyun static int cx24116_set_voltage(struct dvb_frontend *fe,
833*4882a593Smuzhiyun 	enum fe_sec_voltage voltage)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
836*4882a593Smuzhiyun 	int ret;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	dprintk("%s: %s\n", __func__,
839*4882a593Smuzhiyun 		voltage == SEC_VOLTAGE_13 ? "SEC_VOLTAGE_13" :
840*4882a593Smuzhiyun 		voltage == SEC_VOLTAGE_18 ? "SEC_VOLTAGE_18" : "??");
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* Wait for LNB ready */
843*4882a593Smuzhiyun 	ret = cx24116_wait_for_lnb(fe);
844*4882a593Smuzhiyun 	if (ret != 0)
845*4882a593Smuzhiyun 		return ret;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* Wait for voltage/min repeat delay */
848*4882a593Smuzhiyun 	msleep(100);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_LNBDCLEVEL;
851*4882a593Smuzhiyun 	cmd.args[0x01] = (voltage == SEC_VOLTAGE_18 ? 0x01 : 0x00);
852*4882a593Smuzhiyun 	cmd.len = 0x02;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	/* Min delay time before DiSEqC send */
855*4882a593Smuzhiyun 	msleep(15);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return cx24116_cmd_execute(fe, &cmd);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
cx24116_set_tone(struct dvb_frontend * fe,enum fe_sec_tone_mode tone)860*4882a593Smuzhiyun static int cx24116_set_tone(struct dvb_frontend *fe,
861*4882a593Smuzhiyun 	enum fe_sec_tone_mode tone)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
864*4882a593Smuzhiyun 	int ret;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	dprintk("%s(%d)\n", __func__, tone);
867*4882a593Smuzhiyun 	if ((tone != SEC_TONE_ON) && (tone != SEC_TONE_OFF)) {
868*4882a593Smuzhiyun 		printk(KERN_ERR "%s: Invalid, tone=%d\n", __func__, tone);
869*4882a593Smuzhiyun 		return -EINVAL;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* Wait for LNB ready */
873*4882a593Smuzhiyun 	ret = cx24116_wait_for_lnb(fe);
874*4882a593Smuzhiyun 	if (ret != 0)
875*4882a593Smuzhiyun 		return ret;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* Min delay time after DiSEqC send */
878*4882a593Smuzhiyun 	msleep(15); /* XXX determine is FW does this, see send_diseqc/burst */
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* Now we set the tone */
881*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_SET_TONE;
882*4882a593Smuzhiyun 	cmd.args[0x01] = 0x00;
883*4882a593Smuzhiyun 	cmd.args[0x02] = 0x00;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	switch (tone) {
886*4882a593Smuzhiyun 	case SEC_TONE_ON:
887*4882a593Smuzhiyun 		dprintk("%s: setting tone on\n", __func__);
888*4882a593Smuzhiyun 		cmd.args[0x03] = 0x01;
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	case SEC_TONE_OFF:
891*4882a593Smuzhiyun 		dprintk("%s: setting tone off\n", __func__);
892*4882a593Smuzhiyun 		cmd.args[0x03] = 0x00;
893*4882a593Smuzhiyun 		break;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 	cmd.len = 0x04;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/* Min delay time before DiSEqC send */
898*4882a593Smuzhiyun 	msleep(15); /* XXX determine is FW does this, see send_diseqc/burst */
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	return cx24116_cmd_execute(fe, &cmd);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun /* Initialise DiSEqC */
cx24116_diseqc_init(struct dvb_frontend * fe)904*4882a593Smuzhiyun static int cx24116_diseqc_init(struct dvb_frontend *fe)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
907*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
908*4882a593Smuzhiyun 	int ret;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Firmware CMD 20: LNB/DiSEqC config */
911*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_LNBCONFIG;
912*4882a593Smuzhiyun 	cmd.args[0x01] = 0x00;
913*4882a593Smuzhiyun 	cmd.args[0x02] = 0x10;
914*4882a593Smuzhiyun 	cmd.args[0x03] = 0x00;
915*4882a593Smuzhiyun 	cmd.args[0x04] = 0x8f;
916*4882a593Smuzhiyun 	cmd.args[0x05] = 0x28;
917*4882a593Smuzhiyun 	cmd.args[0x06] = (toneburst == CX24116_DISEQC_TONEOFF) ? 0x00 : 0x01;
918*4882a593Smuzhiyun 	cmd.args[0x07] = 0x01;
919*4882a593Smuzhiyun 	cmd.len = 0x08;
920*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
921*4882a593Smuzhiyun 	if (ret != 0)
922*4882a593Smuzhiyun 		return ret;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* Prepare a DiSEqC command */
925*4882a593Smuzhiyun 	state->dsec_cmd.args[0x00] = CMD_LNBSEND;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* DiSEqC burst */
928*4882a593Smuzhiyun 	state->dsec_cmd.args[CX24116_DISEQC_BURST]  = CX24116_DISEQC_MINI_A;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* Unknown */
931*4882a593Smuzhiyun 	state->dsec_cmd.args[CX24116_DISEQC_ARG2_2] = 0x02;
932*4882a593Smuzhiyun 	state->dsec_cmd.args[CX24116_DISEQC_ARG3_0] = 0x00;
933*4882a593Smuzhiyun 	/* Continuation flag? */
934*4882a593Smuzhiyun 	state->dsec_cmd.args[CX24116_DISEQC_ARG4_0] = 0x00;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* DiSEqC message length */
937*4882a593Smuzhiyun 	state->dsec_cmd.args[CX24116_DISEQC_MSGLEN] = 0x00;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* Command length */
940*4882a593Smuzhiyun 	state->dsec_cmd.len = CX24116_DISEQC_MSGOFS;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun /* Send DiSEqC message with derived burst (hack) || previous burst */
cx24116_send_diseqc_msg(struct dvb_frontend * fe,struct dvb_diseqc_master_cmd * d)946*4882a593Smuzhiyun static int cx24116_send_diseqc_msg(struct dvb_frontend *fe,
947*4882a593Smuzhiyun 	struct dvb_diseqc_master_cmd *d)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
950*4882a593Smuzhiyun 	int i, ret;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* Validate length */
953*4882a593Smuzhiyun 	if (d->msg_len > sizeof(d->msg))
954*4882a593Smuzhiyun 		return -EINVAL;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	/* Dump DiSEqC message */
957*4882a593Smuzhiyun 	if (debug) {
958*4882a593Smuzhiyun 		printk(KERN_INFO "cx24116: %s(", __func__);
959*4882a593Smuzhiyun 		for (i = 0 ; i < d->msg_len ;) {
960*4882a593Smuzhiyun 			printk(KERN_INFO "0x%02x", d->msg[i]);
961*4882a593Smuzhiyun 			if (++i < d->msg_len)
962*4882a593Smuzhiyun 				printk(KERN_INFO ", ");
963*4882a593Smuzhiyun 		}
964*4882a593Smuzhiyun 		printk(") toneburst=%d\n", toneburst);
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* DiSEqC message */
968*4882a593Smuzhiyun 	for (i = 0; i < d->msg_len; i++)
969*4882a593Smuzhiyun 		state->dsec_cmd.args[CX24116_DISEQC_MSGOFS + i] = d->msg[i];
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/* DiSEqC message length */
972*4882a593Smuzhiyun 	state->dsec_cmd.args[CX24116_DISEQC_MSGLEN] = d->msg_len;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* Command length */
975*4882a593Smuzhiyun 	state->dsec_cmd.len = CX24116_DISEQC_MSGOFS +
976*4882a593Smuzhiyun 		state->dsec_cmd.args[CX24116_DISEQC_MSGLEN];
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* DiSEqC toneburst */
979*4882a593Smuzhiyun 	if (toneburst == CX24116_DISEQC_MESGCACHE)
980*4882a593Smuzhiyun 		/* Message is cached */
981*4882a593Smuzhiyun 		return 0;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	else if (toneburst == CX24116_DISEQC_TONEOFF)
984*4882a593Smuzhiyun 		/* Message is sent without burst */
985*4882a593Smuzhiyun 		state->dsec_cmd.args[CX24116_DISEQC_BURST] = 0;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	else if (toneburst == CX24116_DISEQC_TONECACHE) {
988*4882a593Smuzhiyun 		/*
989*4882a593Smuzhiyun 		 * Message is sent with derived else cached burst
990*4882a593Smuzhiyun 		 *
991*4882a593Smuzhiyun 		 * WRITE PORT GROUP COMMAND 38
992*4882a593Smuzhiyun 		 *
993*4882a593Smuzhiyun 		 * 0/A/A: E0 10 38 F0..F3
994*4882a593Smuzhiyun 		 * 1/B/B: E0 10 38 F4..F7
995*4882a593Smuzhiyun 		 * 2/C/A: E0 10 38 F8..FB
996*4882a593Smuzhiyun 		 * 3/D/B: E0 10 38 FC..FF
997*4882a593Smuzhiyun 		 *
998*4882a593Smuzhiyun 		 * databyte[3]= 8421:8421
999*4882a593Smuzhiyun 		 *              ABCD:WXYZ
1000*4882a593Smuzhiyun 		 *              CLR :SET
1001*4882a593Smuzhiyun 		 *
1002*4882a593Smuzhiyun 		 *              WX= PORT SELECT 0..3    (X=TONEBURST)
1003*4882a593Smuzhiyun 		 *              Y = VOLTAGE             (0=13V, 1=18V)
1004*4882a593Smuzhiyun 		 *              Z = BAND                (0=LOW, 1=HIGH(22K))
1005*4882a593Smuzhiyun 		 */
1006*4882a593Smuzhiyun 		if (d->msg_len >= 4 && d->msg[2] == 0x38)
1007*4882a593Smuzhiyun 			state->dsec_cmd.args[CX24116_DISEQC_BURST] =
1008*4882a593Smuzhiyun 				((d->msg[3] & 4) >> 2);
1009*4882a593Smuzhiyun 		if (debug)
1010*4882a593Smuzhiyun 			dprintk("%s burst=%d\n", __func__,
1011*4882a593Smuzhiyun 				state->dsec_cmd.args[CX24116_DISEQC_BURST]);
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* Wait for LNB ready */
1015*4882a593Smuzhiyun 	ret = cx24116_wait_for_lnb(fe);
1016*4882a593Smuzhiyun 	if (ret != 0)
1017*4882a593Smuzhiyun 		return ret;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/* Wait for voltage/min repeat delay */
1020*4882a593Smuzhiyun 	msleep(100);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* Command */
1023*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &state->dsec_cmd);
1024*4882a593Smuzhiyun 	if (ret != 0)
1025*4882a593Smuzhiyun 		return ret;
1026*4882a593Smuzhiyun 	/*
1027*4882a593Smuzhiyun 	 * Wait for send
1028*4882a593Smuzhiyun 	 *
1029*4882a593Smuzhiyun 	 * Eutelsat spec:
1030*4882a593Smuzhiyun 	 * >15ms delay          + (XXX determine if FW does this, see set_tone)
1031*4882a593Smuzhiyun 	 *  13.5ms per byte     +
1032*4882a593Smuzhiyun 	 * >15ms delay          +
1033*4882a593Smuzhiyun 	 *  12.5ms burst        +
1034*4882a593Smuzhiyun 	 * >15ms delay            (XXX determine if FW does this, see set_tone)
1035*4882a593Smuzhiyun 	 */
1036*4882a593Smuzhiyun 	msleep((state->dsec_cmd.args[CX24116_DISEQC_MSGLEN] << 4) +
1037*4882a593Smuzhiyun 		((toneburst == CX24116_DISEQC_TONEOFF) ? 30 : 60));
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /* Send DiSEqC burst */
cx24116_diseqc_send_burst(struct dvb_frontend * fe,enum fe_sec_mini_cmd burst)1043*4882a593Smuzhiyun static int cx24116_diseqc_send_burst(struct dvb_frontend *fe,
1044*4882a593Smuzhiyun 	enum fe_sec_mini_cmd burst)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
1047*4882a593Smuzhiyun 	int ret;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	dprintk("%s(%d) toneburst=%d\n", __func__, burst, toneburst);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* DiSEqC burst */
1052*4882a593Smuzhiyun 	if (burst == SEC_MINI_A)
1053*4882a593Smuzhiyun 		state->dsec_cmd.args[CX24116_DISEQC_BURST] =
1054*4882a593Smuzhiyun 			CX24116_DISEQC_MINI_A;
1055*4882a593Smuzhiyun 	else if (burst == SEC_MINI_B)
1056*4882a593Smuzhiyun 		state->dsec_cmd.args[CX24116_DISEQC_BURST] =
1057*4882a593Smuzhiyun 			CX24116_DISEQC_MINI_B;
1058*4882a593Smuzhiyun 	else
1059*4882a593Smuzhiyun 		return -EINVAL;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/* DiSEqC toneburst */
1062*4882a593Smuzhiyun 	if (toneburst != CX24116_DISEQC_MESGCACHE)
1063*4882a593Smuzhiyun 		/* Burst is cached */
1064*4882a593Smuzhiyun 		return 0;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* Burst is to be sent with cached message */
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* Wait for LNB ready */
1069*4882a593Smuzhiyun 	ret = cx24116_wait_for_lnb(fe);
1070*4882a593Smuzhiyun 	if (ret != 0)
1071*4882a593Smuzhiyun 		return ret;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	/* Wait for voltage/min repeat delay */
1074*4882a593Smuzhiyun 	msleep(100);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* Command */
1077*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &state->dsec_cmd);
1078*4882a593Smuzhiyun 	if (ret != 0)
1079*4882a593Smuzhiyun 		return ret;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/*
1082*4882a593Smuzhiyun 	 * Wait for send
1083*4882a593Smuzhiyun 	 *
1084*4882a593Smuzhiyun 	 * Eutelsat spec:
1085*4882a593Smuzhiyun 	 * >15ms delay          + (XXX determine if FW does this, see set_tone)
1086*4882a593Smuzhiyun 	 *  13.5ms per byte     +
1087*4882a593Smuzhiyun 	 * >15ms delay          +
1088*4882a593Smuzhiyun 	 *  12.5ms burst        +
1089*4882a593Smuzhiyun 	 * >15ms delay            (XXX determine if FW does this, see set_tone)
1090*4882a593Smuzhiyun 	 */
1091*4882a593Smuzhiyun 	msleep((state->dsec_cmd.args[CX24116_DISEQC_MSGLEN] << 4) + 60);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
cx24116_release(struct dvb_frontend * fe)1096*4882a593Smuzhiyun static void cx24116_release(struct dvb_frontend *fe)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
1099*4882a593Smuzhiyun 	dprintk("%s\n", __func__);
1100*4882a593Smuzhiyun 	kfree(state);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun static const struct dvb_frontend_ops cx24116_ops;
1104*4882a593Smuzhiyun 
cx24116_attach(const struct cx24116_config * config,struct i2c_adapter * i2c)1105*4882a593Smuzhiyun struct dvb_frontend *cx24116_attach(const struct cx24116_config *config,
1106*4882a593Smuzhiyun 	struct i2c_adapter *i2c)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct cx24116_state *state;
1109*4882a593Smuzhiyun 	int ret;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	dprintk("%s\n", __func__);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	/* allocate memory for the internal state */
1114*4882a593Smuzhiyun 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1115*4882a593Smuzhiyun 	if (state == NULL)
1116*4882a593Smuzhiyun 		return NULL;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	state->config = config;
1119*4882a593Smuzhiyun 	state->i2c = i2c;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* check if the demod is present */
1122*4882a593Smuzhiyun 	ret = (cx24116_readreg(state, 0xFF) << 8) |
1123*4882a593Smuzhiyun 		cx24116_readreg(state, 0xFE);
1124*4882a593Smuzhiyun 	if (ret != 0x0501) {
1125*4882a593Smuzhiyun 		kfree(state);
1126*4882a593Smuzhiyun 		printk(KERN_INFO "Invalid probe, probably not a CX24116 device\n");
1127*4882a593Smuzhiyun 		return NULL;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	/* create dvb_frontend */
1131*4882a593Smuzhiyun 	memcpy(&state->frontend.ops, &cx24116_ops,
1132*4882a593Smuzhiyun 		sizeof(struct dvb_frontend_ops));
1133*4882a593Smuzhiyun 	state->frontend.demodulator_priv = state;
1134*4882a593Smuzhiyun 	return &state->frontend;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun EXPORT_SYMBOL(cx24116_attach);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun /*
1139*4882a593Smuzhiyun  * Initialise or wake up device
1140*4882a593Smuzhiyun  *
1141*4882a593Smuzhiyun  * Power config will reset and load initial firmware if required
1142*4882a593Smuzhiyun  */
cx24116_initfe(struct dvb_frontend * fe)1143*4882a593Smuzhiyun static int cx24116_initfe(struct dvb_frontend *fe)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
1146*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
1147*4882a593Smuzhiyun 	int ret;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/* Power on */
1152*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe0, 0);
1153*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe1, 0);
1154*4882a593Smuzhiyun 	cx24116_writereg(state, 0xea, 0);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* Firmware CMD 36: Power config */
1157*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_TUNERSLEEP;
1158*4882a593Smuzhiyun 	cmd.args[0x01] = 0;
1159*4882a593Smuzhiyun 	cmd.len = 0x02;
1160*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
1161*4882a593Smuzhiyun 	if (ret != 0)
1162*4882a593Smuzhiyun 		return ret;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	ret = cx24116_diseqc_init(fe);
1165*4882a593Smuzhiyun 	if (ret != 0)
1166*4882a593Smuzhiyun 		return ret;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* HVR-4000 needs this */
1169*4882a593Smuzhiyun 	return cx24116_set_voltage(fe, SEC_VOLTAGE_13);
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun /*
1173*4882a593Smuzhiyun  * Put device to sleep
1174*4882a593Smuzhiyun  */
cx24116_sleep(struct dvb_frontend * fe)1175*4882a593Smuzhiyun static int cx24116_sleep(struct dvb_frontend *fe)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
1178*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
1179*4882a593Smuzhiyun 	int ret;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	/* Firmware CMD 36: Power config */
1184*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_TUNERSLEEP;
1185*4882a593Smuzhiyun 	cmd.args[0x01] = 1;
1186*4882a593Smuzhiyun 	cmd.len = 0x02;
1187*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
1188*4882a593Smuzhiyun 	if (ret != 0)
1189*4882a593Smuzhiyun 		return ret;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	/* Power off (Shutdown clocks) */
1192*4882a593Smuzhiyun 	cx24116_writereg(state, 0xea, 0xff);
1193*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe1, 1);
1194*4882a593Smuzhiyun 	cx24116_writereg(state, 0xe0, 1);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun /* dvb-core told us to tune, the tv property cache will be complete,
1200*4882a593Smuzhiyun  * it's safe for is to pull values and use them for tuning purposes.
1201*4882a593Smuzhiyun  */
cx24116_set_frontend(struct dvb_frontend * fe)1202*4882a593Smuzhiyun static int cx24116_set_frontend(struct dvb_frontend *fe)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	struct cx24116_state *state = fe->demodulator_priv;
1205*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
1206*4882a593Smuzhiyun 	struct cx24116_cmd cmd;
1207*4882a593Smuzhiyun 	enum fe_status tunerstat;
1208*4882a593Smuzhiyun 	int i, status, ret, retune = 1;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	dprintk("%s()\n", __func__);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	switch (c->delivery_system) {
1213*4882a593Smuzhiyun 	case SYS_DVBS:
1214*4882a593Smuzhiyun 		dprintk("%s: DVB-S delivery system selected\n", __func__);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 		/* Only QPSK is supported for DVB-S */
1217*4882a593Smuzhiyun 		if (c->modulation != QPSK) {
1218*4882a593Smuzhiyun 			dprintk("%s: unsupported modulation selected (%d)\n",
1219*4882a593Smuzhiyun 				__func__, c->modulation);
1220*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1221*4882a593Smuzhiyun 		}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 		/* Pilot doesn't exist in DVB-S, turn bit off */
1224*4882a593Smuzhiyun 		state->dnxt.pilot_val = CX24116_PILOT_OFF;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		/* DVB-S only supports 0.35 */
1227*4882a593Smuzhiyun 		if (c->rolloff != ROLLOFF_35) {
1228*4882a593Smuzhiyun 			dprintk("%s: unsupported rolloff selected (%d)\n",
1229*4882a593Smuzhiyun 				__func__, c->rolloff);
1230*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1231*4882a593Smuzhiyun 		}
1232*4882a593Smuzhiyun 		state->dnxt.rolloff_val = CX24116_ROLLOFF_035;
1233*4882a593Smuzhiyun 		break;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	case SYS_DVBS2:
1236*4882a593Smuzhiyun 		dprintk("%s: DVB-S2 delivery system selected\n", __func__);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 		/*
1239*4882a593Smuzhiyun 		 * NBC 8PSK/QPSK with DVB-S is supported for DVB-S2,
1240*4882a593Smuzhiyun 		 * but not hardware auto detection
1241*4882a593Smuzhiyun 		 */
1242*4882a593Smuzhiyun 		if (c->modulation != PSK_8 && c->modulation != QPSK) {
1243*4882a593Smuzhiyun 			dprintk("%s: unsupported modulation selected (%d)\n",
1244*4882a593Smuzhiyun 				__func__, c->modulation);
1245*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1246*4882a593Smuzhiyun 		}
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 		switch (c->pilot) {
1249*4882a593Smuzhiyun 		case PILOT_AUTO:	/* Not supported but emulated */
1250*4882a593Smuzhiyun 			state->dnxt.pilot_val = (c->modulation == QPSK)
1251*4882a593Smuzhiyun 				? CX24116_PILOT_OFF : CX24116_PILOT_ON;
1252*4882a593Smuzhiyun 			retune++;
1253*4882a593Smuzhiyun 			break;
1254*4882a593Smuzhiyun 		case PILOT_OFF:
1255*4882a593Smuzhiyun 			state->dnxt.pilot_val = CX24116_PILOT_OFF;
1256*4882a593Smuzhiyun 			break;
1257*4882a593Smuzhiyun 		case PILOT_ON:
1258*4882a593Smuzhiyun 			state->dnxt.pilot_val = CX24116_PILOT_ON;
1259*4882a593Smuzhiyun 			break;
1260*4882a593Smuzhiyun 		default:
1261*4882a593Smuzhiyun 			dprintk("%s: unsupported pilot mode selected (%d)\n",
1262*4882a593Smuzhiyun 				__func__, c->pilot);
1263*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1264*4882a593Smuzhiyun 		}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 		switch (c->rolloff) {
1267*4882a593Smuzhiyun 		case ROLLOFF_20:
1268*4882a593Smuzhiyun 			state->dnxt.rolloff_val = CX24116_ROLLOFF_020;
1269*4882a593Smuzhiyun 			break;
1270*4882a593Smuzhiyun 		case ROLLOFF_25:
1271*4882a593Smuzhiyun 			state->dnxt.rolloff_val = CX24116_ROLLOFF_025;
1272*4882a593Smuzhiyun 			break;
1273*4882a593Smuzhiyun 		case ROLLOFF_35:
1274*4882a593Smuzhiyun 			state->dnxt.rolloff_val = CX24116_ROLLOFF_035;
1275*4882a593Smuzhiyun 			break;
1276*4882a593Smuzhiyun 		case ROLLOFF_AUTO:	/* Rolloff must be explicit */
1277*4882a593Smuzhiyun 		default:
1278*4882a593Smuzhiyun 			dprintk("%s: unsupported rolloff selected (%d)\n",
1279*4882a593Smuzhiyun 				__func__, c->rolloff);
1280*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1281*4882a593Smuzhiyun 		}
1282*4882a593Smuzhiyun 		break;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	default:
1285*4882a593Smuzhiyun 		dprintk("%s: unsupported delivery system selected (%d)\n",
1286*4882a593Smuzhiyun 			__func__, c->delivery_system);
1287*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 	state->dnxt.delsys = c->delivery_system;
1290*4882a593Smuzhiyun 	state->dnxt.modulation = c->modulation;
1291*4882a593Smuzhiyun 	state->dnxt.frequency = c->frequency;
1292*4882a593Smuzhiyun 	state->dnxt.pilot = c->pilot;
1293*4882a593Smuzhiyun 	state->dnxt.rolloff = c->rolloff;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	ret = cx24116_set_inversion(state, c->inversion);
1296*4882a593Smuzhiyun 	if (ret !=  0)
1297*4882a593Smuzhiyun 		return ret;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	/* FEC_NONE/AUTO for DVB-S2 is not supported and detected here */
1300*4882a593Smuzhiyun 	ret = cx24116_set_fec(state, c->delivery_system, c->modulation, c->fec_inner);
1301*4882a593Smuzhiyun 	if (ret !=  0)
1302*4882a593Smuzhiyun 		return ret;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	ret = cx24116_set_symbolrate(state, c->symbol_rate);
1305*4882a593Smuzhiyun 	if (ret !=  0)
1306*4882a593Smuzhiyun 		return ret;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	/* discard the 'current' tuning parameters and prepare to tune */
1309*4882a593Smuzhiyun 	cx24116_clone_params(fe);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	dprintk("%s:   delsys      = %d\n", __func__, state->dcur.delsys);
1312*4882a593Smuzhiyun 	dprintk("%s:   modulation  = %d\n", __func__, state->dcur.modulation);
1313*4882a593Smuzhiyun 	dprintk("%s:   frequency   = %d\n", __func__, state->dcur.frequency);
1314*4882a593Smuzhiyun 	dprintk("%s:   pilot       = %d (val = 0x%02x)\n", __func__,
1315*4882a593Smuzhiyun 		state->dcur.pilot, state->dcur.pilot_val);
1316*4882a593Smuzhiyun 	dprintk("%s:   retune      = %d\n", __func__, retune);
1317*4882a593Smuzhiyun 	dprintk("%s:   rolloff     = %d (val = 0x%02x)\n", __func__,
1318*4882a593Smuzhiyun 		state->dcur.rolloff, state->dcur.rolloff_val);
1319*4882a593Smuzhiyun 	dprintk("%s:   symbol_rate = %d\n", __func__, state->dcur.symbol_rate);
1320*4882a593Smuzhiyun 	dprintk("%s:   FEC         = %d (mask/val = 0x%02x/0x%02x)\n", __func__,
1321*4882a593Smuzhiyun 		state->dcur.fec, state->dcur.fec_mask, state->dcur.fec_val);
1322*4882a593Smuzhiyun 	dprintk("%s:   Inversion   = %d (val = 0x%02x)\n", __func__,
1323*4882a593Smuzhiyun 		state->dcur.inversion, state->dcur.inversion_val);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	/* This is also done in advise/acquire on HVR4000 but not on LITE */
1326*4882a593Smuzhiyun 	if (state->config->set_ts_params)
1327*4882a593Smuzhiyun 		state->config->set_ts_params(fe, 0);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* Set/Reset B/W */
1330*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_BANDWIDTH;
1331*4882a593Smuzhiyun 	cmd.args[0x01] = 0x01;
1332*4882a593Smuzhiyun 	cmd.len = 0x02;
1333*4882a593Smuzhiyun 	ret = cx24116_cmd_execute(fe, &cmd);
1334*4882a593Smuzhiyun 	if (ret != 0)
1335*4882a593Smuzhiyun 		return ret;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* Prepare a tune request */
1338*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_TUNEREQUEST;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* Frequency */
1341*4882a593Smuzhiyun 	cmd.args[0x01] = (state->dcur.frequency & 0xff0000) >> 16;
1342*4882a593Smuzhiyun 	cmd.args[0x02] = (state->dcur.frequency & 0x00ff00) >> 8;
1343*4882a593Smuzhiyun 	cmd.args[0x03] = (state->dcur.frequency & 0x0000ff);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	/* Symbol Rate */
1346*4882a593Smuzhiyun 	cmd.args[0x04] = ((state->dcur.symbol_rate / 1000) & 0xff00) >> 8;
1347*4882a593Smuzhiyun 	cmd.args[0x05] = ((state->dcur.symbol_rate / 1000) & 0x00ff);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	/* Automatic Inversion */
1350*4882a593Smuzhiyun 	cmd.args[0x06] = state->dcur.inversion_val;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	/* Modulation / FEC / Pilot */
1353*4882a593Smuzhiyun 	cmd.args[0x07] = state->dcur.fec_val | state->dcur.pilot_val;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	cmd.args[0x08] = CX24116_SEARCH_RANGE_KHZ >> 8;
1356*4882a593Smuzhiyun 	cmd.args[0x09] = CX24116_SEARCH_RANGE_KHZ & 0xff;
1357*4882a593Smuzhiyun 	cmd.args[0x0a] = 0x00;
1358*4882a593Smuzhiyun 	cmd.args[0x0b] = 0x00;
1359*4882a593Smuzhiyun 	cmd.args[0x0c] = state->dcur.rolloff_val;
1360*4882a593Smuzhiyun 	cmd.args[0x0d] = state->dcur.fec_mask;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	if (state->dcur.symbol_rate > 30000000) {
1363*4882a593Smuzhiyun 		cmd.args[0x0e] = 0x04;
1364*4882a593Smuzhiyun 		cmd.args[0x0f] = 0x00;
1365*4882a593Smuzhiyun 		cmd.args[0x10] = 0x01;
1366*4882a593Smuzhiyun 		cmd.args[0x11] = 0x77;
1367*4882a593Smuzhiyun 		cmd.args[0x12] = 0x36;
1368*4882a593Smuzhiyun 		cx24116_writereg(state, CX24116_REG_CLKDIV, 0x44);
1369*4882a593Smuzhiyun 		cx24116_writereg(state, CX24116_REG_RATEDIV, 0x01);
1370*4882a593Smuzhiyun 	} else {
1371*4882a593Smuzhiyun 		cmd.args[0x0e] = 0x06;
1372*4882a593Smuzhiyun 		cmd.args[0x0f] = 0x00;
1373*4882a593Smuzhiyun 		cmd.args[0x10] = 0x00;
1374*4882a593Smuzhiyun 		cmd.args[0x11] = 0xFA;
1375*4882a593Smuzhiyun 		cmd.args[0x12] = 0x24;
1376*4882a593Smuzhiyun 		cx24116_writereg(state, CX24116_REG_CLKDIV, 0x46);
1377*4882a593Smuzhiyun 		cx24116_writereg(state, CX24116_REG_RATEDIV, 0x00);
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	cmd.len = 0x13;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	/* We need to support pilot and non-pilot tuning in the
1383*4882a593Smuzhiyun 	 * driver automatically. This is a workaround for because
1384*4882a593Smuzhiyun 	 * the demod does not support autodetect.
1385*4882a593Smuzhiyun 	 */
1386*4882a593Smuzhiyun 	do {
1387*4882a593Smuzhiyun 		/* Reset status register */
1388*4882a593Smuzhiyun 		status = cx24116_readreg(state, CX24116_REG_SSTATUS)
1389*4882a593Smuzhiyun 			& CX24116_SIGNAL_MASK;
1390*4882a593Smuzhiyun 		cx24116_writereg(state, CX24116_REG_SSTATUS, status);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 		/* Tune */
1393*4882a593Smuzhiyun 		ret = cx24116_cmd_execute(fe, &cmd);
1394*4882a593Smuzhiyun 		if (ret != 0)
1395*4882a593Smuzhiyun 			break;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 		/*
1398*4882a593Smuzhiyun 		 * Wait for up to 500 ms before retrying
1399*4882a593Smuzhiyun 		 *
1400*4882a593Smuzhiyun 		 * If we are able to tune then generally it occurs within 100ms.
1401*4882a593Smuzhiyun 		 * If it takes longer, try a different toneburst setting.
1402*4882a593Smuzhiyun 		 */
1403*4882a593Smuzhiyun 		for (i = 0; i < 50 ; i++) {
1404*4882a593Smuzhiyun 			cx24116_read_status(fe, &tunerstat);
1405*4882a593Smuzhiyun 			status = tunerstat & (FE_HAS_SIGNAL | FE_HAS_SYNC);
1406*4882a593Smuzhiyun 			if (status == (FE_HAS_SIGNAL | FE_HAS_SYNC)) {
1407*4882a593Smuzhiyun 				dprintk("%s: Tuned\n", __func__);
1408*4882a593Smuzhiyun 				goto tuned;
1409*4882a593Smuzhiyun 			}
1410*4882a593Smuzhiyun 			msleep(10);
1411*4882a593Smuzhiyun 		}
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 		dprintk("%s: Not tuned\n", __func__);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 		/* Toggle pilot bit when in auto-pilot */
1416*4882a593Smuzhiyun 		if (state->dcur.pilot == PILOT_AUTO)
1417*4882a593Smuzhiyun 			cmd.args[0x07] ^= CX24116_PILOT_ON;
1418*4882a593Smuzhiyun 	} while (--retune);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun tuned:  /* Set/Reset B/W */
1421*4882a593Smuzhiyun 	cmd.args[0x00] = CMD_BANDWIDTH;
1422*4882a593Smuzhiyun 	cmd.args[0x01] = 0x00;
1423*4882a593Smuzhiyun 	cmd.len = 0x02;
1424*4882a593Smuzhiyun 	return cx24116_cmd_execute(fe, &cmd);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
cx24116_tune(struct dvb_frontend * fe,bool re_tune,unsigned int mode_flags,unsigned int * delay,enum fe_status * status)1427*4882a593Smuzhiyun static int cx24116_tune(struct dvb_frontend *fe, bool re_tune,
1428*4882a593Smuzhiyun 	unsigned int mode_flags, unsigned int *delay, enum fe_status *status)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	/*
1431*4882a593Smuzhiyun 	 * It is safe to discard "params" here, as the DVB core will sync
1432*4882a593Smuzhiyun 	 * fe->dtv_property_cache with fepriv->parameters_in, where the
1433*4882a593Smuzhiyun 	 * DVBv3 params are stored. The only practical usage for it indicate
1434*4882a593Smuzhiyun 	 * that re-tuning is needed, e. g. (fepriv->state & FESTATE_RETUNE) is
1435*4882a593Smuzhiyun 	 * true.
1436*4882a593Smuzhiyun 	 */
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	*delay = HZ / 5;
1439*4882a593Smuzhiyun 	if (re_tune) {
1440*4882a593Smuzhiyun 		int ret = cx24116_set_frontend(fe);
1441*4882a593Smuzhiyun 		if (ret)
1442*4882a593Smuzhiyun 			return ret;
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 	return cx24116_read_status(fe, status);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
cx24116_get_algo(struct dvb_frontend * fe)1447*4882a593Smuzhiyun static enum dvbfe_algo cx24116_get_algo(struct dvb_frontend *fe)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun 	return DVBFE_ALGO_HW;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun static const struct dvb_frontend_ops cx24116_ops = {
1453*4882a593Smuzhiyun 	.delsys = { SYS_DVBS, SYS_DVBS2 },
1454*4882a593Smuzhiyun 	.info = {
1455*4882a593Smuzhiyun 		.name = "Conexant CX24116/CX24118",
1456*4882a593Smuzhiyun 		.frequency_min_hz = 950 * MHz,
1457*4882a593Smuzhiyun 		.frequency_max_hz = 2150 * MHz,
1458*4882a593Smuzhiyun 		.frequency_stepsize_hz = 1011 * kHz,
1459*4882a593Smuzhiyun 		.frequency_tolerance_hz = 5 * MHz,
1460*4882a593Smuzhiyun 		.symbol_rate_min = 1000000,
1461*4882a593Smuzhiyun 		.symbol_rate_max = 45000000,
1462*4882a593Smuzhiyun 		.caps = FE_CAN_INVERSION_AUTO |
1463*4882a593Smuzhiyun 			FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
1464*4882a593Smuzhiyun 			FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
1465*4882a593Smuzhiyun 			FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
1466*4882a593Smuzhiyun 			FE_CAN_2G_MODULATION |
1467*4882a593Smuzhiyun 			FE_CAN_QPSK | FE_CAN_RECOVER
1468*4882a593Smuzhiyun 	},
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	.release = cx24116_release,
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	.init = cx24116_initfe,
1473*4882a593Smuzhiyun 	.sleep = cx24116_sleep,
1474*4882a593Smuzhiyun 	.read_status = cx24116_read_status,
1475*4882a593Smuzhiyun 	.read_ber = cx24116_read_ber,
1476*4882a593Smuzhiyun 	.read_signal_strength = cx24116_read_signal_strength,
1477*4882a593Smuzhiyun 	.read_snr = cx24116_read_snr,
1478*4882a593Smuzhiyun 	.read_ucblocks = cx24116_read_ucblocks,
1479*4882a593Smuzhiyun 	.set_tone = cx24116_set_tone,
1480*4882a593Smuzhiyun 	.set_voltage = cx24116_set_voltage,
1481*4882a593Smuzhiyun 	.diseqc_send_master_cmd = cx24116_send_diseqc_msg,
1482*4882a593Smuzhiyun 	.diseqc_send_burst = cx24116_diseqc_send_burst,
1483*4882a593Smuzhiyun 	.get_frontend_algo = cx24116_get_algo,
1484*4882a593Smuzhiyun 	.tune = cx24116_tune,
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	.set_frontend = cx24116_set_frontend,
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun MODULE_DESCRIPTION("DVB Frontend module for Conexant cx24116/cx24118 hardware");
1490*4882a593Smuzhiyun MODULE_AUTHOR("Steven Toth");
1491*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1492*4882a593Smuzhiyun 
1493