1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Auvitek AU8522 QAM/8VSB demodulator driver and video decoder
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Devin Heitmueller <dheitmueller@linuxtv.org>
6*4882a593Smuzhiyun * Copyright (C) 2005-2008 Auvitek International, Ltd.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /* Developer notes:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Enough is implemented here for CVBS and S-Video inputs, but the actual
12*4882a593Smuzhiyun * analog demodulator code isn't implemented (not needed for xc5000 since it
13*4882a593Smuzhiyun * has its own demodulator and outputs CVBS)
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/videodev2.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <media/v4l2-common.h>
23*4882a593Smuzhiyun #include <media/v4l2-device.h>
24*4882a593Smuzhiyun #include "au8522.h"
25*4882a593Smuzhiyun #include "au8522_priv.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun MODULE_AUTHOR("Devin Heitmueller");
28*4882a593Smuzhiyun MODULE_LICENSE("GPL");
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static int au8522_analog_debug;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun module_param_named(analog_debug, au8522_analog_debug, int, 0644);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun MODULE_PARM_DESC(analog_debug,
36*4882a593Smuzhiyun "Analog debugging messages [0=Off (default) 1=On]");
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct au8522_register_config {
39*4882a593Smuzhiyun u16 reg_name;
40*4882a593Smuzhiyun u8 reg_val[8];
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Video Decoder Filter Coefficients
45*4882a593Smuzhiyun The values are as follows from left to right
46*4882a593Smuzhiyun 0="ATV RF" 1="ATV RF13" 2="CVBS" 3="S-Video" 4="PAL" 5=CVBS13" 6="SVideo13"
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun static const struct au8522_register_config filter_coef[] = {
49*4882a593Smuzhiyun {AU8522_FILTER_COEF_R410, {0x25, 0x00, 0x25, 0x25, 0x00, 0x00, 0x00} },
50*4882a593Smuzhiyun {AU8522_FILTER_COEF_R411, {0x20, 0x00, 0x20, 0x20, 0x00, 0x00, 0x00} },
51*4882a593Smuzhiyun {AU8522_FILTER_COEF_R412, {0x03, 0x00, 0x03, 0x03, 0x00, 0x00, 0x00} },
52*4882a593Smuzhiyun {AU8522_FILTER_COEF_R413, {0xe6, 0x00, 0xe6, 0xe6, 0x00, 0x00, 0x00} },
53*4882a593Smuzhiyun {AU8522_FILTER_COEF_R414, {0x40, 0x00, 0x40, 0x40, 0x00, 0x00, 0x00} },
54*4882a593Smuzhiyun {AU8522_FILTER_COEF_R415, {0x1b, 0x00, 0x1b, 0x1b, 0x00, 0x00, 0x00} },
55*4882a593Smuzhiyun {AU8522_FILTER_COEF_R416, {0xc0, 0x00, 0xc0, 0x04, 0x00, 0x00, 0x00} },
56*4882a593Smuzhiyun {AU8522_FILTER_COEF_R417, {0x04, 0x00, 0x04, 0x04, 0x00, 0x00, 0x00} },
57*4882a593Smuzhiyun {AU8522_FILTER_COEF_R418, {0x8c, 0x00, 0x8c, 0x8c, 0x00, 0x00, 0x00} },
58*4882a593Smuzhiyun {AU8522_FILTER_COEF_R419, {0xa0, 0x40, 0xa0, 0xa0, 0x40, 0x40, 0x40} },
59*4882a593Smuzhiyun {AU8522_FILTER_COEF_R41A, {0x21, 0x09, 0x21, 0x21, 0x09, 0x09, 0x09} },
60*4882a593Smuzhiyun {AU8522_FILTER_COEF_R41B, {0x6c, 0x38, 0x6c, 0x6c, 0x38, 0x38, 0x38} },
61*4882a593Smuzhiyun {AU8522_FILTER_COEF_R41C, {0x03, 0xff, 0x03, 0x03, 0xff, 0xff, 0xff} },
62*4882a593Smuzhiyun {AU8522_FILTER_COEF_R41D, {0xbf, 0xc7, 0xbf, 0xbf, 0xc7, 0xc7, 0xc7} },
63*4882a593Smuzhiyun {AU8522_FILTER_COEF_R41E, {0xa0, 0xdf, 0xa0, 0xa0, 0xdf, 0xdf, 0xdf} },
64*4882a593Smuzhiyun {AU8522_FILTER_COEF_R41F, {0x10, 0x06, 0x10, 0x10, 0x06, 0x06, 0x06} },
65*4882a593Smuzhiyun {AU8522_FILTER_COEF_R420, {0xae, 0x30, 0xae, 0xae, 0x30, 0x30, 0x30} },
66*4882a593Smuzhiyun {AU8522_FILTER_COEF_R421, {0xc4, 0x01, 0xc4, 0xc4, 0x01, 0x01, 0x01} },
67*4882a593Smuzhiyun {AU8522_FILTER_COEF_R422, {0x54, 0xdd, 0x54, 0x54, 0xdd, 0xdd, 0xdd} },
68*4882a593Smuzhiyun {AU8522_FILTER_COEF_R423, {0xd0, 0xaf, 0xd0, 0xd0, 0xaf, 0xaf, 0xaf} },
69*4882a593Smuzhiyun {AU8522_FILTER_COEF_R424, {0x1c, 0xf7, 0x1c, 0x1c, 0xf7, 0xf7, 0xf7} },
70*4882a593Smuzhiyun {AU8522_FILTER_COEF_R425, {0x76, 0xdb, 0x76, 0x76, 0xdb, 0xdb, 0xdb} },
71*4882a593Smuzhiyun {AU8522_FILTER_COEF_R426, {0x61, 0xc0, 0x61, 0x61, 0xc0, 0xc0, 0xc0} },
72*4882a593Smuzhiyun {AU8522_FILTER_COEF_R427, {0xd1, 0x2f, 0xd1, 0xd1, 0x2f, 0x2f, 0x2f} },
73*4882a593Smuzhiyun {AU8522_FILTER_COEF_R428, {0x84, 0xd8, 0x84, 0x84, 0xd8, 0xd8, 0xd8} },
74*4882a593Smuzhiyun {AU8522_FILTER_COEF_R429, {0x06, 0xfb, 0x06, 0x06, 0xfb, 0xfb, 0xfb} },
75*4882a593Smuzhiyun {AU8522_FILTER_COEF_R42A, {0x21, 0xd5, 0x21, 0x21, 0xd5, 0xd5, 0xd5} },
76*4882a593Smuzhiyun {AU8522_FILTER_COEF_R42B, {0x0a, 0x3e, 0x0a, 0x0a, 0x3e, 0x3e, 0x3e} },
77*4882a593Smuzhiyun {AU8522_FILTER_COEF_R42C, {0xe6, 0x15, 0xe6, 0xe6, 0x15, 0x15, 0x15} },
78*4882a593Smuzhiyun {AU8522_FILTER_COEF_R42D, {0x01, 0x34, 0x01, 0x01, 0x34, 0x34, 0x34} },
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun #define NUM_FILTER_COEF (sizeof(filter_coef)\
82*4882a593Smuzhiyun / sizeof(struct au8522_register_config))
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Registers 0x060b through 0x0652 are the LP Filter coefficients
86*4882a593Smuzhiyun The values are as follows from left to right
87*4882a593Smuzhiyun 0="SIF" 1="ATVRF/ATVRF13"
88*4882a593Smuzhiyun Note: the "ATVRF/ATVRF13" mode has never been tested
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun static const struct au8522_register_config lpfilter_coef[] = {
91*4882a593Smuzhiyun {0x060b, {0x21, 0x0b} },
92*4882a593Smuzhiyun {0x060c, {0xad, 0xad} },
93*4882a593Smuzhiyun {0x060d, {0x70, 0xf0} },
94*4882a593Smuzhiyun {0x060e, {0xea, 0xe9} },
95*4882a593Smuzhiyun {0x060f, {0xdd, 0xdd} },
96*4882a593Smuzhiyun {0x0610, {0x08, 0x64} },
97*4882a593Smuzhiyun {0x0611, {0x60, 0x60} },
98*4882a593Smuzhiyun {0x0612, {0xf8, 0xb2} },
99*4882a593Smuzhiyun {0x0613, {0x01, 0x02} },
100*4882a593Smuzhiyun {0x0614, {0xe4, 0xb4} },
101*4882a593Smuzhiyun {0x0615, {0x19, 0x02} },
102*4882a593Smuzhiyun {0x0616, {0xae, 0x2e} },
103*4882a593Smuzhiyun {0x0617, {0xee, 0xc5} },
104*4882a593Smuzhiyun {0x0618, {0x56, 0x56} },
105*4882a593Smuzhiyun {0x0619, {0x30, 0x58} },
106*4882a593Smuzhiyun {0x061a, {0xf9, 0xf8} },
107*4882a593Smuzhiyun {0x061b, {0x24, 0x64} },
108*4882a593Smuzhiyun {0x061c, {0x07, 0x07} },
109*4882a593Smuzhiyun {0x061d, {0x30, 0x30} },
110*4882a593Smuzhiyun {0x061e, {0xa9, 0xed} },
111*4882a593Smuzhiyun {0x061f, {0x09, 0x0b} },
112*4882a593Smuzhiyun {0x0620, {0x42, 0xc2} },
113*4882a593Smuzhiyun {0x0621, {0x1d, 0x2a} },
114*4882a593Smuzhiyun {0x0622, {0xd6, 0x56} },
115*4882a593Smuzhiyun {0x0623, {0x95, 0x8b} },
116*4882a593Smuzhiyun {0x0624, {0x2b, 0x2b} },
117*4882a593Smuzhiyun {0x0625, {0x30, 0x24} },
118*4882a593Smuzhiyun {0x0626, {0x3e, 0x3e} },
119*4882a593Smuzhiyun {0x0627, {0x62, 0xe2} },
120*4882a593Smuzhiyun {0x0628, {0xe9, 0xf5} },
121*4882a593Smuzhiyun {0x0629, {0x99, 0x19} },
122*4882a593Smuzhiyun {0x062a, {0xd4, 0x11} },
123*4882a593Smuzhiyun {0x062b, {0x03, 0x04} },
124*4882a593Smuzhiyun {0x062c, {0xb5, 0x85} },
125*4882a593Smuzhiyun {0x062d, {0x1e, 0x20} },
126*4882a593Smuzhiyun {0x062e, {0x2a, 0xea} },
127*4882a593Smuzhiyun {0x062f, {0xd7, 0xd2} },
128*4882a593Smuzhiyun {0x0630, {0x15, 0x15} },
129*4882a593Smuzhiyun {0x0631, {0xa3, 0xa9} },
130*4882a593Smuzhiyun {0x0632, {0x1f, 0x1f} },
131*4882a593Smuzhiyun {0x0633, {0xf9, 0xd1} },
132*4882a593Smuzhiyun {0x0634, {0xc0, 0xc3} },
133*4882a593Smuzhiyun {0x0635, {0x4d, 0x8d} },
134*4882a593Smuzhiyun {0x0636, {0x21, 0x31} },
135*4882a593Smuzhiyun {0x0637, {0x83, 0x83} },
136*4882a593Smuzhiyun {0x0638, {0x08, 0x8c} },
137*4882a593Smuzhiyun {0x0639, {0x19, 0x19} },
138*4882a593Smuzhiyun {0x063a, {0x45, 0xa5} },
139*4882a593Smuzhiyun {0x063b, {0xef, 0xec} },
140*4882a593Smuzhiyun {0x063c, {0x8a, 0x8a} },
141*4882a593Smuzhiyun {0x063d, {0xf4, 0xf6} },
142*4882a593Smuzhiyun {0x063e, {0x8f, 0x8f} },
143*4882a593Smuzhiyun {0x063f, {0x44, 0x0c} },
144*4882a593Smuzhiyun {0x0640, {0xef, 0xf0} },
145*4882a593Smuzhiyun {0x0641, {0x66, 0x66} },
146*4882a593Smuzhiyun {0x0642, {0xcc, 0xd2} },
147*4882a593Smuzhiyun {0x0643, {0x41, 0x41} },
148*4882a593Smuzhiyun {0x0644, {0x63, 0x93} },
149*4882a593Smuzhiyun {0x0645, {0x8e, 0x8e} },
150*4882a593Smuzhiyun {0x0646, {0xa2, 0x42} },
151*4882a593Smuzhiyun {0x0647, {0x7b, 0x7b} },
152*4882a593Smuzhiyun {0x0648, {0x04, 0x04} },
153*4882a593Smuzhiyun {0x0649, {0x00, 0x00} },
154*4882a593Smuzhiyun {0x064a, {0x40, 0x40} },
155*4882a593Smuzhiyun {0x064b, {0x8c, 0x98} },
156*4882a593Smuzhiyun {0x064c, {0x00, 0x00} },
157*4882a593Smuzhiyun {0x064d, {0x63, 0xc3} },
158*4882a593Smuzhiyun {0x064e, {0x04, 0x04} },
159*4882a593Smuzhiyun {0x064f, {0x20, 0x20} },
160*4882a593Smuzhiyun {0x0650, {0x00, 0x00} },
161*4882a593Smuzhiyun {0x0651, {0x40, 0x40} },
162*4882a593Smuzhiyun {0x0652, {0x01, 0x01} },
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun #define NUM_LPFILTER_COEF (sizeof(lpfilter_coef)\
165*4882a593Smuzhiyun / sizeof(struct au8522_register_config))
166*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)167*4882a593Smuzhiyun static inline struct au8522_state *to_state(struct v4l2_subdev *sd)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return container_of(sd, struct au8522_state, sd);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
setup_decoder_defaults(struct au8522_state * state,bool is_svideo)172*4882a593Smuzhiyun static void setup_decoder_defaults(struct au8522_state *state, bool is_svideo)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun int i;
175*4882a593Smuzhiyun int filter_coef_type;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Provide reasonable defaults for picture tuning values */
178*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_SHARPNESSREG009H, 0x07);
179*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH, 0xed);
180*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH, 0x79);
181*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH, 0x80);
182*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH, 0x80);
183*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH, 0x00);
184*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH, 0x00);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Other decoder registers */
187*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_INT_MASK_REG010H, 0x00);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (is_svideo)
190*4882a593Smuzhiyun au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x04);
191*4882a593Smuzhiyun else
192*4882a593Smuzhiyun au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x00);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_PGA_REG012H,
195*4882a593Smuzhiyun AU8522_TVDEC_PGA_REG012H_CVBS);
196*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_MODE_REG015H,
197*4882a593Smuzhiyun AU8522_TVDEC_COMB_MODE_REG015H_CVBS);
198*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDED_DBG_MODE_REG060H,
199*4882a593Smuzhiyun AU8522_TVDED_DBG_MODE_REG060H_CVBS);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (state->std == V4L2_STD_PAL_M) {
202*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
203*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
204*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
205*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_AUTO);
206*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
207*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_PAL_M);
208*4882a593Smuzhiyun } else {
209*4882a593Smuzhiyun /* NTSC */
210*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
211*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
212*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
213*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_MN);
214*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
215*4882a593Smuzhiyun AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_NTSC);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_VCR_DET_LLIM_REG063H,
218*4882a593Smuzhiyun AU8522_TVDEC_VCR_DET_LLIM_REG063H_CVBS);
219*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_VCR_DET_HLIM_REG064H,
220*4882a593Smuzhiyun AU8522_TVDEC_VCR_DET_HLIM_REG064H_CVBS);
221*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR1_REG065H,
222*4882a593Smuzhiyun AU8522_TVDEC_COMB_VDIF_THR1_REG065H_CVBS);
223*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR2_REG066H,
224*4882a593Smuzhiyun AU8522_TVDEC_COMB_VDIF_THR2_REG066H_CVBS);
225*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR3_REG067H,
226*4882a593Smuzhiyun AU8522_TVDEC_COMB_VDIF_THR3_REG067H_CVBS);
227*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_NOTCH_THR_REG068H,
228*4882a593Smuzhiyun AU8522_TVDEC_COMB_NOTCH_THR_REG068H_CVBS);
229*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR1_REG069H,
230*4882a593Smuzhiyun AU8522_TVDEC_COMB_HDIF_THR1_REG069H_CVBS);
231*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR2_REG06AH,
232*4882a593Smuzhiyun AU8522_TVDEC_COMB_HDIF_THR2_REG06AH_CVBS);
233*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR3_REG06BH,
234*4882a593Smuzhiyun AU8522_TVDEC_COMB_HDIF_THR3_REG06BH_CVBS);
235*4882a593Smuzhiyun if (is_svideo) {
236*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
237*4882a593Smuzhiyun AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_SVIDEO);
238*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
239*4882a593Smuzhiyun AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_SVIDEO);
240*4882a593Smuzhiyun } else {
241*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
242*4882a593Smuzhiyun AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_CVBS);
243*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
244*4882a593Smuzhiyun AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_CVBS);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH,
247*4882a593Smuzhiyun AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH_CVBS);
248*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_UV_SEP_THR_REG06FH,
249*4882a593Smuzhiyun AU8522_TVDEC_UV_SEP_THR_REG06FH_CVBS);
250*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H,
251*4882a593Smuzhiyun AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H_CVBS);
252*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG071H, AU8522_REG071H_CVBS);
253*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG072H, AU8522_REG072H_CVBS);
254*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H,
255*4882a593Smuzhiyun AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H_CVBS);
256*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG074H, AU8522_REG074H_CVBS);
257*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG075H, AU8522_REG075H_CVBS);
258*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_DCAGC_CTRL_REG077H,
259*4882a593Smuzhiyun AU8522_TVDEC_DCAGC_CTRL_REG077H_CVBS);
260*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_PIC_START_ADJ_REG078H,
261*4882a593Smuzhiyun AU8522_TVDEC_PIC_START_ADJ_REG078H_CVBS);
262*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H,
263*4882a593Smuzhiyun AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H_CVBS);
264*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH,
265*4882a593Smuzhiyun AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH_CVBS);
266*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_INTRP_CTRL_REG07BH,
267*4882a593Smuzhiyun AU8522_TVDEC_INTRP_CTRL_REG07BH_CVBS);
268*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H,
269*4882a593Smuzhiyun AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H_CVBS);
270*4882a593Smuzhiyun au8522_writereg(state, AU8522_TOREGAAGC_REG0E5H,
271*4882a593Smuzhiyun AU8522_TOREGAAGC_REG0E5H_CVBS);
272*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG016H, AU8522_REG016H_CVBS);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * Despite what the table says, for the HVR-950q we still need
276*4882a593Smuzhiyun * to be in CVBS mode for the S-Video input (reason unknown).
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun /* filter_coef_type = 3; */
279*4882a593Smuzhiyun filter_coef_type = 5;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Load the Video Decoder Filter Coefficients */
282*4882a593Smuzhiyun for (i = 0; i < NUM_FILTER_COEF; i++) {
283*4882a593Smuzhiyun au8522_writereg(state, filter_coef[i].reg_name,
284*4882a593Smuzhiyun filter_coef[i].reg_val[filter_coef_type]);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* It's not clear what these registers are for, but they are always
288*4882a593Smuzhiyun set to the same value regardless of what mode we're in */
289*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG42EH, 0x87);
290*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG42FH, 0xa2);
291*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG430H, 0xbf);
292*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG431H, 0xcb);
293*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG432H, 0xa1);
294*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG433H, 0x41);
295*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG434H, 0x88);
296*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG435H, 0xc2);
297*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG436H, 0x3c);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
au8522_setup_cvbs_mode(struct au8522_state * state,u8 input_mode)300*4882a593Smuzhiyun static void au8522_setup_cvbs_mode(struct au8522_state *state, u8 input_mode)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun /* here we're going to try the pre-programmed route */
303*4882a593Smuzhiyun au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
304*4882a593Smuzhiyun AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* PGA in automatic mode */
307*4882a593Smuzhiyun au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Enable clamping control */
310*4882a593Smuzhiyun au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun setup_decoder_defaults(state, false);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
317*4882a593Smuzhiyun AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
au8522_setup_cvbs_tuner_mode(struct au8522_state * state,u8 input_mode)320*4882a593Smuzhiyun static void au8522_setup_cvbs_tuner_mode(struct au8522_state *state,
321*4882a593Smuzhiyun u8 input_mode)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun /* here we're going to try the pre-programmed route */
324*4882a593Smuzhiyun au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
325*4882a593Smuzhiyun AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* It's not clear why we have to have the PGA in automatic mode while
328*4882a593Smuzhiyun enabling clamp control, but it's what Windows does */
329*4882a593Smuzhiyun au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Enable clamping control */
332*4882a593Smuzhiyun au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x0e);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Disable automatic PGA (since the CVBS is coming from the tuner) */
335*4882a593Smuzhiyun au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x10);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Set input mode to CVBS on channel 4 with SIF audio input enabled */
338*4882a593Smuzhiyun au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun setup_decoder_defaults(state, false);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
343*4882a593Smuzhiyun AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
au8522_setup_svideo_mode(struct au8522_state * state,u8 input_mode)346*4882a593Smuzhiyun static void au8522_setup_svideo_mode(struct au8522_state *state,
347*4882a593Smuzhiyun u8 input_mode)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
350*4882a593Smuzhiyun AU8522_MODULE_CLOCK_CONTROL_REG0A3H_SVIDEO);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Set input to Y on Channe1, C on Channel 3 */
353*4882a593Smuzhiyun au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* PGA in automatic mode */
356*4882a593Smuzhiyun au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Enable clamping control */
359*4882a593Smuzhiyun au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun setup_decoder_defaults(state, true);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
364*4882a593Smuzhiyun AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
368*4882a593Smuzhiyun
disable_audio_input(struct au8522_state * state)369*4882a593Smuzhiyun static void disable_audio_input(struct au8522_state *state)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x00);
372*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x00);
373*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0x00);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x04);
376*4882a593Smuzhiyun au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0x02);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
379*4882a593Smuzhiyun AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_SVIDEO);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* 0=disable, 1=SIF */
set_audio_input(struct au8522_state * state)383*4882a593Smuzhiyun static void set_audio_input(struct au8522_state *state)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun int aud_input = state->aud_input;
386*4882a593Smuzhiyun int i;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Note that this function needs to be used in conjunction with setting
389*4882a593Smuzhiyun the input routing via register 0x81 */
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (aud_input == AU8522_AUDIO_NONE) {
392*4882a593Smuzhiyun disable_audio_input(state);
393*4882a593Smuzhiyun return;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (aud_input != AU8522_AUDIO_SIF) {
397*4882a593Smuzhiyun /* The caller asked for a mode we don't currently support */
398*4882a593Smuzhiyun printk(KERN_ERR "Unsupported audio mode requested! mode=%d\n",
399*4882a593Smuzhiyun aud_input);
400*4882a593Smuzhiyun return;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Load the Audio Decoder Filter Coefficients */
404*4882a593Smuzhiyun for (i = 0; i < NUM_LPFILTER_COEF; i++) {
405*4882a593Smuzhiyun au8522_writereg(state, lpfilter_coef[i].reg_name,
406*4882a593Smuzhiyun lpfilter_coef[i].reg_val[0]);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Set the volume */
410*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x7F);
411*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x7F);
412*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0xff);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Not sure what this does */
415*4882a593Smuzhiyun au8522_writereg(state, AU8522_REG0F9H, AU8522_REG0F9H_AUDIO);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Setup the audio mode to stereo DBX */
418*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIO_MODE_REG0F1H, 0x82);
419*4882a593Smuzhiyun msleep(70);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Start the audio processing module */
422*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H, 0x9d);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Set the audio frequency to 48 KHz */
425*4882a593Smuzhiyun au8522_writereg(state, AU8522_AUDIOFREQ_REG606H, 0x03);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Set the I2S parameters (WS, LSB, mode, sample rate */
428*4882a593Smuzhiyun au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0xc2);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Enable the I2S output */
431*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x09);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
435*4882a593Smuzhiyun
au8522_s_ctrl(struct v4l2_ctrl * ctrl)436*4882a593Smuzhiyun static int au8522_s_ctrl(struct v4l2_ctrl *ctrl)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct au8522_state *state =
439*4882a593Smuzhiyun container_of(ctrl->handler, struct au8522_state, hdl);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun switch (ctrl->id) {
442*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
443*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH,
444*4882a593Smuzhiyun ctrl->val - 128);
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
447*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH,
448*4882a593Smuzhiyun ctrl->val);
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun case V4L2_CID_SATURATION:
451*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH,
452*4882a593Smuzhiyun ctrl->val);
453*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH,
454*4882a593Smuzhiyun ctrl->val);
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun case V4L2_CID_HUE:
457*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH,
458*4882a593Smuzhiyun ctrl->val >> 8);
459*4882a593Smuzhiyun au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH,
460*4882a593Smuzhiyun ctrl->val & 0xFF);
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun default:
463*4882a593Smuzhiyun return -EINVAL;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
au8522_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)472*4882a593Smuzhiyun static int au8522_g_register(struct v4l2_subdev *sd,
473*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun reg->val = au8522_readreg(state, reg->reg & 0xffff);
478*4882a593Smuzhiyun return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
au8522_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)481*4882a593Smuzhiyun static int au8522_s_register(struct v4l2_subdev *sd,
482*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun au8522_writereg(state, reg->reg, reg->val & 0xff);
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun
au8522_video_set(struct au8522_state * state)491*4882a593Smuzhiyun static void au8522_video_set(struct au8522_state *state)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun u8 input_mode;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun au8522_writereg(state, 0xa4, 1 << 5);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun switch (state->vid_input) {
498*4882a593Smuzhiyun case AU8522_COMPOSITE_CH1:
499*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH1;
500*4882a593Smuzhiyun au8522_setup_cvbs_mode(state, input_mode);
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun case AU8522_COMPOSITE_CH2:
503*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH2;
504*4882a593Smuzhiyun au8522_setup_cvbs_mode(state, input_mode);
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun case AU8522_COMPOSITE_CH3:
507*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH3;
508*4882a593Smuzhiyun au8522_setup_cvbs_mode(state, input_mode);
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun case AU8522_COMPOSITE_CH4:
511*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH4;
512*4882a593Smuzhiyun au8522_setup_cvbs_mode(state, input_mode);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case AU8522_SVIDEO_CH13:
515*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13;
516*4882a593Smuzhiyun au8522_setup_svideo_mode(state, input_mode);
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun case AU8522_SVIDEO_CH24:
519*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH24;
520*4882a593Smuzhiyun au8522_setup_svideo_mode(state, input_mode);
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun default:
523*4882a593Smuzhiyun case AU8522_COMPOSITE_CH4_SIF:
524*4882a593Smuzhiyun input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH4_SIF;
525*4882a593Smuzhiyun au8522_setup_cvbs_tuner_mode(state, input_mode);
526*4882a593Smuzhiyun break;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
au8522_s_stream(struct v4l2_subdev * sd,int enable)530*4882a593Smuzhiyun static int au8522_s_stream(struct v4l2_subdev *sd, int enable)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (enable) {
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * Clear out any state associated with the digital side of the
537*4882a593Smuzhiyun * chip, so that when it gets powered back up it won't think
538*4882a593Smuzhiyun * that it is already tuned
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun state->current_frequency = 0;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
543*4882a593Smuzhiyun 0x01);
544*4882a593Smuzhiyun msleep(10);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun au8522_video_set(state);
547*4882a593Smuzhiyun set_audio_input(state);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun state->operational_mode = AU8522_ANALOG_MODE;
550*4882a593Smuzhiyun } else {
551*4882a593Smuzhiyun /* This does not completely power down the device
552*4882a593Smuzhiyun (it only reduces it from around 140ma to 80ma) */
553*4882a593Smuzhiyun au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
554*4882a593Smuzhiyun 1 << 5);
555*4882a593Smuzhiyun state->operational_mode = AU8522_SUSPEND_MODE;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
au8522_s_video_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)560*4882a593Smuzhiyun static int au8522_s_video_routing(struct v4l2_subdev *sd,
561*4882a593Smuzhiyun u32 input, u32 output, u32 config)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun switch (input) {
566*4882a593Smuzhiyun case AU8522_COMPOSITE_CH1:
567*4882a593Smuzhiyun case AU8522_SVIDEO_CH13:
568*4882a593Smuzhiyun case AU8522_COMPOSITE_CH4_SIF:
569*4882a593Smuzhiyun state->vid_input = input;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun default:
572*4882a593Smuzhiyun printk(KERN_ERR "au8522 mode not currently supported\n");
573*4882a593Smuzhiyun return -EINVAL;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (state->operational_mode == AU8522_ANALOG_MODE)
577*4882a593Smuzhiyun au8522_video_set(state);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return 0;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
au8522_s_std(struct v4l2_subdev * sd,v4l2_std_id std)582*4882a593Smuzhiyun static int au8522_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if ((std & (V4L2_STD_PAL_M | V4L2_STD_NTSC_M)) == 0)
587*4882a593Smuzhiyun return -EINVAL;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun state->std = std;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (state->operational_mode == AU8522_ANALOG_MODE)
592*4882a593Smuzhiyun au8522_video_set(state);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
au8522_s_audio_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)597*4882a593Smuzhiyun static int au8522_s_audio_routing(struct v4l2_subdev *sd,
598*4882a593Smuzhiyun u32 input, u32 output, u32 config)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun state->aud_input = input;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (state->operational_mode == AU8522_ANALOG_MODE)
605*4882a593Smuzhiyun set_audio_input(state);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
au8522_g_tuner(struct v4l2_subdev * sd,struct v4l2_tuner * vt)610*4882a593Smuzhiyun static int au8522_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun int val = 0;
613*4882a593Smuzhiyun struct au8522_state *state = to_state(sd);
614*4882a593Smuzhiyun u8 lock_status;
615*4882a593Smuzhiyun u8 pll_status;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Interrogate the decoder to see if we are getting a real signal */
618*4882a593Smuzhiyun lock_status = au8522_readreg(state, 0x00);
619*4882a593Smuzhiyun pll_status = au8522_readreg(state, 0x7e);
620*4882a593Smuzhiyun if ((lock_status == 0xa2) && (pll_status & 0x10))
621*4882a593Smuzhiyun vt->signal = 0xffff;
622*4882a593Smuzhiyun else
623*4882a593Smuzhiyun vt->signal = 0x00;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun vt->capability |=
626*4882a593Smuzhiyun V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_LANG1 |
627*4882a593Smuzhiyun V4L2_TUNER_CAP_LANG2 | V4L2_TUNER_CAP_SAP;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun val = V4L2_TUNER_SUB_MONO;
630*4882a593Smuzhiyun vt->rxsubchans = val;
631*4882a593Smuzhiyun vt->audmode = V4L2_TUNER_MODE_STEREO;
632*4882a593Smuzhiyun return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops au8522_core_ops = {
638*4882a593Smuzhiyun .log_status = v4l2_ctrl_subdev_log_status,
639*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
640*4882a593Smuzhiyun .g_register = au8522_g_register,
641*4882a593Smuzhiyun .s_register = au8522_s_register,
642*4882a593Smuzhiyun #endif
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun static const struct v4l2_subdev_tuner_ops au8522_tuner_ops = {
646*4882a593Smuzhiyun .g_tuner = au8522_g_tuner,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun static const struct v4l2_subdev_audio_ops au8522_audio_ops = {
650*4882a593Smuzhiyun .s_routing = au8522_s_audio_routing,
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops au8522_video_ops = {
654*4882a593Smuzhiyun .s_routing = au8522_s_video_routing,
655*4882a593Smuzhiyun .s_stream = au8522_s_stream,
656*4882a593Smuzhiyun .s_std = au8522_s_std,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static const struct v4l2_subdev_ops au8522_ops = {
660*4882a593Smuzhiyun .core = &au8522_core_ops,
661*4882a593Smuzhiyun .tuner = &au8522_tuner_ops,
662*4882a593Smuzhiyun .audio = &au8522_audio_ops,
663*4882a593Smuzhiyun .video = &au8522_video_ops,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static const struct v4l2_ctrl_ops au8522_ctrl_ops = {
667*4882a593Smuzhiyun .s_ctrl = au8522_s_ctrl,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
671*4882a593Smuzhiyun
au8522_probe(struct i2c_client * client,const struct i2c_device_id * did)672*4882a593Smuzhiyun static int au8522_probe(struct i2c_client *client,
673*4882a593Smuzhiyun const struct i2c_device_id *did)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct au8522_state *state;
676*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl;
677*4882a593Smuzhiyun struct v4l2_subdev *sd;
678*4882a593Smuzhiyun int instance;
679*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
680*4882a593Smuzhiyun int ret;
681*4882a593Smuzhiyun #endif
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* Check if the adapter supports the needed features */
684*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter,
685*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA)) {
686*4882a593Smuzhiyun return -EIO;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* allocate memory for the internal state */
690*4882a593Smuzhiyun instance = au8522_get_state(&state, client->adapter, client->addr);
691*4882a593Smuzhiyun switch (instance) {
692*4882a593Smuzhiyun case 0:
693*4882a593Smuzhiyun printk(KERN_ERR "au8522_decoder allocation failed\n");
694*4882a593Smuzhiyun return -EIO;
695*4882a593Smuzhiyun case 1:
696*4882a593Smuzhiyun /* new demod instance */
697*4882a593Smuzhiyun printk(KERN_INFO "au8522_decoder creating new instance...\n");
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun default:
700*4882a593Smuzhiyun /* existing demod instance */
701*4882a593Smuzhiyun printk(KERN_INFO "au8522_decoder attach existing instance.\n");
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun state->config.demod_address = 0x8e >> 1;
706*4882a593Smuzhiyun state->i2c = client->adapter;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun sd = &state->sd;
709*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &au8522_ops);
710*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun state->pads[AU8522_PAD_IF_INPUT].flags = MEDIA_PAD_FL_SINK;
713*4882a593Smuzhiyun state->pads[AU8522_PAD_IF_INPUT].sig_type = PAD_SIGNAL_ANALOG;
714*4882a593Smuzhiyun state->pads[AU8522_PAD_VID_OUT].flags = MEDIA_PAD_FL_SOURCE;
715*4882a593Smuzhiyun state->pads[AU8522_PAD_VID_OUT].sig_type = PAD_SIGNAL_DV;
716*4882a593Smuzhiyun state->pads[AU8522_PAD_AUDIO_OUT].flags = MEDIA_PAD_FL_SOURCE;
717*4882a593Smuzhiyun state->pads[AU8522_PAD_AUDIO_OUT].sig_type = PAD_SIGNAL_AUDIO;
718*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_ATV_DECODER;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, ARRAY_SIZE(state->pads),
721*4882a593Smuzhiyun state->pads);
722*4882a593Smuzhiyun if (ret < 0) {
723*4882a593Smuzhiyun v4l_info(client, "failed to initialize media entity!\n");
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun #endif
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun hdl = &state->hdl;
729*4882a593Smuzhiyun v4l2_ctrl_handler_init(hdl, 4);
730*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
731*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, 0, 255, 1, 109);
732*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
733*4882a593Smuzhiyun V4L2_CID_CONTRAST, 0, 255, 1,
734*4882a593Smuzhiyun AU8522_TVDEC_CONTRAST_REG00BH_CVBS);
735*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
736*4882a593Smuzhiyun V4L2_CID_SATURATION, 0, 255, 1, 128);
737*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
738*4882a593Smuzhiyun V4L2_CID_HUE, -32768, 32767, 1, 0);
739*4882a593Smuzhiyun sd->ctrl_handler = hdl;
740*4882a593Smuzhiyun if (hdl->error) {
741*4882a593Smuzhiyun int err = hdl->error;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
744*4882a593Smuzhiyun au8522_release_state(state);
745*4882a593Smuzhiyun return err;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun state->c = client;
749*4882a593Smuzhiyun state->std = V4L2_STD_NTSC_M;
750*4882a593Smuzhiyun state->vid_input = AU8522_COMPOSITE_CH1;
751*4882a593Smuzhiyun state->aud_input = AU8522_AUDIO_NONE;
752*4882a593Smuzhiyun state->id = 8522;
753*4882a593Smuzhiyun state->rev = 0;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* Jam open the i2c gate to the tuner */
756*4882a593Smuzhiyun au8522_writereg(state, 0x106, 1);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun return 0;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
au8522_remove(struct i2c_client * client)761*4882a593Smuzhiyun static int au8522_remove(struct i2c_client *client)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
764*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
765*4882a593Smuzhiyun v4l2_ctrl_handler_free(sd->ctrl_handler);
766*4882a593Smuzhiyun au8522_release_state(to_state(sd));
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static const struct i2c_device_id au8522_id[] = {
771*4882a593Smuzhiyun {"au8522", 0},
772*4882a593Smuzhiyun {}
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, au8522_id);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static struct i2c_driver au8522_driver = {
778*4882a593Smuzhiyun .driver = {
779*4882a593Smuzhiyun .name = "au8522",
780*4882a593Smuzhiyun },
781*4882a593Smuzhiyun .probe = au8522_probe,
782*4882a593Smuzhiyun .remove = au8522_remove,
783*4882a593Smuzhiyun .id_table = au8522_id,
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun module_i2c_driver(au8522_driver);
787