xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/ascot2e.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ascot2e.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Sony Ascot3E DVB-T/T2/C/C2 tuner driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright 2012 Sony Corporation
8*4882a593Smuzhiyun  * Copyright (C) 2014 NetUP Inc.
9*4882a593Smuzhiyun  * Copyright (C) 2014 Sergey Kozlov <serjk@netup.ru>
10*4882a593Smuzhiyun  * Copyright (C) 2014 Abylay Ospan <aospan@netup.ru>
11*4882a593Smuzhiyun   */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/dvb/frontend.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include "ascot2e.h"
18*4882a593Smuzhiyun #include <media/dvb_frontend.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MAX_WRITE_REGSIZE 10
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum ascot2e_state {
23*4882a593Smuzhiyun 	STATE_UNKNOWN,
24*4882a593Smuzhiyun 	STATE_SLEEP,
25*4882a593Smuzhiyun 	STATE_ACTIVE
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct ascot2e_priv {
29*4882a593Smuzhiyun 	u32			frequency;
30*4882a593Smuzhiyun 	u8			i2c_address;
31*4882a593Smuzhiyun 	struct i2c_adapter	*i2c;
32*4882a593Smuzhiyun 	enum ascot2e_state	state;
33*4882a593Smuzhiyun 	void			*set_tuner_data;
34*4882a593Smuzhiyun 	int			(*set_tuner)(void *, int);
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum ascot2e_tv_system_t {
38*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT_5,
39*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT_6,
40*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT_7,
41*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT_8,
42*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT2_1_7,
43*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT2_5,
44*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT2_6,
45*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT2_7,
46*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBT2_8,
47*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBC_6,
48*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBC_8,
49*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBC2_6,
50*4882a593Smuzhiyun 	ASCOT2E_DTV_DVBC2_8,
51*4882a593Smuzhiyun 	ASCOT2E_DTV_UNKNOWN
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct ascot2e_band_sett {
55*4882a593Smuzhiyun 	u8	if_out_sel;
56*4882a593Smuzhiyun 	u8	agc_sel;
57*4882a593Smuzhiyun 	u8	mix_oll;
58*4882a593Smuzhiyun 	u8	rf_gain;
59*4882a593Smuzhiyun 	u8	if_bpf_gc;
60*4882a593Smuzhiyun 	u8	fif_offset;
61*4882a593Smuzhiyun 	u8	bw_offset;
62*4882a593Smuzhiyun 	u8	bw;
63*4882a593Smuzhiyun 	u8	rf_oldet;
64*4882a593Smuzhiyun 	u8	if_bpf_f0;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define ASCOT2E_AUTO		0xff
68*4882a593Smuzhiyun #define ASCOT2E_OFFSET(ofs)	((u8)(ofs) & 0x1F)
69*4882a593Smuzhiyun #define ASCOT2E_BW_6		0x00
70*4882a593Smuzhiyun #define ASCOT2E_BW_7		0x01
71*4882a593Smuzhiyun #define ASCOT2E_BW_8		0x02
72*4882a593Smuzhiyun #define ASCOT2E_BW_1_7		0x03
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct ascot2e_band_sett ascot2e_sett[] = {
75*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
76*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-8), ASCOT2E_OFFSET(-6), ASCOT2E_BW_6,  0x0B, 0x00 },
77*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
78*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-8), ASCOT2E_OFFSET(-6), ASCOT2E_BW_6,  0x0B, 0x00 },
79*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
80*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-6), ASCOT2E_OFFSET(-4), ASCOT2E_BW_7,  0x0B, 0x00 },
81*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
82*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-4), ASCOT2E_OFFSET(-2), ASCOT2E_BW_8,  0x0B, 0x00 },
83*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
84*4882a593Smuzhiyun 	ASCOT2E_OFFSET(-10), ASCOT2E_OFFSET(-16), ASCOT2E_BW_1_7, 0x0B, 0x00 },
85*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
86*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-8), ASCOT2E_OFFSET(-6), ASCOT2E_BW_6,  0x0B, 0x00 },
87*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
88*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-8), ASCOT2E_OFFSET(-6), ASCOT2E_BW_6,  0x0B, 0x00 },
89*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
90*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-6), ASCOT2E_OFFSET(-4), ASCOT2E_BW_7,  0x0B, 0x00 },
91*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x06,
92*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-4), ASCOT2E_OFFSET(-2), ASCOT2E_BW_8,  0x0B, 0x00 },
93*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x02, ASCOT2E_AUTO, 0x03,
94*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-6), ASCOT2E_OFFSET(-8), ASCOT2E_BW_6,  0x09, 0x00 },
95*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x02, ASCOT2E_AUTO, 0x03,
96*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-2), ASCOT2E_OFFSET(-1), ASCOT2E_BW_8,  0x09, 0x00 },
97*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x01,
98*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-6), ASCOT2E_OFFSET(-4), ASCOT2E_BW_6,  0x09, 0x00 },
99*4882a593Smuzhiyun 	{ ASCOT2E_AUTO, ASCOT2E_AUTO, 0x03, ASCOT2E_AUTO, 0x01,
100*4882a593Smuzhiyun 	  ASCOT2E_OFFSET(-2), ASCOT2E_OFFSET(2),  ASCOT2E_BW_8,  0x09, 0x00 }
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
ascot2e_i2c_debug(struct ascot2e_priv * priv,u8 reg,u8 write,const u8 * data,u32 len)103*4882a593Smuzhiyun static void ascot2e_i2c_debug(struct ascot2e_priv *priv,
104*4882a593Smuzhiyun 			      u8 reg, u8 write, const u8 *data, u32 len)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "ascot2e: I2C %s reg 0x%02x size %d\n",
107*4882a593Smuzhiyun 		(write == 0 ? "read" : "write"), reg, len);
108*4882a593Smuzhiyun 	print_hex_dump_bytes("ascot2e: I2C data: ",
109*4882a593Smuzhiyun 		DUMP_PREFIX_OFFSET, data, len);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
ascot2e_write_regs(struct ascot2e_priv * priv,u8 reg,const u8 * data,u32 len)112*4882a593Smuzhiyun static int ascot2e_write_regs(struct ascot2e_priv *priv,
113*4882a593Smuzhiyun 			      u8 reg, const u8 *data, u32 len)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	int ret;
116*4882a593Smuzhiyun 	u8 buf[MAX_WRITE_REGSIZE + 1];
117*4882a593Smuzhiyun 	struct i2c_msg msg[1] = {
118*4882a593Smuzhiyun 		{
119*4882a593Smuzhiyun 			.addr = priv->i2c_address,
120*4882a593Smuzhiyun 			.flags = 0,
121*4882a593Smuzhiyun 			.len = len + 1,
122*4882a593Smuzhiyun 			.buf = buf,
123*4882a593Smuzhiyun 		}
124*4882a593Smuzhiyun 	};
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (len + 1 > sizeof(buf)) {
127*4882a593Smuzhiyun 		dev_warn(&priv->i2c->dev,"wr reg=%04x: len=%d is too big!\n",
128*4882a593Smuzhiyun 			 reg, len + 1);
129*4882a593Smuzhiyun 		return -E2BIG;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	ascot2e_i2c_debug(priv, reg, 1, data, len);
133*4882a593Smuzhiyun 	buf[0] = reg;
134*4882a593Smuzhiyun 	memcpy(&buf[1], data, len);
135*4882a593Smuzhiyun 	ret = i2c_transfer(priv->i2c, msg, 1);
136*4882a593Smuzhiyun 	if (ret >= 0 && ret != 1)
137*4882a593Smuzhiyun 		ret = -EREMOTEIO;
138*4882a593Smuzhiyun 	if (ret < 0) {
139*4882a593Smuzhiyun 		dev_warn(&priv->i2c->dev,
140*4882a593Smuzhiyun 			"%s: i2c wr failed=%d reg=%02x len=%d\n",
141*4882a593Smuzhiyun 			KBUILD_MODNAME, ret, reg, len);
142*4882a593Smuzhiyun 		return ret;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
ascot2e_write_reg(struct ascot2e_priv * priv,u8 reg,u8 val)147*4882a593Smuzhiyun static int ascot2e_write_reg(struct ascot2e_priv *priv, u8 reg, u8 val)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u8 tmp = val; /* see gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return ascot2e_write_regs(priv, reg, &tmp, 1);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
ascot2e_read_regs(struct ascot2e_priv * priv,u8 reg,u8 * val,u32 len)154*4882a593Smuzhiyun static int ascot2e_read_regs(struct ascot2e_priv *priv,
155*4882a593Smuzhiyun 			     u8 reg, u8 *val, u32 len)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	int ret;
158*4882a593Smuzhiyun 	struct i2c_msg msg[2] = {
159*4882a593Smuzhiyun 		{
160*4882a593Smuzhiyun 			.addr = priv->i2c_address,
161*4882a593Smuzhiyun 			.flags = 0,
162*4882a593Smuzhiyun 			.len = 1,
163*4882a593Smuzhiyun 			.buf = &reg,
164*4882a593Smuzhiyun 		}, {
165*4882a593Smuzhiyun 			.addr = priv->i2c_address,
166*4882a593Smuzhiyun 			.flags = I2C_M_RD,
167*4882a593Smuzhiyun 			.len = len,
168*4882a593Smuzhiyun 			.buf = val,
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 	};
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	ret = i2c_transfer(priv->i2c, &msg[0], 1);
173*4882a593Smuzhiyun 	if (ret >= 0 && ret != 1)
174*4882a593Smuzhiyun 		ret = -EREMOTEIO;
175*4882a593Smuzhiyun 	if (ret < 0) {
176*4882a593Smuzhiyun 		dev_warn(&priv->i2c->dev,
177*4882a593Smuzhiyun 			"%s: I2C rw failed=%d addr=%02x reg=%02x\n",
178*4882a593Smuzhiyun 			KBUILD_MODNAME, ret, priv->i2c_address, reg);
179*4882a593Smuzhiyun 		return ret;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 	ret = i2c_transfer(priv->i2c, &msg[1], 1);
182*4882a593Smuzhiyun 	if (ret >= 0 && ret != 1)
183*4882a593Smuzhiyun 		ret = -EREMOTEIO;
184*4882a593Smuzhiyun 	if (ret < 0) {
185*4882a593Smuzhiyun 		dev_warn(&priv->i2c->dev,
186*4882a593Smuzhiyun 			"%s: i2c rd failed=%d addr=%02x reg=%02x\n",
187*4882a593Smuzhiyun 			KBUILD_MODNAME, ret, priv->i2c_address, reg);
188*4882a593Smuzhiyun 		return ret;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 	ascot2e_i2c_debug(priv, reg, 0, val, len);
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
ascot2e_read_reg(struct ascot2e_priv * priv,u8 reg,u8 * val)194*4882a593Smuzhiyun static int ascot2e_read_reg(struct ascot2e_priv *priv, u8 reg, u8 *val)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	return ascot2e_read_regs(priv, reg, val, 1);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
ascot2e_set_reg_bits(struct ascot2e_priv * priv,u8 reg,u8 data,u8 mask)199*4882a593Smuzhiyun static int ascot2e_set_reg_bits(struct ascot2e_priv *priv,
200*4882a593Smuzhiyun 				u8 reg, u8 data, u8 mask)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	int res;
203*4882a593Smuzhiyun 	u8 rdata;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (mask != 0xff) {
206*4882a593Smuzhiyun 		res = ascot2e_read_reg(priv, reg, &rdata);
207*4882a593Smuzhiyun 		if (res != 0)
208*4882a593Smuzhiyun 			return res;
209*4882a593Smuzhiyun 		data = ((data & mask) | (rdata & (mask ^ 0xFF)));
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 	return ascot2e_write_reg(priv, reg, data);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
ascot2e_enter_power_save(struct ascot2e_priv * priv)214*4882a593Smuzhiyun static int ascot2e_enter_power_save(struct ascot2e_priv *priv)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	u8 data[2];
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
219*4882a593Smuzhiyun 	if (priv->state == STATE_SLEEP)
220*4882a593Smuzhiyun 		return 0;
221*4882a593Smuzhiyun 	data[0] = 0x00;
222*4882a593Smuzhiyun 	data[1] = 0x04;
223*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x14, data, 2);
224*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x50, 0x01);
225*4882a593Smuzhiyun 	priv->state = STATE_SLEEP;
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
ascot2e_leave_power_save(struct ascot2e_priv * priv)229*4882a593Smuzhiyun static int ascot2e_leave_power_save(struct ascot2e_priv *priv)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	u8 data[2] = { 0xFB, 0x0F };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
234*4882a593Smuzhiyun 	if (priv->state == STATE_ACTIVE)
235*4882a593Smuzhiyun 		return 0;
236*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x14, data, 2);
237*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x50, 0x00);
238*4882a593Smuzhiyun 	priv->state = STATE_ACTIVE;
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
ascot2e_init(struct dvb_frontend * fe)242*4882a593Smuzhiyun static int ascot2e_init(struct dvb_frontend *fe)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct ascot2e_priv *priv = fe->tuner_priv;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
247*4882a593Smuzhiyun 	return ascot2e_leave_power_save(priv);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
ascot2e_release(struct dvb_frontend * fe)250*4882a593Smuzhiyun static void ascot2e_release(struct dvb_frontend *fe)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct ascot2e_priv *priv = fe->tuner_priv;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
255*4882a593Smuzhiyun 	kfree(fe->tuner_priv);
256*4882a593Smuzhiyun 	fe->tuner_priv = NULL;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
ascot2e_sleep(struct dvb_frontend * fe)259*4882a593Smuzhiyun static int ascot2e_sleep(struct dvb_frontend *fe)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct ascot2e_priv *priv = fe->tuner_priv;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
264*4882a593Smuzhiyun 	ascot2e_enter_power_save(priv);
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
ascot2e_get_tv_system(struct dvb_frontend * fe)268*4882a593Smuzhiyun static enum ascot2e_tv_system_t ascot2e_get_tv_system(struct dvb_frontend *fe)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	enum ascot2e_tv_system_t system = ASCOT2E_DTV_UNKNOWN;
271*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
272*4882a593Smuzhiyun 	struct ascot2e_priv *priv = fe->tuner_priv;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (p->delivery_system == SYS_DVBT) {
275*4882a593Smuzhiyun 		if (p->bandwidth_hz <= 5000000)
276*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT_5;
277*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 6000000)
278*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT_6;
279*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 7000000)
280*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT_7;
281*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 8000000)
282*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT_8;
283*4882a593Smuzhiyun 		else {
284*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT_8;
285*4882a593Smuzhiyun 			p->bandwidth_hz = 8000000;
286*4882a593Smuzhiyun 		}
287*4882a593Smuzhiyun 	} else if (p->delivery_system == SYS_DVBT2) {
288*4882a593Smuzhiyun 		if (p->bandwidth_hz <= 5000000)
289*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT2_5;
290*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 6000000)
291*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT2_6;
292*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 7000000)
293*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT2_7;
294*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 8000000)
295*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT2_8;
296*4882a593Smuzhiyun 		else {
297*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBT2_8;
298*4882a593Smuzhiyun 			p->bandwidth_hz = 8000000;
299*4882a593Smuzhiyun 		}
300*4882a593Smuzhiyun 	} else if (p->delivery_system == SYS_DVBC_ANNEX_A) {
301*4882a593Smuzhiyun 		if (p->bandwidth_hz <= 6000000)
302*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBC_6;
303*4882a593Smuzhiyun 		else if (p->bandwidth_hz <= 8000000)
304*4882a593Smuzhiyun 			system = ASCOT2E_DTV_DVBC_8;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev,
307*4882a593Smuzhiyun 		"%s(): ASCOT2E DTV system %d (delsys %d, bandwidth %d)\n",
308*4882a593Smuzhiyun 		__func__, (int)system, p->delivery_system, p->bandwidth_hz);
309*4882a593Smuzhiyun 	return system;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
ascot2e_set_params(struct dvb_frontend * fe)312*4882a593Smuzhiyun static int ascot2e_set_params(struct dvb_frontend *fe)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	u8 data[10];
315*4882a593Smuzhiyun 	u32 frequency;
316*4882a593Smuzhiyun 	enum ascot2e_tv_system_t tv_system;
317*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
318*4882a593Smuzhiyun 	struct ascot2e_priv *priv = fe->tuner_priv;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	dev_dbg(&priv->i2c->dev, "%s(): tune frequency %dkHz\n",
321*4882a593Smuzhiyun 		__func__, p->frequency / 1000);
322*4882a593Smuzhiyun 	tv_system = ascot2e_get_tv_system(fe);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (tv_system == ASCOT2E_DTV_UNKNOWN) {
325*4882a593Smuzhiyun 		dev_dbg(&priv->i2c->dev, "%s(): unknown DTV system\n",
326*4882a593Smuzhiyun 			__func__);
327*4882a593Smuzhiyun 		return -EINVAL;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 	if (priv->set_tuner)
330*4882a593Smuzhiyun 		priv->set_tuner(priv->set_tuner_data, 1);
331*4882a593Smuzhiyun 	frequency = roundup(p->frequency / 1000, 25);
332*4882a593Smuzhiyun 	if (priv->state == STATE_SLEEP)
333*4882a593Smuzhiyun 		ascot2e_leave_power_save(priv);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* IF_OUT_SEL / AGC_SEL setting */
336*4882a593Smuzhiyun 	data[0] = 0x00;
337*4882a593Smuzhiyun 	if (ascot2e_sett[tv_system].agc_sel != ASCOT2E_AUTO) {
338*4882a593Smuzhiyun 		/* AGC pin setting from parameter table */
339*4882a593Smuzhiyun 		data[0] |= (u8)(
340*4882a593Smuzhiyun 			(ascot2e_sett[tv_system].agc_sel & 0x03) << 3);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 	if (ascot2e_sett[tv_system].if_out_sel != ASCOT2E_AUTO) {
343*4882a593Smuzhiyun 		/* IFOUT pin setting from parameter table */
344*4882a593Smuzhiyun 		data[0] |= (u8)(
345*4882a593Smuzhiyun 			(ascot2e_sett[tv_system].if_out_sel & 0x01) << 2);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 	/* Set bit[4:2] only */
348*4882a593Smuzhiyun 	ascot2e_set_reg_bits(priv, 0x05, data[0], 0x1c);
349*4882a593Smuzhiyun 	/* 0x06 - 0x0F */
350*4882a593Smuzhiyun 	/* REF_R setting (0x06) */
351*4882a593Smuzhiyun 	if (tv_system == ASCOT2E_DTV_DVBC_6 ||
352*4882a593Smuzhiyun 			tv_system == ASCOT2E_DTV_DVBC_8) {
353*4882a593Smuzhiyun 		/* xtal, xtal*2 */
354*4882a593Smuzhiyun 		data[0] = (frequency > 500000) ? 16 : 32;
355*4882a593Smuzhiyun 	} else {
356*4882a593Smuzhiyun 		/* xtal/8, xtal/4 */
357*4882a593Smuzhiyun 		data[0] = (frequency > 500000) ? 2 : 4;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	/* XOSC_SEL=100uA */
360*4882a593Smuzhiyun 	data[1] = 0x04;
361*4882a593Smuzhiyun 	/* KBW setting (0x08), KC0 setting (0x09), KC1 setting (0x0A) */
362*4882a593Smuzhiyun 	if (tv_system == ASCOT2E_DTV_DVBC_6 ||
363*4882a593Smuzhiyun 			tv_system == ASCOT2E_DTV_DVBC_8) {
364*4882a593Smuzhiyun 		data[2] = 18;
365*4882a593Smuzhiyun 		data[3] = 120;
366*4882a593Smuzhiyun 		data[4] = 20;
367*4882a593Smuzhiyun 	} else {
368*4882a593Smuzhiyun 		data[2] = 48;
369*4882a593Smuzhiyun 		data[3] = 10;
370*4882a593Smuzhiyun 		data[4] = 30;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 	/* ORDER/R2_RANGE/R2_BANK/C2_BANK setting (0x0B) */
373*4882a593Smuzhiyun 	if (tv_system == ASCOT2E_DTV_DVBC_6 ||
374*4882a593Smuzhiyun 			tv_system == ASCOT2E_DTV_DVBC_8)
375*4882a593Smuzhiyun 		data[5] = (frequency > 500000) ? 0x08 : 0x0c;
376*4882a593Smuzhiyun 	else
377*4882a593Smuzhiyun 		data[5] = (frequency > 500000) ? 0x30 : 0x38;
378*4882a593Smuzhiyun 	/* Set MIX_OLL (0x0C) value from parameter table */
379*4882a593Smuzhiyun 	data[6] = ascot2e_sett[tv_system].mix_oll;
380*4882a593Smuzhiyun 	/* Set RF_GAIN (0x0D) setting from parameter table */
381*4882a593Smuzhiyun 	if (ascot2e_sett[tv_system].rf_gain == ASCOT2E_AUTO) {
382*4882a593Smuzhiyun 		/* RF_GAIN auto control enable */
383*4882a593Smuzhiyun 		ascot2e_write_reg(priv, 0x4E, 0x01);
384*4882a593Smuzhiyun 		/* RF_GAIN Default value */
385*4882a593Smuzhiyun 		data[7] = 0x00;
386*4882a593Smuzhiyun 	} else {
387*4882a593Smuzhiyun 		/* RF_GAIN auto control disable */
388*4882a593Smuzhiyun 		ascot2e_write_reg(priv, 0x4E, 0x00);
389*4882a593Smuzhiyun 		data[7] = ascot2e_sett[tv_system].rf_gain;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 	/* Set IF_BPF_GC/FIF_OFFSET (0x0E) value from parameter table */
392*4882a593Smuzhiyun 	data[8] = (u8)((ascot2e_sett[tv_system].fif_offset << 3) |
393*4882a593Smuzhiyun 		(ascot2e_sett[tv_system].if_bpf_gc & 0x07));
394*4882a593Smuzhiyun 	/* Set BW_OFFSET (0x0F) value from parameter table */
395*4882a593Smuzhiyun 	data[9] = ascot2e_sett[tv_system].bw_offset;
396*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x06, data, 10);
397*4882a593Smuzhiyun 	/*
398*4882a593Smuzhiyun 	 * 0x45 - 0x47
399*4882a593Smuzhiyun 	 * LNA optimization setting
400*4882a593Smuzhiyun 	 * RF_LNA_DIST1-5, RF_LNA_CM
401*4882a593Smuzhiyun 	 */
402*4882a593Smuzhiyun 	if (tv_system == ASCOT2E_DTV_DVBC_6 ||
403*4882a593Smuzhiyun 			tv_system == ASCOT2E_DTV_DVBC_8) {
404*4882a593Smuzhiyun 		data[0] = 0x0F;
405*4882a593Smuzhiyun 		data[1] = 0x00;
406*4882a593Smuzhiyun 		data[2] = 0x01;
407*4882a593Smuzhiyun 	} else {
408*4882a593Smuzhiyun 		data[0] = 0x0F;
409*4882a593Smuzhiyun 		data[1] = 0x00;
410*4882a593Smuzhiyun 		data[2] = 0x03;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x45, data, 3);
413*4882a593Smuzhiyun 	/* 0x49 - 0x4A
414*4882a593Smuzhiyun 	 Set RF_OLDET_ENX/RF_OLDET_OLL value from parameter table */
415*4882a593Smuzhiyun 	data[0] = ascot2e_sett[tv_system].rf_oldet;
416*4882a593Smuzhiyun 	/* Set IF_BPF_F0 value from parameter table */
417*4882a593Smuzhiyun 	data[1] = ascot2e_sett[tv_system].if_bpf_f0;
418*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x49, data, 2);
419*4882a593Smuzhiyun 	/*
420*4882a593Smuzhiyun 	 * Tune now
421*4882a593Smuzhiyun 	 * RFAGC fast mode / RFAGC auto control enable
422*4882a593Smuzhiyun 	 * (set bit[7], bit[5:4] only)
423*4882a593Smuzhiyun 	 * vco_cal = 1, set MIX_OL_CPU_EN
424*4882a593Smuzhiyun 	 */
425*4882a593Smuzhiyun 	ascot2e_set_reg_bits(priv, 0x0c, 0x90, 0xb0);
426*4882a593Smuzhiyun 	/* Logic wake up, CPU wake up */
427*4882a593Smuzhiyun 	data[0] = 0xc4;
428*4882a593Smuzhiyun 	data[1] = 0x40;
429*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x03, data, 2);
430*4882a593Smuzhiyun 	/* 0x10 - 0x14 */
431*4882a593Smuzhiyun 	data[0] = (u8)(frequency & 0xFF);         /* 0x10: FRF_L */
432*4882a593Smuzhiyun 	data[1] = (u8)((frequency >> 8) & 0xFF);  /* 0x11: FRF_M */
433*4882a593Smuzhiyun 	data[2] = (u8)((frequency >> 16) & 0x0F); /* 0x12: FRF_H (bit[3:0]) */
434*4882a593Smuzhiyun 	/* 0x12: BW (bit[5:4]) */
435*4882a593Smuzhiyun 	data[2] |= (u8)(ascot2e_sett[tv_system].bw << 4);
436*4882a593Smuzhiyun 	data[3] = 0xFF; /* 0x13: VCO calibration enable */
437*4882a593Smuzhiyun 	data[4] = 0xFF; /* 0x14: Analog block enable */
438*4882a593Smuzhiyun 	/* Tune (Burst write) */
439*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x10, data, 5);
440*4882a593Smuzhiyun 	msleep(50);
441*4882a593Smuzhiyun 	/* CPU deep sleep */
442*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x04, 0x00);
443*4882a593Smuzhiyun 	/* Logic sleep */
444*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x03, 0xC0);
445*4882a593Smuzhiyun 	/* RFAGC normal mode (set bit[5:4] only) */
446*4882a593Smuzhiyun 	ascot2e_set_reg_bits(priv, 0x0C, 0x00, 0x30);
447*4882a593Smuzhiyun 	priv->frequency = frequency;
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
ascot2e_get_frequency(struct dvb_frontend * fe,u32 * frequency)451*4882a593Smuzhiyun static int ascot2e_get_frequency(struct dvb_frontend *fe, u32 *frequency)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct ascot2e_priv *priv = fe->tuner_priv;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	*frequency = priv->frequency * 1000;
456*4882a593Smuzhiyun 	return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static const struct dvb_tuner_ops ascot2e_tuner_ops = {
460*4882a593Smuzhiyun 	.info = {
461*4882a593Smuzhiyun 		.name = "Sony ASCOT2E",
462*4882a593Smuzhiyun 		.frequency_min_hz  =    1 * MHz,
463*4882a593Smuzhiyun 		.frequency_max_hz  = 1200 * MHz,
464*4882a593Smuzhiyun 		.frequency_step_hz =   25 * kHz,
465*4882a593Smuzhiyun 	},
466*4882a593Smuzhiyun 	.init = ascot2e_init,
467*4882a593Smuzhiyun 	.release = ascot2e_release,
468*4882a593Smuzhiyun 	.sleep = ascot2e_sleep,
469*4882a593Smuzhiyun 	.set_params = ascot2e_set_params,
470*4882a593Smuzhiyun 	.get_frequency = ascot2e_get_frequency,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
ascot2e_attach(struct dvb_frontend * fe,const struct ascot2e_config * config,struct i2c_adapter * i2c)473*4882a593Smuzhiyun struct dvb_frontend *ascot2e_attach(struct dvb_frontend *fe,
474*4882a593Smuzhiyun 				    const struct ascot2e_config *config,
475*4882a593Smuzhiyun 				    struct i2c_adapter *i2c)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	u8 data[4];
478*4882a593Smuzhiyun 	struct ascot2e_priv *priv = NULL;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	priv = kzalloc(sizeof(struct ascot2e_priv), GFP_KERNEL);
481*4882a593Smuzhiyun 	if (priv == NULL)
482*4882a593Smuzhiyun 		return NULL;
483*4882a593Smuzhiyun 	priv->i2c_address = (config->i2c_address >> 1);
484*4882a593Smuzhiyun 	priv->i2c = i2c;
485*4882a593Smuzhiyun 	priv->set_tuner_data = config->set_tuner_priv;
486*4882a593Smuzhiyun 	priv->set_tuner = config->set_tuner_callback;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
489*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 1);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* 16 MHz xTal frequency */
492*4882a593Smuzhiyun 	data[0] = 16;
493*4882a593Smuzhiyun 	/* VCO current setting */
494*4882a593Smuzhiyun 	data[1] = 0x06;
495*4882a593Smuzhiyun 	/* Logic wake up, CPU boot */
496*4882a593Smuzhiyun 	data[2] = 0xC4;
497*4882a593Smuzhiyun 	data[3] = 0x40;
498*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x01, data, 4);
499*4882a593Smuzhiyun 	/* RFVGA optimization setting (RF_DIST0 - RF_DIST2) */
500*4882a593Smuzhiyun 	data[0] = 0x10;
501*4882a593Smuzhiyun 	data[1] = 0x3F;
502*4882a593Smuzhiyun 	data[2] = 0x25;
503*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x22, data, 3);
504*4882a593Smuzhiyun 	/* PLL mode setting */
505*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x28, 0x1e);
506*4882a593Smuzhiyun 	/* RSSI setting */
507*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x59, 0x04);
508*4882a593Smuzhiyun 	/* TODO check CPU HW error state here */
509*4882a593Smuzhiyun 	msleep(80);
510*4882a593Smuzhiyun 	/* Xtal oscillator current control setting */
511*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x4c, 0x01);
512*4882a593Smuzhiyun 	/* XOSC_SEL=100uA */
513*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x07, 0x04);
514*4882a593Smuzhiyun 	/* CPU deep sleep */
515*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x04, 0x00);
516*4882a593Smuzhiyun 	/* Logic sleep */
517*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x03, 0xc0);
518*4882a593Smuzhiyun 	/* Power save setting */
519*4882a593Smuzhiyun 	data[0] = 0x00;
520*4882a593Smuzhiyun 	data[1] = 0x04;
521*4882a593Smuzhiyun 	ascot2e_write_regs(priv, 0x14, data, 2);
522*4882a593Smuzhiyun 	ascot2e_write_reg(priv, 0x50, 0x01);
523*4882a593Smuzhiyun 	priv->state = STATE_SLEEP;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (fe->ops.i2c_gate_ctrl)
526*4882a593Smuzhiyun 		fe->ops.i2c_gate_ctrl(fe, 0);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	memcpy(&fe->ops.tuner_ops, &ascot2e_tuner_ops,
529*4882a593Smuzhiyun 				sizeof(struct dvb_tuner_ops));
530*4882a593Smuzhiyun 	fe->tuner_priv = priv;
531*4882a593Smuzhiyun 	dev_info(&priv->i2c->dev,
532*4882a593Smuzhiyun 		"Sony ASCOT2E attached on addr=%x at I2C adapter %p\n",
533*4882a593Smuzhiyun 		priv->i2c_address, priv->i2c);
534*4882a593Smuzhiyun 	return fe;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun EXPORT_SYMBOL(ascot2e_attach);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun MODULE_DESCRIPTION("Sony ASCOT2E terr/cab tuner driver");
539*4882a593Smuzhiyun MODULE_AUTHOR("info@netup.ru");
540*4882a593Smuzhiyun MODULE_LICENSE("GPL");
541