1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Afatech AF9033 demodulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
6*4882a593Smuzhiyun * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "af9033_priv.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun struct af9033_dev {
12*4882a593Smuzhiyun struct i2c_client *client;
13*4882a593Smuzhiyun struct regmap *regmap;
14*4882a593Smuzhiyun struct dvb_frontend fe;
15*4882a593Smuzhiyun struct af9033_config cfg;
16*4882a593Smuzhiyun bool is_af9035;
17*4882a593Smuzhiyun bool is_it9135;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun u32 bandwidth_hz;
20*4882a593Smuzhiyun bool ts_mode_parallel;
21*4882a593Smuzhiyun bool ts_mode_serial;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum fe_status fe_status;
24*4882a593Smuzhiyun u64 post_bit_error_prev; /* for old read_ber we return (curr - prev) */
25*4882a593Smuzhiyun u64 post_bit_error;
26*4882a593Smuzhiyun u64 post_bit_count;
27*4882a593Smuzhiyun u64 error_block_count;
28*4882a593Smuzhiyun u64 total_block_count;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Write reg val table using reg addr auto increment */
af9033_wr_reg_val_tab(struct af9033_dev * dev,const struct reg_val * tab,int tab_len)32*4882a593Smuzhiyun static int af9033_wr_reg_val_tab(struct af9033_dev *dev,
33*4882a593Smuzhiyun const struct reg_val *tab, int tab_len)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct i2c_client *client = dev->client;
36*4882a593Smuzhiyun #define MAX_TAB_LEN 212
37*4882a593Smuzhiyun int ret, i, j;
38*4882a593Smuzhiyun u8 buf[1 + MAX_TAB_LEN];
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun dev_dbg(&client->dev, "tab_len=%d\n", tab_len);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun if (tab_len > sizeof(buf)) {
43*4882a593Smuzhiyun dev_warn(&client->dev, "tab len %d is too big\n", tab_len);
44*4882a593Smuzhiyun return -EINVAL;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun for (i = 0, j = 0; i < tab_len; i++) {
48*4882a593Smuzhiyun buf[j] = tab[i].val;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1) {
51*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, tab[i].reg - j,
52*4882a593Smuzhiyun buf, j + 1);
53*4882a593Smuzhiyun if (ret)
54*4882a593Smuzhiyun goto err;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun j = 0;
57*4882a593Smuzhiyun } else {
58*4882a593Smuzhiyun j++;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return 0;
63*4882a593Smuzhiyun err:
64*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
65*4882a593Smuzhiyun return ret;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
af9033_init(struct dvb_frontend * fe)68*4882a593Smuzhiyun static int af9033_init(struct dvb_frontend *fe)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
71*4882a593Smuzhiyun struct i2c_client *client = dev->client;
72*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
73*4882a593Smuzhiyun int ret, i, len;
74*4882a593Smuzhiyun unsigned int utmp;
75*4882a593Smuzhiyun const struct reg_val *init;
76*4882a593Smuzhiyun u8 buf[4];
77*4882a593Smuzhiyun struct reg_val_mask tab[] = {
78*4882a593Smuzhiyun { 0x80fb24, 0x00, 0x08 },
79*4882a593Smuzhiyun { 0x80004c, 0x00, 0xff },
80*4882a593Smuzhiyun { 0x00f641, dev->cfg.tuner, 0xff },
81*4882a593Smuzhiyun { 0x80f5ca, 0x01, 0x01 },
82*4882a593Smuzhiyun { 0x80f715, 0x01, 0x01 },
83*4882a593Smuzhiyun { 0x00f41f, 0x04, 0x04 },
84*4882a593Smuzhiyun { 0x00f41a, 0x01, 0x01 },
85*4882a593Smuzhiyun { 0x80f731, 0x00, 0x01 },
86*4882a593Smuzhiyun { 0x00d91e, 0x00, 0x01 },
87*4882a593Smuzhiyun { 0x00d919, 0x00, 0x01 },
88*4882a593Smuzhiyun { 0x80f732, 0x00, 0x01 },
89*4882a593Smuzhiyun { 0x00d91f, 0x00, 0x01 },
90*4882a593Smuzhiyun { 0x00d91a, 0x00, 0x01 },
91*4882a593Smuzhiyun { 0x80f730, 0x00, 0x01 },
92*4882a593Smuzhiyun { 0x80f778, 0x00, 0xff },
93*4882a593Smuzhiyun { 0x80f73c, 0x01, 0x01 },
94*4882a593Smuzhiyun { 0x80f776, 0x00, 0x01 },
95*4882a593Smuzhiyun { 0x00d8fd, 0x01, 0xff },
96*4882a593Smuzhiyun { 0x00d830, 0x01, 0xff },
97*4882a593Smuzhiyun { 0x00d831, 0x00, 0xff },
98*4882a593Smuzhiyun { 0x00d832, 0x00, 0xff },
99*4882a593Smuzhiyun { 0x80f985, dev->ts_mode_serial, 0x01 },
100*4882a593Smuzhiyun { 0x80f986, dev->ts_mode_parallel, 0x01 },
101*4882a593Smuzhiyun { 0x00d827, 0x00, 0xff },
102*4882a593Smuzhiyun { 0x00d829, 0x00, 0xff },
103*4882a593Smuzhiyun { 0x800045, dev->cfg.adc_multiplier, 0xff },
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Main clk control */
109*4882a593Smuzhiyun utmp = div_u64((u64)dev->cfg.clock * 0x80000, 1000000);
110*4882a593Smuzhiyun buf[0] = (utmp >> 0) & 0xff;
111*4882a593Smuzhiyun buf[1] = (utmp >> 8) & 0xff;
112*4882a593Smuzhiyun buf[2] = (utmp >> 16) & 0xff;
113*4882a593Smuzhiyun buf[3] = (utmp >> 24) & 0xff;
114*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x800025, buf, 4);
115*4882a593Smuzhiyun if (ret)
116*4882a593Smuzhiyun goto err;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun dev_dbg(&client->dev, "clk=%u clk_cw=%08x\n", dev->cfg.clock, utmp);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* ADC clk control */
121*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
122*4882a593Smuzhiyun if (clock_adc_lut[i].clock == dev->cfg.clock)
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun if (i == ARRAY_SIZE(clock_adc_lut)) {
126*4882a593Smuzhiyun dev_err(&client->dev, "Couldn't find ADC config for clock %d\n",
127*4882a593Smuzhiyun dev->cfg.clock);
128*4882a593Smuzhiyun goto err;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun utmp = div_u64((u64)clock_adc_lut[i].adc * 0x80000, 1000000);
132*4882a593Smuzhiyun buf[0] = (utmp >> 0) & 0xff;
133*4882a593Smuzhiyun buf[1] = (utmp >> 8) & 0xff;
134*4882a593Smuzhiyun buf[2] = (utmp >> 16) & 0xff;
135*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x80f1cd, buf, 3);
136*4882a593Smuzhiyun if (ret)
137*4882a593Smuzhiyun goto err;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun dev_dbg(&client->dev, "adc=%u adc_cw=%06x\n",
140*4882a593Smuzhiyun clock_adc_lut[i].adc, utmp);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Config register table */
143*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tab); i++) {
144*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, tab[i].reg, tab[i].mask,
145*4882a593Smuzhiyun tab[i].val);
146*4882a593Smuzhiyun if (ret)
147*4882a593Smuzhiyun goto err;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Demod clk output */
151*4882a593Smuzhiyun if (dev->cfg.dyn0_clk) {
152*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x80fba8, 0x00);
153*4882a593Smuzhiyun if (ret)
154*4882a593Smuzhiyun goto err;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* TS interface */
158*4882a593Smuzhiyun if (dev->cfg.ts_mode == AF9033_TS_MODE_USB) {
159*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f9a5, 0x01, 0x00);
160*4882a593Smuzhiyun if (ret)
161*4882a593Smuzhiyun goto err;
162*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f9b5, 0x01, 0x01);
163*4882a593Smuzhiyun if (ret)
164*4882a593Smuzhiyun goto err;
165*4882a593Smuzhiyun } else {
166*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f990, 0x01, 0x00);
167*4882a593Smuzhiyun if (ret)
168*4882a593Smuzhiyun goto err;
169*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f9b5, 0x01, 0x00);
170*4882a593Smuzhiyun if (ret)
171*4882a593Smuzhiyun goto err;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Demod core settings */
175*4882a593Smuzhiyun dev_dbg(&client->dev, "load ofsm settings\n");
176*4882a593Smuzhiyun switch (dev->cfg.tuner) {
177*4882a593Smuzhiyun case AF9033_TUNER_IT9135_38:
178*4882a593Smuzhiyun case AF9033_TUNER_IT9135_51:
179*4882a593Smuzhiyun case AF9033_TUNER_IT9135_52:
180*4882a593Smuzhiyun len = ARRAY_SIZE(ofsm_init_it9135_v1);
181*4882a593Smuzhiyun init = ofsm_init_it9135_v1;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case AF9033_TUNER_IT9135_60:
184*4882a593Smuzhiyun case AF9033_TUNER_IT9135_61:
185*4882a593Smuzhiyun case AF9033_TUNER_IT9135_62:
186*4882a593Smuzhiyun len = ARRAY_SIZE(ofsm_init_it9135_v2);
187*4882a593Smuzhiyun init = ofsm_init_it9135_v2;
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun default:
190*4882a593Smuzhiyun len = ARRAY_SIZE(ofsm_init);
191*4882a593Smuzhiyun init = ofsm_init;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = af9033_wr_reg_val_tab(dev, init, len);
196*4882a593Smuzhiyun if (ret)
197*4882a593Smuzhiyun goto err;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Demod tuner specific settings */
200*4882a593Smuzhiyun dev_dbg(&client->dev, "load tuner specific settings\n");
201*4882a593Smuzhiyun switch (dev->cfg.tuner) {
202*4882a593Smuzhiyun case AF9033_TUNER_TUA9001:
203*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_tua9001);
204*4882a593Smuzhiyun init = tuner_init_tua9001;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case AF9033_TUNER_FC0011:
207*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_fc0011);
208*4882a593Smuzhiyun init = tuner_init_fc0011;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case AF9033_TUNER_MXL5007T:
211*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_mxl5007t);
212*4882a593Smuzhiyun init = tuner_init_mxl5007t;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case AF9033_TUNER_TDA18218:
215*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_tda18218);
216*4882a593Smuzhiyun init = tuner_init_tda18218;
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case AF9033_TUNER_FC2580:
219*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_fc2580);
220*4882a593Smuzhiyun init = tuner_init_fc2580;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun case AF9033_TUNER_FC0012:
223*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_fc0012);
224*4882a593Smuzhiyun init = tuner_init_fc0012;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case AF9033_TUNER_IT9135_38:
227*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_it9135_38);
228*4882a593Smuzhiyun init = tuner_init_it9135_38;
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case AF9033_TUNER_IT9135_51:
231*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_it9135_51);
232*4882a593Smuzhiyun init = tuner_init_it9135_51;
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun case AF9033_TUNER_IT9135_52:
235*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_it9135_52);
236*4882a593Smuzhiyun init = tuner_init_it9135_52;
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case AF9033_TUNER_IT9135_60:
239*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_it9135_60);
240*4882a593Smuzhiyun init = tuner_init_it9135_60;
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case AF9033_TUNER_IT9135_61:
243*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_it9135_61);
244*4882a593Smuzhiyun init = tuner_init_it9135_61;
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun case AF9033_TUNER_IT9135_62:
247*4882a593Smuzhiyun len = ARRAY_SIZE(tuner_init_it9135_62);
248*4882a593Smuzhiyun init = tuner_init_it9135_62;
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun default:
251*4882a593Smuzhiyun dev_dbg(&client->dev, "unsupported tuner ID=%d\n",
252*4882a593Smuzhiyun dev->cfg.tuner);
253*4882a593Smuzhiyun ret = -ENODEV;
254*4882a593Smuzhiyun goto err;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = af9033_wr_reg_val_tab(dev, init, len);
258*4882a593Smuzhiyun if (ret)
259*4882a593Smuzhiyun goto err;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (dev->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
262*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x00d91c, 0x01, 0x01);
263*4882a593Smuzhiyun if (ret)
264*4882a593Smuzhiyun goto err;
265*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x00d917, 0x01, 0x00);
266*4882a593Smuzhiyun if (ret)
267*4882a593Smuzhiyun goto err;
268*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x00d916, 0x01, 0x00);
269*4882a593Smuzhiyun if (ret)
270*4882a593Smuzhiyun goto err;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun switch (dev->cfg.tuner) {
274*4882a593Smuzhiyun case AF9033_TUNER_IT9135_60:
275*4882a593Smuzhiyun case AF9033_TUNER_IT9135_61:
276*4882a593Smuzhiyun case AF9033_TUNER_IT9135_62:
277*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x800000, 0x01);
278*4882a593Smuzhiyun if (ret)
279*4882a593Smuzhiyun goto err;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun dev->bandwidth_hz = 0; /* Force to program all parameters */
283*4882a593Smuzhiyun /* Init stats here in order signal app which stats are supported */
284*4882a593Smuzhiyun c->strength.len = 1;
285*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
286*4882a593Smuzhiyun c->cnr.len = 1;
287*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
288*4882a593Smuzhiyun c->block_count.len = 1;
289*4882a593Smuzhiyun c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
290*4882a593Smuzhiyun c->block_error.len = 1;
291*4882a593Smuzhiyun c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
292*4882a593Smuzhiyun c->post_bit_count.len = 1;
293*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
294*4882a593Smuzhiyun c->post_bit_error.len = 1;
295*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun err:
299*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
300*4882a593Smuzhiyun return ret;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
af9033_sleep(struct dvb_frontend * fe)303*4882a593Smuzhiyun static int af9033_sleep(struct dvb_frontend *fe)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
306*4882a593Smuzhiyun struct i2c_client *client = dev->client;
307*4882a593Smuzhiyun int ret;
308*4882a593Smuzhiyun unsigned int utmp;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x80004c, 0x01);
313*4882a593Smuzhiyun if (ret)
314*4882a593Smuzhiyun goto err;
315*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x800000, 0x00);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun goto err;
318*4882a593Smuzhiyun ret = regmap_read_poll_timeout(dev->regmap, 0x80004c, utmp, utmp == 0,
319*4882a593Smuzhiyun 5000, 1000000);
320*4882a593Smuzhiyun if (ret)
321*4882a593Smuzhiyun goto err;
322*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80fb24, 0x08, 0x08);
323*4882a593Smuzhiyun if (ret)
324*4882a593Smuzhiyun goto err;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Prevent current leak by setting TS interface to parallel mode */
327*4882a593Smuzhiyun if (dev->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
328*4882a593Smuzhiyun /* Enable parallel TS */
329*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x00d917, 0x01, 0x00);
330*4882a593Smuzhiyun if (ret)
331*4882a593Smuzhiyun goto err;
332*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x00d916, 0x01, 0x01);
333*4882a593Smuzhiyun if (ret)
334*4882a593Smuzhiyun goto err;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun err:
339*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
af9033_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fesettings)343*4882a593Smuzhiyun static int af9033_get_tune_settings(struct dvb_frontend *fe,
344*4882a593Smuzhiyun struct dvb_frontend_tune_settings *fesettings)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun /* 800 => 2000 because IT9135 v2 is slow to gain lock */
347*4882a593Smuzhiyun fesettings->min_delay_ms = 2000;
348*4882a593Smuzhiyun fesettings->step_size = 0;
349*4882a593Smuzhiyun fesettings->max_drift = 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
af9033_set_frontend(struct dvb_frontend * fe)354*4882a593Smuzhiyun static int af9033_set_frontend(struct dvb_frontend *fe)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
357*4882a593Smuzhiyun struct i2c_client *client = dev->client;
358*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
359*4882a593Smuzhiyun int ret, i;
360*4882a593Smuzhiyun unsigned int utmp, adc_freq;
361*4882a593Smuzhiyun u8 tmp, buf[3], bandwidth_reg_val;
362*4882a593Smuzhiyun u32 if_frequency;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun dev_dbg(&client->dev, "frequency=%u bandwidth_hz=%u\n",
365*4882a593Smuzhiyun c->frequency, c->bandwidth_hz);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Check bandwidth */
368*4882a593Smuzhiyun switch (c->bandwidth_hz) {
369*4882a593Smuzhiyun case 6000000:
370*4882a593Smuzhiyun bandwidth_reg_val = 0x00;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun case 7000000:
373*4882a593Smuzhiyun bandwidth_reg_val = 0x01;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case 8000000:
376*4882a593Smuzhiyun bandwidth_reg_val = 0x02;
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun default:
379*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid bandwidth_hz\n");
380*4882a593Smuzhiyun ret = -EINVAL;
381*4882a593Smuzhiyun goto err;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Program tuner */
385*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params)
386*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Coefficients */
389*4882a593Smuzhiyun if (c->bandwidth_hz != dev->bandwidth_hz) {
390*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(coeff_lut); i++) {
391*4882a593Smuzhiyun if (coeff_lut[i].clock == dev->cfg.clock &&
392*4882a593Smuzhiyun coeff_lut[i].bandwidth_hz == c->bandwidth_hz) {
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun if (i == ARRAY_SIZE(coeff_lut)) {
397*4882a593Smuzhiyun dev_err(&client->dev,
398*4882a593Smuzhiyun "Couldn't find config for clock %u\n",
399*4882a593Smuzhiyun dev->cfg.clock);
400*4882a593Smuzhiyun ret = -EINVAL;
401*4882a593Smuzhiyun goto err;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x800001, coeff_lut[i].val,
405*4882a593Smuzhiyun sizeof(coeff_lut[i].val));
406*4882a593Smuzhiyun if (ret)
407*4882a593Smuzhiyun goto err;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* IF frequency control */
411*4882a593Smuzhiyun if (c->bandwidth_hz != dev->bandwidth_hz) {
412*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
413*4882a593Smuzhiyun if (clock_adc_lut[i].clock == dev->cfg.clock)
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun if (i == ARRAY_SIZE(clock_adc_lut)) {
417*4882a593Smuzhiyun dev_err(&client->dev,
418*4882a593Smuzhiyun "Couldn't find ADC clock for clock %u\n",
419*4882a593Smuzhiyun dev->cfg.clock);
420*4882a593Smuzhiyun ret = -EINVAL;
421*4882a593Smuzhiyun goto err;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun adc_freq = clock_adc_lut[i].adc;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (dev->cfg.adc_multiplier == AF9033_ADC_MULTIPLIER_2X)
426*4882a593Smuzhiyun adc_freq = 2 * adc_freq;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Get used IF frequency */
429*4882a593Smuzhiyun if (fe->ops.tuner_ops.get_if_frequency)
430*4882a593Smuzhiyun fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
431*4882a593Smuzhiyun else
432*4882a593Smuzhiyun if_frequency = 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun utmp = DIV_ROUND_CLOSEST_ULL((u64)if_frequency * 0x800000,
435*4882a593Smuzhiyun adc_freq);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (!dev->cfg.spec_inv && if_frequency)
438*4882a593Smuzhiyun utmp = 0x800000 - utmp;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun buf[0] = (utmp >> 0) & 0xff;
441*4882a593Smuzhiyun buf[1] = (utmp >> 8) & 0xff;
442*4882a593Smuzhiyun buf[2] = (utmp >> 16) & 0xff;
443*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x800029, buf, 3);
444*4882a593Smuzhiyun if (ret)
445*4882a593Smuzhiyun goto err;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun dev_dbg(&client->dev, "if_frequency_cw=%06x\n", utmp);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun dev->bandwidth_hz = c->bandwidth_hz;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f904, 0x03,
453*4882a593Smuzhiyun bandwidth_reg_val);
454*4882a593Smuzhiyun if (ret)
455*4882a593Smuzhiyun goto err;
456*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x800040, 0x00);
457*4882a593Smuzhiyun if (ret)
458*4882a593Smuzhiyun goto err;
459*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x800047, 0x00);
460*4882a593Smuzhiyun if (ret)
461*4882a593Smuzhiyun goto err;
462*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f999, 0x01, 0x00);
463*4882a593Smuzhiyun if (ret)
464*4882a593Smuzhiyun goto err;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (c->frequency <= 230000000)
467*4882a593Smuzhiyun tmp = 0x00; /* VHF */
468*4882a593Smuzhiyun else
469*4882a593Smuzhiyun tmp = 0x01; /* UHF */
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x80004b, tmp);
472*4882a593Smuzhiyun if (ret)
473*4882a593Smuzhiyun goto err;
474*4882a593Smuzhiyun /* Reset FSM */
475*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x800000, 0x00);
476*4882a593Smuzhiyun if (ret)
477*4882a593Smuzhiyun goto err;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun err:
481*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
af9033_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * c)485*4882a593Smuzhiyun static int af9033_get_frontend(struct dvb_frontend *fe,
486*4882a593Smuzhiyun struct dtv_frontend_properties *c)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
489*4882a593Smuzhiyun struct i2c_client *client = dev->client;
490*4882a593Smuzhiyun int ret;
491*4882a593Smuzhiyun u8 buf[8];
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Read all needed TPS registers */
496*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x80f900, buf, 8);
497*4882a593Smuzhiyun if (ret)
498*4882a593Smuzhiyun goto err;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun switch ((buf[0] >> 0) & 3) {
501*4882a593Smuzhiyun case 0:
502*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
503*4882a593Smuzhiyun break;
504*4882a593Smuzhiyun case 1:
505*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_8K;
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun switch ((buf[1] >> 0) & 3) {
510*4882a593Smuzhiyun case 0:
511*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun case 1:
514*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_16;
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun case 2:
517*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_8;
518*4882a593Smuzhiyun break;
519*4882a593Smuzhiyun case 3:
520*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_4;
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun switch ((buf[2] >> 0) & 7) {
525*4882a593Smuzhiyun case 0:
526*4882a593Smuzhiyun c->hierarchy = HIERARCHY_NONE;
527*4882a593Smuzhiyun break;
528*4882a593Smuzhiyun case 1:
529*4882a593Smuzhiyun c->hierarchy = HIERARCHY_1;
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun case 2:
532*4882a593Smuzhiyun c->hierarchy = HIERARCHY_2;
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun case 3:
535*4882a593Smuzhiyun c->hierarchy = HIERARCHY_4;
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun switch ((buf[3] >> 0) & 3) {
540*4882a593Smuzhiyun case 0:
541*4882a593Smuzhiyun c->modulation = QPSK;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun case 1:
544*4882a593Smuzhiyun c->modulation = QAM_16;
545*4882a593Smuzhiyun break;
546*4882a593Smuzhiyun case 2:
547*4882a593Smuzhiyun c->modulation = QAM_64;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun switch ((buf[4] >> 0) & 3) {
552*4882a593Smuzhiyun case 0:
553*4882a593Smuzhiyun c->bandwidth_hz = 6000000;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun case 1:
556*4882a593Smuzhiyun c->bandwidth_hz = 7000000;
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun case 2:
559*4882a593Smuzhiyun c->bandwidth_hz = 8000000;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun switch ((buf[6] >> 0) & 7) {
564*4882a593Smuzhiyun case 0:
565*4882a593Smuzhiyun c->code_rate_HP = FEC_1_2;
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun case 1:
568*4882a593Smuzhiyun c->code_rate_HP = FEC_2_3;
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case 2:
571*4882a593Smuzhiyun c->code_rate_HP = FEC_3_4;
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun case 3:
574*4882a593Smuzhiyun c->code_rate_HP = FEC_5_6;
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun case 4:
577*4882a593Smuzhiyun c->code_rate_HP = FEC_7_8;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun case 5:
580*4882a593Smuzhiyun c->code_rate_HP = FEC_NONE;
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun switch ((buf[7] >> 0) & 7) {
585*4882a593Smuzhiyun case 0:
586*4882a593Smuzhiyun c->code_rate_LP = FEC_1_2;
587*4882a593Smuzhiyun break;
588*4882a593Smuzhiyun case 1:
589*4882a593Smuzhiyun c->code_rate_LP = FEC_2_3;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun case 2:
592*4882a593Smuzhiyun c->code_rate_LP = FEC_3_4;
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun case 3:
595*4882a593Smuzhiyun c->code_rate_LP = FEC_5_6;
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun case 4:
598*4882a593Smuzhiyun c->code_rate_LP = FEC_7_8;
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun case 5:
601*4882a593Smuzhiyun c->code_rate_LP = FEC_NONE;
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return 0;
606*4882a593Smuzhiyun err:
607*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
af9033_read_status(struct dvb_frontend * fe,enum fe_status * status)611*4882a593Smuzhiyun static int af9033_read_status(struct dvb_frontend *fe, enum fe_status *status)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
614*4882a593Smuzhiyun struct i2c_client *client = dev->client;
615*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
616*4882a593Smuzhiyun int ret, tmp = 0;
617*4882a593Smuzhiyun u8 buf[7];
618*4882a593Smuzhiyun unsigned int utmp, utmp1;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun *status = 0;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* Radio channel status: 0=no result, 1=has signal, 2=no signal */
625*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x800047, &utmp);
626*4882a593Smuzhiyun if (ret)
627*4882a593Smuzhiyun goto err;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Has signal */
630*4882a593Smuzhiyun if (utmp == 0x01)
631*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (utmp != 0x02) {
634*4882a593Smuzhiyun /* TPS lock */
635*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80f5a9, &utmp);
636*4882a593Smuzhiyun if (ret)
637*4882a593Smuzhiyun goto err;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if ((utmp >> 0) & 0x01)
640*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
641*4882a593Smuzhiyun FE_HAS_VITERBI;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Full lock */
644*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80f999, &utmp);
645*4882a593Smuzhiyun if (ret)
646*4882a593Smuzhiyun goto err;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if ((utmp >> 0) & 0x01)
649*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
650*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC |
651*4882a593Smuzhiyun FE_HAS_LOCK;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun dev->fe_status = *status;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* Signal strength */
657*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_SIGNAL) {
658*4882a593Smuzhiyun if (dev->is_af9035) {
659*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80004a, &utmp);
660*4882a593Smuzhiyun if (ret)
661*4882a593Smuzhiyun goto err;
662*4882a593Smuzhiyun tmp = -utmp * 1000;
663*4882a593Smuzhiyun } else {
664*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x8000f7, &utmp);
665*4882a593Smuzhiyun if (ret)
666*4882a593Smuzhiyun goto err;
667*4882a593Smuzhiyun tmp = (utmp - 100) * 1000;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun c->strength.len = 1;
671*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_DECIBEL;
672*4882a593Smuzhiyun c->strength.stat[0].svalue = tmp;
673*4882a593Smuzhiyun } else {
674*4882a593Smuzhiyun c->strength.len = 1;
675*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* CNR */
679*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_VITERBI) {
680*4882a593Smuzhiyun /* Read raw SNR value */
681*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x80002c, buf, 3);
682*4882a593Smuzhiyun if (ret)
683*4882a593Smuzhiyun goto err;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun utmp1 = buf[2] << 16 | buf[1] << 8 | buf[0] << 0;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* Read superframe number */
688*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80f78b, &utmp);
689*4882a593Smuzhiyun if (ret)
690*4882a593Smuzhiyun goto err;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (utmp)
693*4882a593Smuzhiyun utmp1 /= utmp;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* Read current transmission mode */
696*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80f900, &utmp);
697*4882a593Smuzhiyun if (ret)
698*4882a593Smuzhiyun goto err;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun switch ((utmp >> 0) & 3) {
701*4882a593Smuzhiyun case 0:
702*4882a593Smuzhiyun /* 2k */
703*4882a593Smuzhiyun utmp1 *= 4;
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun case 1:
706*4882a593Smuzhiyun /* 8k */
707*4882a593Smuzhiyun utmp1 *= 1;
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun case 2:
710*4882a593Smuzhiyun /* 4k */
711*4882a593Smuzhiyun utmp1 *= 2;
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun default:
714*4882a593Smuzhiyun utmp1 *= 0;
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* Read current modulation */
719*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80f903, &utmp);
720*4882a593Smuzhiyun if (ret)
721*4882a593Smuzhiyun goto err;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun switch ((utmp >> 0) & 3) {
724*4882a593Smuzhiyun case 0:
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun * QPSK
727*4882a593Smuzhiyun * CNR[dB] 13 * -log10((1690000 - value) / value) + 2.6
728*4882a593Smuzhiyun * value [653799, 1689999], 2.6 / 13 = 3355443
729*4882a593Smuzhiyun */
730*4882a593Smuzhiyun utmp1 = clamp(utmp1, 653799U, 1689999U);
731*4882a593Smuzhiyun utmp1 = ((u64)(intlog10(utmp1)
732*4882a593Smuzhiyun - intlog10(1690000 - utmp1)
733*4882a593Smuzhiyun + 3355443) * 13 * 1000) >> 24;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case 1:
736*4882a593Smuzhiyun /*
737*4882a593Smuzhiyun * QAM-16
738*4882a593Smuzhiyun * CNR[dB] 6 * log10((value - 370000) / (828000 - value)) + 15.7
739*4882a593Smuzhiyun * value [371105, 827999], 15.7 / 6 = 43900382
740*4882a593Smuzhiyun */
741*4882a593Smuzhiyun utmp1 = clamp(utmp1, 371105U, 827999U);
742*4882a593Smuzhiyun utmp1 = ((u64)(intlog10(utmp1 - 370000)
743*4882a593Smuzhiyun - intlog10(828000 - utmp1)
744*4882a593Smuzhiyun + 43900382) * 6 * 1000) >> 24;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun case 2:
747*4882a593Smuzhiyun /*
748*4882a593Smuzhiyun * QAM-64
749*4882a593Smuzhiyun * CNR[dB] 8 * log10((value - 193000) / (425000 - value)) + 23.8
750*4882a593Smuzhiyun * value [193246, 424999], 23.8 / 8 = 49912218
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun utmp1 = clamp(utmp1, 193246U, 424999U);
753*4882a593Smuzhiyun utmp1 = ((u64)(intlog10(utmp1 - 193000)
754*4882a593Smuzhiyun - intlog10(425000 - utmp1)
755*4882a593Smuzhiyun + 49912218) * 8 * 1000) >> 24;
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun default:
758*4882a593Smuzhiyun utmp1 = 0;
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun dev_dbg(&client->dev, "cnr=%u\n", utmp1);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
765*4882a593Smuzhiyun c->cnr.stat[0].svalue = utmp1;
766*4882a593Smuzhiyun } else {
767*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* UCB/PER/BER */
771*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_LOCK) {
772*4882a593Smuzhiyun /* Outer FEC, 204 byte packets */
773*4882a593Smuzhiyun u16 abort_packet_count, rsd_packet_count;
774*4882a593Smuzhiyun /* Inner FEC, bits */
775*4882a593Smuzhiyun u32 rsd_bit_err_count;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /*
778*4882a593Smuzhiyun * Packet count used for measurement is 10000
779*4882a593Smuzhiyun * (rsd_packet_count). Maybe it should be increased?
780*4882a593Smuzhiyun */
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x800032, buf, 7);
783*4882a593Smuzhiyun if (ret)
784*4882a593Smuzhiyun goto err;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun abort_packet_count = (buf[1] << 8) | (buf[0] << 0);
787*4882a593Smuzhiyun rsd_bit_err_count = (buf[4] << 16) | (buf[3] << 8) | buf[2];
788*4882a593Smuzhiyun rsd_packet_count = (buf[6] << 8) | (buf[5] << 0);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun dev->error_block_count += abort_packet_count;
791*4882a593Smuzhiyun dev->total_block_count += rsd_packet_count;
792*4882a593Smuzhiyun dev->post_bit_error += rsd_bit_err_count;
793*4882a593Smuzhiyun dev->post_bit_count += rsd_packet_count * 204 * 8;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun c->block_count.len = 1;
796*4882a593Smuzhiyun c->block_count.stat[0].scale = FE_SCALE_COUNTER;
797*4882a593Smuzhiyun c->block_count.stat[0].uvalue = dev->total_block_count;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun c->block_error.len = 1;
800*4882a593Smuzhiyun c->block_error.stat[0].scale = FE_SCALE_COUNTER;
801*4882a593Smuzhiyun c->block_error.stat[0].uvalue = dev->error_block_count;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun c->post_bit_count.len = 1;
804*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
805*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun c->post_bit_error.len = 1;
808*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
809*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun err:
814*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
815*4882a593Smuzhiyun return ret;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
af9033_read_snr(struct dvb_frontend * fe,u16 * snr)818*4882a593Smuzhiyun static int af9033_read_snr(struct dvb_frontend *fe, u16 *snr)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
821*4882a593Smuzhiyun struct i2c_client *client = dev->client;
822*4882a593Smuzhiyun struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
823*4882a593Smuzhiyun int ret;
824*4882a593Smuzhiyun unsigned int utmp;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* Use DVBv5 CNR */
829*4882a593Smuzhiyun if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL) {
830*4882a593Smuzhiyun /* Return 0.1 dB for AF9030 and 0-0xffff for IT9130. */
831*4882a593Smuzhiyun if (dev->is_af9035) {
832*4882a593Smuzhiyun /* 1000x => 10x (0.1 dB) */
833*4882a593Smuzhiyun *snr = div_s64(c->cnr.stat[0].svalue, 100);
834*4882a593Smuzhiyun } else {
835*4882a593Smuzhiyun /* 1000x => 1x (1 dB) */
836*4882a593Smuzhiyun *snr = div_s64(c->cnr.stat[0].svalue, 1000);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* Read current modulation */
839*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x80f903, &utmp);
840*4882a593Smuzhiyun if (ret)
841*4882a593Smuzhiyun goto err;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* scale value to 0x0000-0xffff */
844*4882a593Smuzhiyun switch ((utmp >> 0) & 3) {
845*4882a593Smuzhiyun case 0:
846*4882a593Smuzhiyun *snr = *snr * 0xffff / 23;
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun case 1:
849*4882a593Smuzhiyun *snr = *snr * 0xffff / 26;
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun case 2:
852*4882a593Smuzhiyun *snr = *snr * 0xffff / 32;
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun default:
855*4882a593Smuzhiyun goto err;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun } else {
859*4882a593Smuzhiyun *snr = 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun return 0;
863*4882a593Smuzhiyun err:
864*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
865*4882a593Smuzhiyun return ret;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
af9033_read_signal_strength(struct dvb_frontend * fe,u16 * strength)868*4882a593Smuzhiyun static int af9033_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
871*4882a593Smuzhiyun struct i2c_client *client = dev->client;
872*4882a593Smuzhiyun struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
873*4882a593Smuzhiyun int ret, tmp, power_real;
874*4882a593Smuzhiyun unsigned int utmp;
875*4882a593Smuzhiyun u8 gain_offset, buf[7];
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (dev->is_af9035) {
880*4882a593Smuzhiyun /* Read signal strength of 0-100 scale */
881*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x800048, &utmp);
882*4882a593Smuzhiyun if (ret)
883*4882a593Smuzhiyun goto err;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* Scale value to 0x0000-0xffff */
886*4882a593Smuzhiyun *strength = utmp * 0xffff / 100;
887*4882a593Smuzhiyun } else {
888*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x8000f7, &utmp);
889*4882a593Smuzhiyun if (ret)
890*4882a593Smuzhiyun goto err;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x80f900, buf, 7);
893*4882a593Smuzhiyun if (ret)
894*4882a593Smuzhiyun goto err;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (c->frequency <= 300000000)
897*4882a593Smuzhiyun gain_offset = 7; /* VHF */
898*4882a593Smuzhiyun else
899*4882a593Smuzhiyun gain_offset = 4; /* UHF */
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun power_real = (utmp - 100 - gain_offset) -
902*4882a593Smuzhiyun power_reference[((buf[3] >> 0) & 3)][((buf[6] >> 0) & 7)];
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (power_real < -15)
905*4882a593Smuzhiyun tmp = 0;
906*4882a593Smuzhiyun else if ((power_real >= -15) && (power_real < 0))
907*4882a593Smuzhiyun tmp = (2 * (power_real + 15)) / 3;
908*4882a593Smuzhiyun else if ((power_real >= 0) && (power_real < 20))
909*4882a593Smuzhiyun tmp = 4 * power_real + 10;
910*4882a593Smuzhiyun else if ((power_real >= 20) && (power_real < 35))
911*4882a593Smuzhiyun tmp = (2 * (power_real - 20)) / 3 + 90;
912*4882a593Smuzhiyun else
913*4882a593Smuzhiyun tmp = 100;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Scale value to 0x0000-0xffff */
916*4882a593Smuzhiyun *strength = tmp * 0xffff / 100;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return 0;
920*4882a593Smuzhiyun err:
921*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
922*4882a593Smuzhiyun return ret;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
af9033_read_ber(struct dvb_frontend * fe,u32 * ber)925*4882a593Smuzhiyun static int af9033_read_ber(struct dvb_frontend *fe, u32 *ber)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun *ber = (dev->post_bit_error - dev->post_bit_error_prev);
930*4882a593Smuzhiyun dev->post_bit_error_prev = dev->post_bit_error;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
af9033_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)935*4882a593Smuzhiyun static int af9033_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun *ucblocks = dev->error_block_count;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
af9033_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)944*4882a593Smuzhiyun static int af9033_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
947*4882a593Smuzhiyun struct i2c_client *client = dev->client;
948*4882a593Smuzhiyun int ret;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun dev_dbg(&client->dev, "enable=%d\n", enable);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x00fa04, 0x01, enable);
953*4882a593Smuzhiyun if (ret)
954*4882a593Smuzhiyun goto err;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun err:
958*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
959*4882a593Smuzhiyun return ret;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
af9033_pid_filter_ctrl(struct dvb_frontend * fe,int onoff)962*4882a593Smuzhiyun static int af9033_pid_filter_ctrl(struct dvb_frontend *fe, int onoff)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
965*4882a593Smuzhiyun struct i2c_client *client = dev->client;
966*4882a593Smuzhiyun int ret;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun dev_dbg(&client->dev, "onoff=%d\n", onoff);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x80f993, 0x01, onoff);
971*4882a593Smuzhiyun if (ret)
972*4882a593Smuzhiyun goto err;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun err:
976*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
977*4882a593Smuzhiyun return ret;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
af9033_pid_filter(struct dvb_frontend * fe,int index,u16 pid,int onoff)980*4882a593Smuzhiyun static int af9033_pid_filter(struct dvb_frontend *fe, int index, u16 pid,
981*4882a593Smuzhiyun int onoff)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct af9033_dev *dev = fe->demodulator_priv;
984*4882a593Smuzhiyun struct i2c_client *client = dev->client;
985*4882a593Smuzhiyun int ret;
986*4882a593Smuzhiyun u8 wbuf[2] = {(pid >> 0) & 0xff, (pid >> 8) & 0xff};
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun dev_dbg(&client->dev, "index=%d pid=%04x onoff=%d\n",
989*4882a593Smuzhiyun index, pid, onoff);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (pid > 0x1fff)
992*4882a593Smuzhiyun return 0;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x80f996, wbuf, 2);
995*4882a593Smuzhiyun if (ret)
996*4882a593Smuzhiyun goto err;
997*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x80f994, onoff);
998*4882a593Smuzhiyun if (ret)
999*4882a593Smuzhiyun goto err;
1000*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x80f995, index);
1001*4882a593Smuzhiyun if (ret)
1002*4882a593Smuzhiyun goto err;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun err:
1006*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static const struct dvb_frontend_ops af9033_ops = {
1011*4882a593Smuzhiyun .delsys = {SYS_DVBT},
1012*4882a593Smuzhiyun .info = {
1013*4882a593Smuzhiyun .name = "Afatech AF9033 (DVB-T)",
1014*4882a593Smuzhiyun .frequency_min_hz = 174 * MHz,
1015*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
1016*4882a593Smuzhiyun .frequency_stepsize_hz = 250 * kHz,
1017*4882a593Smuzhiyun .caps = FE_CAN_FEC_1_2 |
1018*4882a593Smuzhiyun FE_CAN_FEC_2_3 |
1019*4882a593Smuzhiyun FE_CAN_FEC_3_4 |
1020*4882a593Smuzhiyun FE_CAN_FEC_5_6 |
1021*4882a593Smuzhiyun FE_CAN_FEC_7_8 |
1022*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
1023*4882a593Smuzhiyun FE_CAN_QPSK |
1024*4882a593Smuzhiyun FE_CAN_QAM_16 |
1025*4882a593Smuzhiyun FE_CAN_QAM_64 |
1026*4882a593Smuzhiyun FE_CAN_QAM_AUTO |
1027*4882a593Smuzhiyun FE_CAN_TRANSMISSION_MODE_AUTO |
1028*4882a593Smuzhiyun FE_CAN_GUARD_INTERVAL_AUTO |
1029*4882a593Smuzhiyun FE_CAN_HIERARCHY_AUTO |
1030*4882a593Smuzhiyun FE_CAN_RECOVER |
1031*4882a593Smuzhiyun FE_CAN_MUTE_TS
1032*4882a593Smuzhiyun },
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun .init = af9033_init,
1035*4882a593Smuzhiyun .sleep = af9033_sleep,
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun .get_tune_settings = af9033_get_tune_settings,
1038*4882a593Smuzhiyun .set_frontend = af9033_set_frontend,
1039*4882a593Smuzhiyun .get_frontend = af9033_get_frontend,
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun .read_status = af9033_read_status,
1042*4882a593Smuzhiyun .read_snr = af9033_read_snr,
1043*4882a593Smuzhiyun .read_signal_strength = af9033_read_signal_strength,
1044*4882a593Smuzhiyun .read_ber = af9033_read_ber,
1045*4882a593Smuzhiyun .read_ucblocks = af9033_read_ucblocks,
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun .i2c_gate_ctrl = af9033_i2c_gate_ctrl,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
af9033_probe(struct i2c_client * client,const struct i2c_device_id * id)1050*4882a593Smuzhiyun static int af9033_probe(struct i2c_client *client,
1051*4882a593Smuzhiyun const struct i2c_device_id *id)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct af9033_config *cfg = client->dev.platform_data;
1054*4882a593Smuzhiyun struct af9033_dev *dev;
1055*4882a593Smuzhiyun int ret;
1056*4882a593Smuzhiyun u8 buf[8];
1057*4882a593Smuzhiyun u32 reg;
1058*4882a593Smuzhiyun static const struct regmap_config regmap_config = {
1059*4882a593Smuzhiyun .reg_bits = 24,
1060*4882a593Smuzhiyun .val_bits = 8,
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* Allocate memory for the internal state */
1064*4882a593Smuzhiyun dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1065*4882a593Smuzhiyun if (!dev) {
1066*4882a593Smuzhiyun ret = -ENOMEM;
1067*4882a593Smuzhiyun goto err;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* Setup the state */
1071*4882a593Smuzhiyun dev->client = client;
1072*4882a593Smuzhiyun memcpy(&dev->cfg, cfg, sizeof(dev->cfg));
1073*4882a593Smuzhiyun switch (dev->cfg.ts_mode) {
1074*4882a593Smuzhiyun case AF9033_TS_MODE_PARALLEL:
1075*4882a593Smuzhiyun dev->ts_mode_parallel = true;
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun case AF9033_TS_MODE_SERIAL:
1078*4882a593Smuzhiyun dev->ts_mode_serial = true;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun case AF9033_TS_MODE_USB:
1081*4882a593Smuzhiyun /* USB mode for AF9035 */
1082*4882a593Smuzhiyun default:
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (dev->cfg.clock != 12000000) {
1087*4882a593Smuzhiyun ret = -ENODEV;
1088*4882a593Smuzhiyun dev_err(&client->dev,
1089*4882a593Smuzhiyun "Unsupported clock %u Hz. Only 12000000 Hz is supported currently\n",
1090*4882a593Smuzhiyun dev->cfg.clock);
1091*4882a593Smuzhiyun goto err_kfree;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Create regmap */
1095*4882a593Smuzhiyun dev->regmap = regmap_init_i2c(client, ®map_config);
1096*4882a593Smuzhiyun if (IS_ERR(dev->regmap)) {
1097*4882a593Smuzhiyun ret = PTR_ERR(dev->regmap);
1098*4882a593Smuzhiyun goto err_kfree;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* Firmware version */
1102*4882a593Smuzhiyun switch (dev->cfg.tuner) {
1103*4882a593Smuzhiyun case AF9033_TUNER_IT9135_38:
1104*4882a593Smuzhiyun case AF9033_TUNER_IT9135_51:
1105*4882a593Smuzhiyun case AF9033_TUNER_IT9135_52:
1106*4882a593Smuzhiyun case AF9033_TUNER_IT9135_60:
1107*4882a593Smuzhiyun case AF9033_TUNER_IT9135_61:
1108*4882a593Smuzhiyun case AF9033_TUNER_IT9135_62:
1109*4882a593Smuzhiyun dev->is_it9135 = true;
1110*4882a593Smuzhiyun reg = 0x004bfc;
1111*4882a593Smuzhiyun break;
1112*4882a593Smuzhiyun default:
1113*4882a593Smuzhiyun dev->is_af9035 = true;
1114*4882a593Smuzhiyun reg = 0x0083e9;
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, reg, &buf[0], 4);
1119*4882a593Smuzhiyun if (ret)
1120*4882a593Smuzhiyun goto err_regmap_exit;
1121*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x804191, &buf[4], 4);
1122*4882a593Smuzhiyun if (ret)
1123*4882a593Smuzhiyun goto err_regmap_exit;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun dev_info(&client->dev,
1126*4882a593Smuzhiyun "firmware version: LINK %d.%d.%d.%d - OFDM %d.%d.%d.%d\n",
1127*4882a593Smuzhiyun buf[0], buf[1], buf[2], buf[3],
1128*4882a593Smuzhiyun buf[4], buf[5], buf[6], buf[7]);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* Sleep as chip seems to be partly active by default */
1131*4882a593Smuzhiyun /* IT9135 did not like to sleep at that early */
1132*4882a593Smuzhiyun if (dev->is_af9035) {
1133*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x80004c, 0x01);
1134*4882a593Smuzhiyun if (ret)
1135*4882a593Smuzhiyun goto err_regmap_exit;
1136*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x800000, 0x00);
1137*4882a593Smuzhiyun if (ret)
1138*4882a593Smuzhiyun goto err_regmap_exit;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /* Create dvb frontend */
1142*4882a593Smuzhiyun memcpy(&dev->fe.ops, &af9033_ops, sizeof(dev->fe.ops));
1143*4882a593Smuzhiyun dev->fe.demodulator_priv = dev;
1144*4882a593Smuzhiyun *cfg->fe = &dev->fe;
1145*4882a593Smuzhiyun if (cfg->ops) {
1146*4882a593Smuzhiyun cfg->ops->pid_filter = af9033_pid_filter;
1147*4882a593Smuzhiyun cfg->ops->pid_filter_ctrl = af9033_pid_filter_ctrl;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun cfg->regmap = dev->regmap;
1150*4882a593Smuzhiyun i2c_set_clientdata(client, dev);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun dev_info(&client->dev, "Afatech AF9033 successfully attached\n");
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return 0;
1155*4882a593Smuzhiyun err_regmap_exit:
1156*4882a593Smuzhiyun regmap_exit(dev->regmap);
1157*4882a593Smuzhiyun err_kfree:
1158*4882a593Smuzhiyun kfree(dev);
1159*4882a593Smuzhiyun err:
1160*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1161*4882a593Smuzhiyun return ret;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
af9033_remove(struct i2c_client * client)1164*4882a593Smuzhiyun static int af9033_remove(struct i2c_client *client)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun struct af9033_dev *dev = i2c_get_clientdata(client);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun regmap_exit(dev->regmap);
1171*4882a593Smuzhiyun kfree(dev);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun return 0;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun static const struct i2c_device_id af9033_id_table[] = {
1177*4882a593Smuzhiyun {"af9033", 0},
1178*4882a593Smuzhiyun {}
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, af9033_id_table);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun static struct i2c_driver af9033_driver = {
1183*4882a593Smuzhiyun .driver = {
1184*4882a593Smuzhiyun .name = "af9033",
1185*4882a593Smuzhiyun .suppress_bind_attrs = true,
1186*4882a593Smuzhiyun },
1187*4882a593Smuzhiyun .probe = af9033_probe,
1188*4882a593Smuzhiyun .remove = af9033_remove,
1189*4882a593Smuzhiyun .id_table = af9033_id_table,
1190*4882a593Smuzhiyun };
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun module_i2c_driver(af9033_driver);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
1195*4882a593Smuzhiyun MODULE_DESCRIPTION("Afatech AF9033 DVB-T demodulator driver");
1196*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1197