xref: /OK3568_Linux_fs/kernel/drivers/media/common/saa7146/saa7146_vbi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <media/drv-intf/saa7146_vv.h>
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun static int vbi_pixel_to_capture = 720 * 2;
5*4882a593Smuzhiyun 
vbi_workaround(struct saa7146_dev * dev)6*4882a593Smuzhiyun static int vbi_workaround(struct saa7146_dev *dev)
7*4882a593Smuzhiyun {
8*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun 	u32          *cpu;
11*4882a593Smuzhiyun 	dma_addr_t   dma_addr;
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun 	int count = 0;
14*4882a593Smuzhiyun 	int i;
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun 	DECLARE_WAITQUEUE(wait, current);
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 	DEB_VBI("dev:%p\n", dev);
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	/* once again, a bug in the saa7146: the brs acquisition
21*4882a593Smuzhiyun 	   is buggy and especially the BXO-counter does not work
22*4882a593Smuzhiyun 	   as specified. there is this workaround, but please
23*4882a593Smuzhiyun 	   don't let me explain it. ;-) */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	cpu = pci_alloc_consistent(dev->pci, 4096, &dma_addr);
26*4882a593Smuzhiyun 	if (NULL == cpu)
27*4882a593Smuzhiyun 		return -ENOMEM;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	/* setup some basic programming, just for the workaround */
30*4882a593Smuzhiyun 	saa7146_write(dev, BASE_EVEN3,	dma_addr);
31*4882a593Smuzhiyun 	saa7146_write(dev, BASE_ODD3,	dma_addr+vbi_pixel_to_capture);
32*4882a593Smuzhiyun 	saa7146_write(dev, PROT_ADDR3,	dma_addr+4096);
33*4882a593Smuzhiyun 	saa7146_write(dev, PITCH3,	vbi_pixel_to_capture);
34*4882a593Smuzhiyun 	saa7146_write(dev, BASE_PAGE3,	0x0);
35*4882a593Smuzhiyun 	saa7146_write(dev, NUM_LINE_BYTE3, (2<<16)|((vbi_pixel_to_capture)<<0));
36*4882a593Smuzhiyun 	saa7146_write(dev, MC2, MASK_04|MASK_20);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* load brs-control register */
39*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG | (1 << 8) | (BRS_CTRL/4));
40*4882a593Smuzhiyun 	/* BXO = 1h, BRS to outbound */
41*4882a593Smuzhiyun 	WRITE_RPS1(0xc000008c);
42*4882a593Smuzhiyun 	/* wait for vbi_a or vbi_b*/
43*4882a593Smuzhiyun 	if ( 0 != (SAA7146_USE_PORT_B_FOR_VBI & dev->ext_vv_data->flags)) {
44*4882a593Smuzhiyun 		DEB_D("...using port b\n");
45*4882a593Smuzhiyun 		WRITE_RPS1(CMD_PAUSE | CMD_OAN | CMD_SIG1 | CMD_E_FID_B);
46*4882a593Smuzhiyun 		WRITE_RPS1(CMD_PAUSE | CMD_OAN | CMD_SIG1 | CMD_O_FID_B);
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun 		WRITE_RPS1(CMD_PAUSE | MASK_09);
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun 	} else {
51*4882a593Smuzhiyun 		DEB_D("...using port a\n");
52*4882a593Smuzhiyun 		WRITE_RPS1(CMD_PAUSE | MASK_10);
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 	/* upload brs */
55*4882a593Smuzhiyun 	WRITE_RPS1(CMD_UPLOAD | MASK_08);
56*4882a593Smuzhiyun 	/* load brs-control register */
57*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG | (1 << 8) | (BRS_CTRL/4));
58*4882a593Smuzhiyun 	/* BYO = 1, BXO = NQBIL (=1728 for PAL, for NTSC this is 858*2) - NumByte3 (=1440) = 288 */
59*4882a593Smuzhiyun 	WRITE_RPS1(((1728-(vbi_pixel_to_capture)) << 7) | MASK_19);
60*4882a593Smuzhiyun 	/* wait for brs_done */
61*4882a593Smuzhiyun 	WRITE_RPS1(CMD_PAUSE | MASK_08);
62*4882a593Smuzhiyun 	/* upload brs */
63*4882a593Smuzhiyun 	WRITE_RPS1(CMD_UPLOAD | MASK_08);
64*4882a593Smuzhiyun 	/* load video-dma3 NumLines3 and NumBytes3 */
65*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG | (1 << 8) | (NUM_LINE_BYTE3/4));
66*4882a593Smuzhiyun 	/* dev->vbi_count*2 lines, 720 pixel (= 1440 Bytes) */
67*4882a593Smuzhiyun 	WRITE_RPS1((2 << 16) | (vbi_pixel_to_capture));
68*4882a593Smuzhiyun 	/* load brs-control register */
69*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG | (1 << 8) | (BRS_CTRL/4));
70*4882a593Smuzhiyun 	/* Set BRS right: note: this is an experimental value for BXO (=> PAL!) */
71*4882a593Smuzhiyun 	WRITE_RPS1((540 << 7) | (5 << 19));  // 5 == vbi_start
72*4882a593Smuzhiyun 	/* wait for brs_done */
73*4882a593Smuzhiyun 	WRITE_RPS1(CMD_PAUSE | MASK_08);
74*4882a593Smuzhiyun 	/* upload brs and video-dma3*/
75*4882a593Smuzhiyun 	WRITE_RPS1(CMD_UPLOAD | MASK_08 | MASK_04);
76*4882a593Smuzhiyun 	/* load mc2 register: enable dma3 */
77*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG | (1 << 8) | (MC1/4));
78*4882a593Smuzhiyun 	WRITE_RPS1(MASK_20 | MASK_04);
79*4882a593Smuzhiyun 	/* generate interrupt */
80*4882a593Smuzhiyun 	WRITE_RPS1(CMD_INTERRUPT);
81*4882a593Smuzhiyun 	/* stop rps1 */
82*4882a593Smuzhiyun 	WRITE_RPS1(CMD_STOP);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* we have to do the workaround twice to be sure that
85*4882a593Smuzhiyun 	   everything is ok */
86*4882a593Smuzhiyun 	for(i = 0; i < 2; i++) {
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 		/* indicate to the irq handler that we do the workaround */
89*4882a593Smuzhiyun 		saa7146_write(dev, MC2, MASK_31|MASK_15);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 		saa7146_write(dev, NUM_LINE_BYTE3, (1<<16)|(2<<0));
92*4882a593Smuzhiyun 		saa7146_write(dev, MC2, MASK_04|MASK_20);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		/* enable rps1 irqs */
95*4882a593Smuzhiyun 		SAA7146_IER_ENABLE(dev,MASK_28);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		/* prepare to wait to be woken up by the irq-handler */
98*4882a593Smuzhiyun 		add_wait_queue(&vv->vbi_wq, &wait);
99*4882a593Smuzhiyun 		set_current_state(TASK_INTERRUPTIBLE);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		/* start rps1 to enable workaround */
102*4882a593Smuzhiyun 		saa7146_write(dev, RPS_ADDR1, dev->d_rps1.dma_handle);
103*4882a593Smuzhiyun 		saa7146_write(dev, MC1, (MASK_13 | MASK_29));
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		schedule();
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 		DEB_VBI("brs bug workaround %d/1\n", i);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		remove_wait_queue(&vv->vbi_wq, &wait);
110*4882a593Smuzhiyun 		__set_current_state(TASK_RUNNING);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		/* disable rps1 irqs */
113*4882a593Smuzhiyun 		SAA7146_IER_DISABLE(dev,MASK_28);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		/* stop video-dma3 */
116*4882a593Smuzhiyun 		saa7146_write(dev, MC1, MASK_20);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		if(signal_pending(current)) {
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 			DEB_VBI("aborted (rps:0x%08x)\n",
121*4882a593Smuzhiyun 				saa7146_read(dev, RPS_ADDR1));
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 			/* stop rps1 for sure */
124*4882a593Smuzhiyun 			saa7146_write(dev, MC1, MASK_29);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 			pci_free_consistent(dev->pci, 4096, cpu, dma_addr);
127*4882a593Smuzhiyun 			return -EINTR;
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	pci_free_consistent(dev->pci, 4096, cpu, dma_addr);
132*4882a593Smuzhiyun 	return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
saa7146_set_vbi_capture(struct saa7146_dev * dev,struct saa7146_buf * buf,struct saa7146_buf * next)135*4882a593Smuzhiyun static void saa7146_set_vbi_capture(struct saa7146_dev *dev, struct saa7146_buf *buf, struct saa7146_buf *next)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	struct saa7146_video_dma vdma3;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	int count = 0;
142*4882a593Smuzhiyun 	unsigned long e_wait = vv->current_hps_sync == SAA7146_HPS_SYNC_PORT_A ? CMD_E_FID_A : CMD_E_FID_B;
143*4882a593Smuzhiyun 	unsigned long o_wait = vv->current_hps_sync == SAA7146_HPS_SYNC_PORT_A ? CMD_O_FID_A : CMD_O_FID_B;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun 	vdma3.base_even	= 0xc8000000+2560*70;
147*4882a593Smuzhiyun 	vdma3.base_odd	= 0xc8000000;
148*4882a593Smuzhiyun 	vdma3.prot_addr	= 0xc8000000+2560*164;
149*4882a593Smuzhiyun 	vdma3.pitch	= 2560;
150*4882a593Smuzhiyun 	vdma3.base_page	= 0;
151*4882a593Smuzhiyun 	vdma3.num_line_byte = (64<<16)|((vbi_pixel_to_capture)<<0); // set above!
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun 	vdma3.base_even	= buf->pt[2].offset;
154*4882a593Smuzhiyun 	vdma3.base_odd	= buf->pt[2].offset + 16 * vbi_pixel_to_capture;
155*4882a593Smuzhiyun 	vdma3.prot_addr	= buf->pt[2].offset + 16 * 2 * vbi_pixel_to_capture;
156*4882a593Smuzhiyun 	vdma3.pitch	= vbi_pixel_to_capture;
157*4882a593Smuzhiyun 	vdma3.base_page	= buf->pt[2].dma | ME1;
158*4882a593Smuzhiyun 	vdma3.num_line_byte = (16 << 16) | vbi_pixel_to_capture;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	saa7146_write_out_dma(dev, 3, &vdma3);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* write beginning of rps-program */
163*4882a593Smuzhiyun 	count = 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* wait for o_fid_a/b / e_fid_a/b toggle only if bit 1 is not set */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* we don't wait here for the first field anymore. this is different from the video
168*4882a593Smuzhiyun 	   capture and might cause that the first buffer is only half filled (with only
169*4882a593Smuzhiyun 	   one field). but since this is some sort of streaming data, this is not that negative.
170*4882a593Smuzhiyun 	   but by doing this, we can use the whole engine from videobuf-dma-sg.c... */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun 	WRITE_RPS1(CMD_PAUSE | CMD_OAN | CMD_SIG1 | e_wait);
174*4882a593Smuzhiyun 	WRITE_RPS1(CMD_PAUSE | CMD_OAN | CMD_SIG1 | o_wait);
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun 	/* set bit 1 */
177*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG | (1 << 8) | (MC2/4));
178*4882a593Smuzhiyun 	WRITE_RPS1(MASK_28 | MASK_12);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* turn on video-dma3 */
181*4882a593Smuzhiyun 	WRITE_RPS1(CMD_WR_REG_MASK | (MC1/4));
182*4882a593Smuzhiyun 	WRITE_RPS1(MASK_04 | MASK_20);			/* => mask */
183*4882a593Smuzhiyun 	WRITE_RPS1(MASK_04 | MASK_20);			/* => values */
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* wait for o_fid_a/b / e_fid_a/b toggle */
186*4882a593Smuzhiyun 	WRITE_RPS1(CMD_PAUSE | o_wait);
187*4882a593Smuzhiyun 	WRITE_RPS1(CMD_PAUSE | e_wait);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* generate interrupt */
190*4882a593Smuzhiyun 	WRITE_RPS1(CMD_INTERRUPT);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* stop */
193*4882a593Smuzhiyun 	WRITE_RPS1(CMD_STOP);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* enable rps1 irqs */
196*4882a593Smuzhiyun 	SAA7146_IER_ENABLE(dev, MASK_28);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* write the address of the rps-program */
199*4882a593Smuzhiyun 	saa7146_write(dev, RPS_ADDR1, dev->d_rps1.dma_handle);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* turn on rps */
202*4882a593Smuzhiyun 	saa7146_write(dev, MC1, (MASK_13 | MASK_29));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
buffer_activate(struct saa7146_dev * dev,struct saa7146_buf * buf,struct saa7146_buf * next)205*4882a593Smuzhiyun static int buffer_activate(struct saa7146_dev *dev,
206*4882a593Smuzhiyun 			   struct saa7146_buf *buf,
207*4882a593Smuzhiyun 			   struct saa7146_buf *next)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
210*4882a593Smuzhiyun 	buf->vb.state = VIDEOBUF_ACTIVE;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	DEB_VBI("dev:%p, buf:%p, next:%p\n", dev, buf, next);
213*4882a593Smuzhiyun 	saa7146_set_vbi_capture(dev,buf,next);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	mod_timer(&vv->vbi_dmaq.timeout, jiffies+BUFFER_TIMEOUT);
216*4882a593Smuzhiyun 	return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
buffer_prepare(struct videobuf_queue * q,struct videobuf_buffer * vb,enum v4l2_field field)219*4882a593Smuzhiyun static int buffer_prepare(struct videobuf_queue *q, struct videobuf_buffer *vb,enum v4l2_field field)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct file *file = q->priv_data;
222*4882a593Smuzhiyun 	struct saa7146_fh *fh = file->private_data;
223*4882a593Smuzhiyun 	struct saa7146_dev *dev = fh->dev;
224*4882a593Smuzhiyun 	struct saa7146_buf *buf = (struct saa7146_buf *)vb;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	int err = 0;
227*4882a593Smuzhiyun 	int lines, llength, size;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	lines   = 16 * 2 ; /* 2 fields */
230*4882a593Smuzhiyun 	llength = vbi_pixel_to_capture;
231*4882a593Smuzhiyun 	size = lines * llength;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	DEB_VBI("vb:%p\n", vb);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (0 != buf->vb.baddr  &&  buf->vb.bsize < size) {
236*4882a593Smuzhiyun 		DEB_VBI("size mismatch\n");
237*4882a593Smuzhiyun 		return -EINVAL;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (buf->vb.size != size)
241*4882a593Smuzhiyun 		saa7146_dma_free(dev,q,buf);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
244*4882a593Smuzhiyun 		struct videobuf_dmabuf *dma=videobuf_to_dma(&buf->vb);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		buf->vb.width  = llength;
247*4882a593Smuzhiyun 		buf->vb.height = lines;
248*4882a593Smuzhiyun 		buf->vb.size   = size;
249*4882a593Smuzhiyun 		buf->vb.field  = field;	// FIXME: check this
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		saa7146_pgtable_free(dev->pci, &buf->pt[2]);
252*4882a593Smuzhiyun 		saa7146_pgtable_alloc(dev->pci, &buf->pt[2]);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		err = videobuf_iolock(q,&buf->vb, NULL);
255*4882a593Smuzhiyun 		if (err)
256*4882a593Smuzhiyun 			goto oops;
257*4882a593Smuzhiyun 		err = saa7146_pgtable_build_single(dev->pci, &buf->pt[2],
258*4882a593Smuzhiyun 						 dma->sglist, dma->sglen);
259*4882a593Smuzhiyun 		if (0 != err)
260*4882a593Smuzhiyun 			return err;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 	buf->vb.state = VIDEOBUF_PREPARED;
263*4882a593Smuzhiyun 	buf->activate = buffer_activate;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun  oops:
268*4882a593Smuzhiyun 	DEB_VBI("error out\n");
269*4882a593Smuzhiyun 	saa7146_dma_free(dev,q,buf);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return err;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
buffer_setup(struct videobuf_queue * q,unsigned int * count,unsigned int * size)274*4882a593Smuzhiyun static int buffer_setup(struct videobuf_queue *q, unsigned int *count, unsigned int *size)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	int llength,lines;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	lines   = 16 * 2 ; /* 2 fields */
279*4882a593Smuzhiyun 	llength = vbi_pixel_to_capture;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	*size = lines * llength;
282*4882a593Smuzhiyun 	*count = 2;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	DEB_VBI("count:%d, size:%d\n", *count, *size);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
buffer_queue(struct videobuf_queue * q,struct videobuf_buffer * vb)289*4882a593Smuzhiyun static void buffer_queue(struct videobuf_queue *q, struct videobuf_buffer *vb)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct file *file = q->priv_data;
292*4882a593Smuzhiyun 	struct saa7146_fh *fh = file->private_data;
293*4882a593Smuzhiyun 	struct saa7146_dev *dev = fh->dev;
294*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
295*4882a593Smuzhiyun 	struct saa7146_buf *buf = (struct saa7146_buf *)vb;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	DEB_VBI("vb:%p\n", vb);
298*4882a593Smuzhiyun 	saa7146_buffer_queue(dev, &vv->vbi_dmaq, buf);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
buffer_release(struct videobuf_queue * q,struct videobuf_buffer * vb)301*4882a593Smuzhiyun static void buffer_release(struct videobuf_queue *q, struct videobuf_buffer *vb)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct file *file = q->priv_data;
304*4882a593Smuzhiyun 	struct saa7146_fh *fh   = file->private_data;
305*4882a593Smuzhiyun 	struct saa7146_dev *dev = fh->dev;
306*4882a593Smuzhiyun 	struct saa7146_buf *buf = (struct saa7146_buf *)vb;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	DEB_VBI("vb:%p\n", vb);
309*4882a593Smuzhiyun 	saa7146_dma_free(dev,q,buf);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const struct videobuf_queue_ops vbi_qops = {
313*4882a593Smuzhiyun 	.buf_setup    = buffer_setup,
314*4882a593Smuzhiyun 	.buf_prepare  = buffer_prepare,
315*4882a593Smuzhiyun 	.buf_queue    = buffer_queue,
316*4882a593Smuzhiyun 	.buf_release  = buffer_release,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* ------------------------------------------------------------------ */
320*4882a593Smuzhiyun 
vbi_stop(struct saa7146_fh * fh,struct file * file)321*4882a593Smuzhiyun static void vbi_stop(struct saa7146_fh *fh, struct file *file)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct saa7146_dev *dev = fh->dev;
324*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
325*4882a593Smuzhiyun 	unsigned long flags;
326*4882a593Smuzhiyun 	DEB_VBI("dev:%p, fh:%p\n", dev, fh);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->slock,flags);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* disable rps1  */
331*4882a593Smuzhiyun 	saa7146_write(dev, MC1, MASK_29);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* disable rps1 irqs */
334*4882a593Smuzhiyun 	SAA7146_IER_DISABLE(dev, MASK_28);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* shut down dma 3 transfers */
337*4882a593Smuzhiyun 	saa7146_write(dev, MC1, MASK_20);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (vv->vbi_dmaq.curr)
340*4882a593Smuzhiyun 		saa7146_buffer_finish(dev, &vv->vbi_dmaq, VIDEOBUF_DONE);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	videobuf_queue_cancel(&fh->vbi_q);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	vv->vbi_streaming = NULL;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	del_timer(&vv->vbi_dmaq.timeout);
347*4882a593Smuzhiyun 	del_timer(&vv->vbi_read_timeout);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->slock, flags);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
vbi_read_timeout(struct timer_list * t)352*4882a593Smuzhiyun static void vbi_read_timeout(struct timer_list *t)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct saa7146_vv *vv = from_timer(vv, t, vbi_read_timeout);
355*4882a593Smuzhiyun 	struct file *file = vv->vbi_read_timeout_file;
356*4882a593Smuzhiyun 	struct saa7146_fh *fh = file->private_data;
357*4882a593Smuzhiyun 	struct saa7146_dev *dev = fh->dev;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	DEB_VBI("dev:%p, fh:%p\n", dev, fh);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	vbi_stop(fh, file);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
vbi_init(struct saa7146_dev * dev,struct saa7146_vv * vv)364*4882a593Smuzhiyun static void vbi_init(struct saa7146_dev *dev, struct saa7146_vv *vv)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	DEB_VBI("dev:%p\n", dev);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vv->vbi_dmaq.queue);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	timer_setup(&vv->vbi_dmaq.timeout, saa7146_buffer_timeout, 0);
371*4882a593Smuzhiyun 	vv->vbi_dmaq.dev              = dev;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	init_waitqueue_head(&vv->vbi_wq);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
vbi_open(struct saa7146_dev * dev,struct file * file)376*4882a593Smuzhiyun static int vbi_open(struct saa7146_dev *dev, struct file *file)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct saa7146_fh *fh = file->private_data;
379*4882a593Smuzhiyun 	struct saa7146_vv *vv = fh->dev->vv_data;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	u32 arbtr_ctrl	= saa7146_read(dev, PCI_BT_V1);
382*4882a593Smuzhiyun 	int ret = 0;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	DEB_VBI("dev:%p, fh:%p\n", dev, fh);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = saa7146_res_get(fh, RESOURCE_DMA3_BRS);
387*4882a593Smuzhiyun 	if (0 == ret) {
388*4882a593Smuzhiyun 		DEB_S("cannot get vbi RESOURCE_DMA3_BRS resource\n");
389*4882a593Smuzhiyun 		return -EBUSY;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* adjust arbitrition control for video dma 3 */
393*4882a593Smuzhiyun 	arbtr_ctrl &= ~0x1f0000;
394*4882a593Smuzhiyun 	arbtr_ctrl |=  0x1d0000;
395*4882a593Smuzhiyun 	saa7146_write(dev, PCI_BT_V1, arbtr_ctrl);
396*4882a593Smuzhiyun 	saa7146_write(dev, MC2, (MASK_04|MASK_20));
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	videobuf_queue_sg_init(&fh->vbi_q, &vbi_qops,
399*4882a593Smuzhiyun 			    &dev->pci->dev, &dev->slock,
400*4882a593Smuzhiyun 			    V4L2_BUF_TYPE_VBI_CAPTURE,
401*4882a593Smuzhiyun 			    V4L2_FIELD_SEQ_TB, // FIXME: does this really work?
402*4882a593Smuzhiyun 			    sizeof(struct saa7146_buf),
403*4882a593Smuzhiyun 			    file, &dev->v4l2_lock);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	vv->vbi_read_timeout.function = vbi_read_timeout;
406*4882a593Smuzhiyun 	vv->vbi_read_timeout_file = file;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* initialize the brs */
409*4882a593Smuzhiyun 	if ( 0 != (SAA7146_USE_PORT_B_FOR_VBI & dev->ext_vv_data->flags)) {
410*4882a593Smuzhiyun 		saa7146_write(dev, BRS_CTRL, MASK_30|MASK_29 | (7 << 19));
411*4882a593Smuzhiyun 	} else {
412*4882a593Smuzhiyun 		saa7146_write(dev, BRS_CTRL, 0x00000001);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		if (0 != (ret = vbi_workaround(dev))) {
415*4882a593Smuzhiyun 			DEB_VBI("vbi workaround failed!\n");
416*4882a593Smuzhiyun 			/* return ret;*/
417*4882a593Smuzhiyun 		}
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* upload brs register */
421*4882a593Smuzhiyun 	saa7146_write(dev, MC2, (MASK_08|MASK_24));
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
vbi_close(struct saa7146_dev * dev,struct file * file)425*4882a593Smuzhiyun static void vbi_close(struct saa7146_dev *dev, struct file *file)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct saa7146_fh *fh = file->private_data;
428*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
429*4882a593Smuzhiyun 	DEB_VBI("dev:%p, fh:%p\n", dev, fh);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if( fh == vv->vbi_streaming ) {
432*4882a593Smuzhiyun 		vbi_stop(fh, file);
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 	saa7146_res_free(fh, RESOURCE_DMA3_BRS);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
vbi_irq_done(struct saa7146_dev * dev,unsigned long status)437*4882a593Smuzhiyun static void vbi_irq_done(struct saa7146_dev *dev, unsigned long status)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
440*4882a593Smuzhiyun 	spin_lock(&dev->slock);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (vv->vbi_dmaq.curr) {
443*4882a593Smuzhiyun 		DEB_VBI("dev:%p, curr:%p\n", dev, vv->vbi_dmaq.curr);
444*4882a593Smuzhiyun 		/* this must be += 2, one count for each field */
445*4882a593Smuzhiyun 		vv->vbi_fieldcount+=2;
446*4882a593Smuzhiyun 		vv->vbi_dmaq.curr->vb.field_count = vv->vbi_fieldcount;
447*4882a593Smuzhiyun 		saa7146_buffer_finish(dev, &vv->vbi_dmaq, VIDEOBUF_DONE);
448*4882a593Smuzhiyun 	} else {
449*4882a593Smuzhiyun 		DEB_VBI("dev:%p\n", dev);
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 	saa7146_buffer_next(dev, &vv->vbi_dmaq, 1);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	spin_unlock(&dev->slock);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
vbi_read(struct file * file,char __user * data,size_t count,loff_t * ppos)456*4882a593Smuzhiyun static ssize_t vbi_read(struct file *file, char __user *data, size_t count, loff_t *ppos)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct saa7146_fh *fh = file->private_data;
459*4882a593Smuzhiyun 	struct saa7146_dev *dev = fh->dev;
460*4882a593Smuzhiyun 	struct saa7146_vv *vv = dev->vv_data;
461*4882a593Smuzhiyun 	ssize_t ret = 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	DEB_VBI("dev:%p, fh:%p\n", dev, fh);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if( NULL == vv->vbi_streaming ) {
466*4882a593Smuzhiyun 		// fixme: check if dma3 is available
467*4882a593Smuzhiyun 		// fixme: activate vbi engine here if necessary. (really?)
468*4882a593Smuzhiyun 		vv->vbi_streaming = fh;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if( fh != vv->vbi_streaming ) {
472*4882a593Smuzhiyun 		DEB_VBI("open %p is already using vbi capture\n",
473*4882a593Smuzhiyun 			vv->vbi_streaming);
474*4882a593Smuzhiyun 		return -EBUSY;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	mod_timer(&vv->vbi_read_timeout, jiffies+BUFFER_TIMEOUT);
478*4882a593Smuzhiyun 	ret = videobuf_read_stream(&fh->vbi_q, data, count, ppos, 1,
479*4882a593Smuzhiyun 				   file->f_flags & O_NONBLOCK);
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun 	printk("BASE_ODD3:      0x%08x\n", saa7146_read(dev, BASE_ODD3));
482*4882a593Smuzhiyun 	printk("BASE_EVEN3:     0x%08x\n", saa7146_read(dev, BASE_EVEN3));
483*4882a593Smuzhiyun 	printk("PROT_ADDR3:     0x%08x\n", saa7146_read(dev, PROT_ADDR3));
484*4882a593Smuzhiyun 	printk("PITCH3:         0x%08x\n", saa7146_read(dev, PITCH3));
485*4882a593Smuzhiyun 	printk("BASE_PAGE3:     0x%08x\n", saa7146_read(dev, BASE_PAGE3));
486*4882a593Smuzhiyun 	printk("NUM_LINE_BYTE3: 0x%08x\n", saa7146_read(dev, NUM_LINE_BYTE3));
487*4882a593Smuzhiyun 	printk("BRS_CTRL:       0x%08x\n", saa7146_read(dev, BRS_CTRL));
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun 	return ret;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun const struct saa7146_use_ops saa7146_vbi_uops = {
493*4882a593Smuzhiyun 	.init		= vbi_init,
494*4882a593Smuzhiyun 	.open		= vbi_open,
495*4882a593Smuzhiyun 	.release	= vbi_close,
496*4882a593Smuzhiyun 	.irq_done	= vbi_irq_done,
497*4882a593Smuzhiyun 	.read		= vbi_read,
498*4882a593Smuzhiyun };
499