1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/export.h>
6*4882a593Smuzhiyun #include <media/drv-intf/saa7146_vv.h>
7*4882a593Smuzhiyun
calculate_output_format_register(struct saa7146_dev * saa,u32 palette,u32 * clip_format)8*4882a593Smuzhiyun static void calculate_output_format_register(struct saa7146_dev* saa, u32 palette, u32* clip_format)
9*4882a593Smuzhiyun {
10*4882a593Smuzhiyun /* clear out the necessary bits */
11*4882a593Smuzhiyun *clip_format &= 0x0000ffff;
12*4882a593Smuzhiyun /* set these bits new */
13*4882a593Smuzhiyun *clip_format |= (( ((palette&0xf00)>>8) << 30) | ((palette&0x00f) << 24) | (((palette&0x0f0)>>4) << 16));
14*4882a593Smuzhiyun }
15*4882a593Smuzhiyun
calculate_hps_source_and_sync(struct saa7146_dev * dev,int source,int sync,u32 * hps_ctrl)16*4882a593Smuzhiyun static void calculate_hps_source_and_sync(struct saa7146_dev *dev, int source, int sync, u32* hps_ctrl)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun *hps_ctrl &= ~(MASK_30 | MASK_31 | MASK_28);
19*4882a593Smuzhiyun *hps_ctrl |= (source << 30) | (sync << 28);
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun
calculate_hxo_and_hyo(struct saa7146_vv * vv,u32 * hps_h_scale,u32 * hps_ctrl)22*4882a593Smuzhiyun static void calculate_hxo_and_hyo(struct saa7146_vv *vv, u32* hps_h_scale, u32* hps_ctrl)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun int hyo = 0, hxo = 0;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun hyo = vv->standard->v_offset;
27*4882a593Smuzhiyun hxo = vv->standard->h_offset;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun *hps_h_scale &= ~(MASK_B0 | 0xf00);
30*4882a593Smuzhiyun *hps_h_scale |= (hxo << 0);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun *hps_ctrl &= ~(MASK_W0 | MASK_B2);
33*4882a593Smuzhiyun *hps_ctrl |= (hyo << 12);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* helper functions for the calculation of the horizontal- and vertical
37*4882a593Smuzhiyun scaling registers, clip-format-register etc ...
38*4882a593Smuzhiyun these functions take pointers to the (most-likely read-out
39*4882a593Smuzhiyun original-values) and manipulate them according to the requested
40*4882a593Smuzhiyun changes.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* hps_coeff used for CXY and CXUV; scale 1/1 -> scale 1/64 */
44*4882a593Smuzhiyun static struct {
45*4882a593Smuzhiyun u16 hps_coeff;
46*4882a593Smuzhiyun u16 weight_sum;
47*4882a593Smuzhiyun } hps_h_coeff_tab [] = {
48*4882a593Smuzhiyun {0x00, 2}, {0x02, 4}, {0x00, 4}, {0x06, 8}, {0x02, 8},
49*4882a593Smuzhiyun {0x08, 8}, {0x00, 8}, {0x1E, 16}, {0x0E, 8}, {0x26, 8},
50*4882a593Smuzhiyun {0x06, 8}, {0x42, 8}, {0x02, 8}, {0x80, 8}, {0x00, 8},
51*4882a593Smuzhiyun {0xFE, 16}, {0xFE, 8}, {0x7E, 8}, {0x7E, 8}, {0x3E, 8},
52*4882a593Smuzhiyun {0x3E, 8}, {0x1E, 8}, {0x1E, 8}, {0x0E, 8}, {0x0E, 8},
53*4882a593Smuzhiyun {0x06, 8}, {0x06, 8}, {0x02, 8}, {0x02, 8}, {0x00, 8},
54*4882a593Smuzhiyun {0x00, 8}, {0xFE, 16}, {0xFE, 8}, {0xFE, 8}, {0xFE, 8},
55*4882a593Smuzhiyun {0xFE, 8}, {0xFE, 8}, {0xFE, 8}, {0xFE, 8}, {0xFE, 8},
56*4882a593Smuzhiyun {0xFE, 8}, {0xFE, 8}, {0xFE, 8}, {0xFE, 8}, {0xFE, 8},
57*4882a593Smuzhiyun {0xFE, 8}, {0xFE, 8}, {0xFE, 8}, {0xFE, 8}, {0x7E, 8},
58*4882a593Smuzhiyun {0x7E, 8}, {0x3E, 8}, {0x3E, 8}, {0x1E, 8}, {0x1E, 8},
59*4882a593Smuzhiyun {0x0E, 8}, {0x0E, 8}, {0x06, 8}, {0x06, 8}, {0x02, 8},
60*4882a593Smuzhiyun {0x02, 8}, {0x00, 8}, {0x00, 8}, {0xFE, 16}
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* table of attenuation values for horizontal scaling */
64*4882a593Smuzhiyun static u8 h_attenuation[] = { 1, 2, 4, 8, 2, 4, 8, 16, 0};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* calculate horizontal scale registers */
calculate_h_scale_registers(struct saa7146_dev * dev,int in_x,int out_x,int flip_lr,u32 * hps_ctrl,u32 * hps_v_gain,u32 * hps_h_prescale,u32 * hps_h_scale)67*4882a593Smuzhiyun static int calculate_h_scale_registers(struct saa7146_dev *dev,
68*4882a593Smuzhiyun int in_x, int out_x, int flip_lr,
69*4882a593Smuzhiyun u32* hps_ctrl, u32* hps_v_gain, u32* hps_h_prescale, u32* hps_h_scale)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun /* horizontal prescaler */
72*4882a593Smuzhiyun u32 dcgx = 0, xpsc = 0, xacm = 0, cxy = 0, cxuv = 0;
73*4882a593Smuzhiyun /* horizontal scaler */
74*4882a593Smuzhiyun u32 xim = 0, xp = 0, xsci =0;
75*4882a593Smuzhiyun /* vertical scale & gain */
76*4882a593Smuzhiyun u32 pfuv = 0;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* helper variables */
79*4882a593Smuzhiyun u32 h_atten = 0, i = 0;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if ( 0 == out_x ) {
82*4882a593Smuzhiyun return -EINVAL;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* mask out vanity-bit */
86*4882a593Smuzhiyun *hps_ctrl &= ~MASK_29;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* calculate prescale-(xspc)-value: [n .. 1/2) : 1
89*4882a593Smuzhiyun [1/2 .. 1/3) : 2
90*4882a593Smuzhiyun [1/3 .. 1/4) : 3
91*4882a593Smuzhiyun ... */
92*4882a593Smuzhiyun if (in_x > out_x) {
93*4882a593Smuzhiyun xpsc = in_x / out_x;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun else {
96*4882a593Smuzhiyun /* zooming */
97*4882a593Smuzhiyun xpsc = 1;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* if flip_lr-bit is set, number of pixels after
101*4882a593Smuzhiyun horizontal prescaling must be < 384 */
102*4882a593Smuzhiyun if ( 0 != flip_lr ) {
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* set vanity bit */
105*4882a593Smuzhiyun *hps_ctrl |= MASK_29;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun while (in_x / xpsc >= 384 )
108*4882a593Smuzhiyun xpsc++;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun /* if zooming is wanted, number of pixels after
111*4882a593Smuzhiyun horizontal prescaling must be < 768 */
112*4882a593Smuzhiyun else {
113*4882a593Smuzhiyun while ( in_x / xpsc >= 768 )
114*4882a593Smuzhiyun xpsc++;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* maximum prescale is 64 (p.69) */
118*4882a593Smuzhiyun if ( xpsc > 64 )
119*4882a593Smuzhiyun xpsc = 64;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* keep xacm clear*/
122*4882a593Smuzhiyun xacm = 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* set horizontal filter parameters (CXY = CXUV) */
125*4882a593Smuzhiyun cxy = hps_h_coeff_tab[( (xpsc - 1) < 63 ? (xpsc - 1) : 63 )].hps_coeff;
126*4882a593Smuzhiyun cxuv = cxy;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* calculate and set horizontal fine scale (xsci) */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* bypass the horizontal scaler ? */
131*4882a593Smuzhiyun if ( (in_x == out_x) && ( 1 == xpsc ) )
132*4882a593Smuzhiyun xsci = 0x400;
133*4882a593Smuzhiyun else
134*4882a593Smuzhiyun xsci = ( (1024 * in_x) / (out_x * xpsc) ) + xpsc;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* set start phase for horizontal fine scale (xp) to 0 */
137*4882a593Smuzhiyun xp = 0;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* set xim, if we bypass the horizontal scaler */
140*4882a593Smuzhiyun if ( 0x400 == xsci )
141*4882a593Smuzhiyun xim = 1;
142*4882a593Smuzhiyun else
143*4882a593Smuzhiyun xim = 0;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* if the prescaler is bypassed, enable horizontal
146*4882a593Smuzhiyun accumulation mode (xacm) and clear dcgx */
147*4882a593Smuzhiyun if( 1 == xpsc ) {
148*4882a593Smuzhiyun xacm = 1;
149*4882a593Smuzhiyun dcgx = 0;
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun xacm = 0;
152*4882a593Smuzhiyun /* get best match in the table of attenuations
153*4882a593Smuzhiyun for horizontal scaling */
154*4882a593Smuzhiyun h_atten = hps_h_coeff_tab[( (xpsc - 1) < 63 ? (xpsc - 1) : 63 )].weight_sum;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun for (i = 0; h_attenuation[i] != 0; i++) {
157*4882a593Smuzhiyun if (h_attenuation[i] >= h_atten)
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun dcgx = i;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* the horizontal scaling increment controls the UV filter
165*4882a593Smuzhiyun to reduce the bandwidth to improve the display quality,
166*4882a593Smuzhiyun so set it ... */
167*4882a593Smuzhiyun if ( xsci == 0x400)
168*4882a593Smuzhiyun pfuv = 0x00;
169*4882a593Smuzhiyun else if ( xsci < 0x600)
170*4882a593Smuzhiyun pfuv = 0x01;
171*4882a593Smuzhiyun else if ( xsci < 0x680)
172*4882a593Smuzhiyun pfuv = 0x11;
173*4882a593Smuzhiyun else if ( xsci < 0x700)
174*4882a593Smuzhiyun pfuv = 0x22;
175*4882a593Smuzhiyun else
176*4882a593Smuzhiyun pfuv = 0x33;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun *hps_v_gain &= MASK_W0|MASK_B2;
180*4882a593Smuzhiyun *hps_v_gain |= (pfuv << 24);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun *hps_h_scale &= ~(MASK_W1 | 0xf000);
183*4882a593Smuzhiyun *hps_h_scale |= (xim << 31) | (xp << 24) | (xsci << 12);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun *hps_h_prescale |= (dcgx << 27) | ((xpsc-1) << 18) | (xacm << 17) | (cxy << 8) | (cxuv << 0);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct {
191*4882a593Smuzhiyun u16 hps_coeff;
192*4882a593Smuzhiyun u16 weight_sum;
193*4882a593Smuzhiyun } hps_v_coeff_tab [] = {
194*4882a593Smuzhiyun {0x0100, 2}, {0x0102, 4}, {0x0300, 4}, {0x0106, 8}, {0x0502, 8},
195*4882a593Smuzhiyun {0x0708, 8}, {0x0F00, 8}, {0x011E, 16}, {0x110E, 16}, {0x1926, 16},
196*4882a593Smuzhiyun {0x3906, 16}, {0x3D42, 16}, {0x7D02, 16}, {0x7F80, 16}, {0xFF00, 16},
197*4882a593Smuzhiyun {0x01FE, 32}, {0x01FE, 32}, {0x817E, 32}, {0x817E, 32}, {0xC13E, 32},
198*4882a593Smuzhiyun {0xC13E, 32}, {0xE11E, 32}, {0xE11E, 32}, {0xF10E, 32}, {0xF10E, 32},
199*4882a593Smuzhiyun {0xF906, 32}, {0xF906, 32}, {0xFD02, 32}, {0xFD02, 32}, {0xFF00, 32},
200*4882a593Smuzhiyun {0xFF00, 32}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64},
201*4882a593Smuzhiyun {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64},
202*4882a593Smuzhiyun {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64},
203*4882a593Smuzhiyun {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x01FE, 64}, {0x817E, 64},
204*4882a593Smuzhiyun {0x817E, 64}, {0xC13E, 64}, {0xC13E, 64}, {0xE11E, 64}, {0xE11E, 64},
205*4882a593Smuzhiyun {0xF10E, 64}, {0xF10E, 64}, {0xF906, 64}, {0xF906, 64}, {0xFD02, 64},
206*4882a593Smuzhiyun {0xFD02, 64}, {0xFF00, 64}, {0xFF00, 64}, {0x01FE, 128}
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* table of attenuation values for vertical scaling */
210*4882a593Smuzhiyun static u16 v_attenuation[] = { 2, 4, 8, 16, 32, 64, 128, 256, 0};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* calculate vertical scale registers */
calculate_v_scale_registers(struct saa7146_dev * dev,enum v4l2_field field,int in_y,int out_y,u32 * hps_v_scale,u32 * hps_v_gain)213*4882a593Smuzhiyun static int calculate_v_scale_registers(struct saa7146_dev *dev, enum v4l2_field field,
214*4882a593Smuzhiyun int in_y, int out_y, u32* hps_v_scale, u32* hps_v_gain)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun int lpi = 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* vertical scaling */
219*4882a593Smuzhiyun u32 yacm = 0, ysci = 0, yacl = 0, ypo = 0, ype = 0;
220*4882a593Smuzhiyun /* vertical scale & gain */
221*4882a593Smuzhiyun u32 dcgy = 0, cya_cyb = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* helper variables */
224*4882a593Smuzhiyun u32 v_atten = 0, i = 0;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* error, if vertical zooming */
227*4882a593Smuzhiyun if ( in_y < out_y ) {
228*4882a593Smuzhiyun return -EINVAL;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* linear phase interpolation may be used
232*4882a593Smuzhiyun if scaling is between 1 and 1/2 (both fields used)
233*4882a593Smuzhiyun or scaling is between 1/2 and 1/4 (if only one field is used) */
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (V4L2_FIELD_HAS_BOTH(field)) {
236*4882a593Smuzhiyun if( 2*out_y >= in_y) {
237*4882a593Smuzhiyun lpi = 1;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun } else if (field == V4L2_FIELD_TOP
240*4882a593Smuzhiyun || field == V4L2_FIELD_ALTERNATE
241*4882a593Smuzhiyun || field == V4L2_FIELD_BOTTOM) {
242*4882a593Smuzhiyun if( 4*out_y >= in_y ) {
243*4882a593Smuzhiyun lpi = 1;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun out_y *= 2;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun if( 0 != lpi ) {
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun yacm = 0;
250*4882a593Smuzhiyun yacl = 0;
251*4882a593Smuzhiyun cya_cyb = 0x00ff;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* calculate scaling increment */
254*4882a593Smuzhiyun if ( in_y > out_y )
255*4882a593Smuzhiyun ysci = ((1024 * in_y) / (out_y + 1)) - 1024;
256*4882a593Smuzhiyun else
257*4882a593Smuzhiyun ysci = 0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun dcgy = 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* calculate ype and ypo */
262*4882a593Smuzhiyun ype = ysci / 16;
263*4882a593Smuzhiyun ypo = ype + (ysci / 64);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun } else {
266*4882a593Smuzhiyun yacm = 1;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* calculate scaling increment */
269*4882a593Smuzhiyun ysci = (((10 * 1024 * (in_y - out_y - 1)) / in_y) + 9) / 10;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* calculate ype and ypo */
272*4882a593Smuzhiyun ypo = ype = ((ysci + 15) / 16);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* the sequence length interval (yacl) has to be set according
275*4882a593Smuzhiyun to the prescale value, e.g. [n .. 1/2) : 0
276*4882a593Smuzhiyun [1/2 .. 1/3) : 1
277*4882a593Smuzhiyun [1/3 .. 1/4) : 2
278*4882a593Smuzhiyun ... */
279*4882a593Smuzhiyun if ( ysci < 512) {
280*4882a593Smuzhiyun yacl = 0;
281*4882a593Smuzhiyun } else {
282*4882a593Smuzhiyun yacl = ( ysci / (1024 - ysci) );
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* get filter coefficients for cya, cyb from table hps_v_coeff_tab */
286*4882a593Smuzhiyun cya_cyb = hps_v_coeff_tab[ (yacl < 63 ? yacl : 63 ) ].hps_coeff;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* get best match in the table of attenuations for vertical scaling */
289*4882a593Smuzhiyun v_atten = hps_v_coeff_tab[ (yacl < 63 ? yacl : 63 ) ].weight_sum;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun for (i = 0; v_attenuation[i] != 0; i++) {
292*4882a593Smuzhiyun if (v_attenuation[i] >= v_atten)
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun dcgy = i;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* ypo and ype swapped in spec ? */
300*4882a593Smuzhiyun *hps_v_scale |= (yacm << 31) | (ysci << 21) | (yacl << 15) | (ypo << 8 ) | (ype << 1);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun *hps_v_gain &= ~(MASK_W0|MASK_B2);
303*4882a593Smuzhiyun *hps_v_gain |= (dcgy << 16) | (cya_cyb << 0);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* simple bubble-sort algorithm with duplicate elimination */
sort_and_eliminate(u32 * values,int * count)309*4882a593Smuzhiyun static int sort_and_eliminate(u32* values, int* count)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun int low = 0, high = 0, top = 0;
312*4882a593Smuzhiyun int cur = 0, next = 0;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* sanity checks */
315*4882a593Smuzhiyun if( (0 > *count) || (NULL == values) ) {
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* bubble sort the first @count items of the array @values */
320*4882a593Smuzhiyun for( top = *count; top > 0; top--) {
321*4882a593Smuzhiyun for( low = 0, high = 1; high < top; low++, high++) {
322*4882a593Smuzhiyun if( values[low] > values[high] )
323*4882a593Smuzhiyun swap(values[low], values[high]);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* remove duplicate items */
328*4882a593Smuzhiyun for( cur = 0, next = 1; next < *count; next++) {
329*4882a593Smuzhiyun if( values[cur] != values[next])
330*4882a593Smuzhiyun values[++cur] = values[next];
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun *count = cur + 1;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
calculate_clipping_registers_rect(struct saa7146_dev * dev,struct saa7146_fh * fh,struct saa7146_video_dma * vdma2,u32 * clip_format,u32 * arbtr_ctrl,enum v4l2_field field)338*4882a593Smuzhiyun static void calculate_clipping_registers_rect(struct saa7146_dev *dev, struct saa7146_fh *fh,
339*4882a593Smuzhiyun struct saa7146_video_dma *vdma2, u32* clip_format, u32* arbtr_ctrl, enum v4l2_field field)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
342*4882a593Smuzhiyun __le32 *clipping = vv->d_clipping.cpu_addr;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun int width = vv->ov.win.w.width;
345*4882a593Smuzhiyun int height = vv->ov.win.w.height;
346*4882a593Smuzhiyun int clipcount = vv->ov.nclips;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun u32 line_list[32];
349*4882a593Smuzhiyun u32 pixel_list[32];
350*4882a593Smuzhiyun int numdwords = 0;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun int i = 0, j = 0;
353*4882a593Smuzhiyun int cnt_line = 0, cnt_pixel = 0;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun int x[32], y[32], w[32], h[32];
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* clear out memory */
358*4882a593Smuzhiyun memset(&line_list[0], 0x00, sizeof(u32)*32);
359*4882a593Smuzhiyun memset(&pixel_list[0], 0x00, sizeof(u32)*32);
360*4882a593Smuzhiyun memset(clipping, 0x00, SAA7146_CLIPPING_MEM);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* fill the line and pixel-lists */
363*4882a593Smuzhiyun for(i = 0; i < clipcount; i++) {
364*4882a593Smuzhiyun int l = 0, r = 0, t = 0, b = 0;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun x[i] = vv->ov.clips[i].c.left;
367*4882a593Smuzhiyun y[i] = vv->ov.clips[i].c.top;
368*4882a593Smuzhiyun w[i] = vv->ov.clips[i].c.width;
369*4882a593Smuzhiyun h[i] = vv->ov.clips[i].c.height;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if( w[i] < 0) {
372*4882a593Smuzhiyun x[i] += w[i]; w[i] = -w[i];
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun if( h[i] < 0) {
375*4882a593Smuzhiyun y[i] += h[i]; h[i] = -h[i];
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun if( x[i] < 0) {
378*4882a593Smuzhiyun w[i] += x[i]; x[i] = 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun if( y[i] < 0) {
381*4882a593Smuzhiyun h[i] += y[i]; y[i] = 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun if( 0 != vv->vflip ) {
384*4882a593Smuzhiyun y[i] = height - y[i] - h[i];
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun l = x[i];
388*4882a593Smuzhiyun r = x[i]+w[i];
389*4882a593Smuzhiyun t = y[i];
390*4882a593Smuzhiyun b = y[i]+h[i];
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* insert left/right coordinates */
393*4882a593Smuzhiyun pixel_list[ 2*i ] = min_t(int, l, width);
394*4882a593Smuzhiyun pixel_list[(2*i)+1] = min_t(int, r, width);
395*4882a593Smuzhiyun /* insert top/bottom coordinates */
396*4882a593Smuzhiyun line_list[ 2*i ] = min_t(int, t, height);
397*4882a593Smuzhiyun line_list[(2*i)+1] = min_t(int, b, height);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* sort and eliminate lists */
401*4882a593Smuzhiyun cnt_line = cnt_pixel = 2*clipcount;
402*4882a593Smuzhiyun sort_and_eliminate( &pixel_list[0], &cnt_pixel );
403*4882a593Smuzhiyun sort_and_eliminate( &line_list[0], &cnt_line );
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* calculate the number of used u32s */
406*4882a593Smuzhiyun numdwords = max_t(int, (cnt_line+1), (cnt_pixel+1))*2;
407*4882a593Smuzhiyun numdwords = max_t(int, 4, numdwords);
408*4882a593Smuzhiyun numdwords = min_t(int, 64, numdwords);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* fill up cliptable */
411*4882a593Smuzhiyun for(i = 0; i < cnt_pixel; i++) {
412*4882a593Smuzhiyun clipping[2*i] |= cpu_to_le32(pixel_list[i] << 16);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun for(i = 0; i < cnt_line; i++) {
415*4882a593Smuzhiyun clipping[(2*i)+1] |= cpu_to_le32(line_list[i] << 16);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* fill up cliptable with the display infos */
419*4882a593Smuzhiyun for(j = 0; j < clipcount; j++) {
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun for(i = 0; i < cnt_pixel; i++) {
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if( x[j] < 0)
424*4882a593Smuzhiyun x[j] = 0;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if( pixel_list[i] < (x[j] + w[j])) {
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if ( pixel_list[i] >= x[j] ) {
429*4882a593Smuzhiyun clipping[2*i] |= cpu_to_le32(1 << j);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun for(i = 0; i < cnt_line; i++) {
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if( y[j] < 0)
436*4882a593Smuzhiyun y[j] = 0;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if( line_list[i] < (y[j] + h[j]) ) {
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if( line_list[i] >= y[j] ) {
441*4882a593Smuzhiyun clipping[(2*i)+1] |= cpu_to_le32(1 << j);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* adjust arbitration control register */
448*4882a593Smuzhiyun *arbtr_ctrl &= 0xffff00ff;
449*4882a593Smuzhiyun *arbtr_ctrl |= 0x00001c00;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun vdma2->base_even = vv->d_clipping.dma_handle;
452*4882a593Smuzhiyun vdma2->base_odd = vv->d_clipping.dma_handle;
453*4882a593Smuzhiyun vdma2->prot_addr = vv->d_clipping.dma_handle+((sizeof(u32))*(numdwords));
454*4882a593Smuzhiyun vdma2->base_page = 0x04;
455*4882a593Smuzhiyun vdma2->pitch = 0x00;
456*4882a593Smuzhiyun vdma2->num_line_byte = (0 << 16 | (sizeof(u32))*(numdwords-1) );
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* set clipping-mode. this depends on the field(s) used */
459*4882a593Smuzhiyun *clip_format &= 0xfffffff7;
460*4882a593Smuzhiyun if (V4L2_FIELD_HAS_BOTH(field)) {
461*4882a593Smuzhiyun *clip_format |= 0x00000008;
462*4882a593Smuzhiyun } else {
463*4882a593Smuzhiyun *clip_format |= 0x00000000;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* disable clipping */
saa7146_disable_clipping(struct saa7146_dev * dev)468*4882a593Smuzhiyun static void saa7146_disable_clipping(struct saa7146_dev *dev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun u32 clip_format = saa7146_read(dev, CLIP_FORMAT_CTRL);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* mask out relevant bits (=lower word)*/
473*4882a593Smuzhiyun clip_format &= MASK_W1;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* upload clipping-registers*/
476*4882a593Smuzhiyun saa7146_write(dev, CLIP_FORMAT_CTRL,clip_format);
477*4882a593Smuzhiyun saa7146_write(dev, MC2, (MASK_05 | MASK_21));
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* disable video dma2 */
480*4882a593Smuzhiyun saa7146_write(dev, MC1, MASK_21);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
saa7146_set_clipping_rect(struct saa7146_fh * fh)483*4882a593Smuzhiyun static void saa7146_set_clipping_rect(struct saa7146_fh *fh)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct saa7146_dev *dev = fh->dev;
486*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
487*4882a593Smuzhiyun enum v4l2_field field = vv->ov.win.field;
488*4882a593Smuzhiyun struct saa7146_video_dma vdma2;
489*4882a593Smuzhiyun u32 clip_format;
490*4882a593Smuzhiyun u32 arbtr_ctrl;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* check clipcount, disable clipping if clipcount == 0*/
493*4882a593Smuzhiyun if (vv->ov.nclips == 0) {
494*4882a593Smuzhiyun saa7146_disable_clipping(dev);
495*4882a593Smuzhiyun return;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun clip_format = saa7146_read(dev, CLIP_FORMAT_CTRL);
499*4882a593Smuzhiyun arbtr_ctrl = saa7146_read(dev, PCI_BT_V1);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun calculate_clipping_registers_rect(dev, fh, &vdma2, &clip_format, &arbtr_ctrl, field);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* set clipping format */
504*4882a593Smuzhiyun clip_format &= 0xffff0008;
505*4882a593Smuzhiyun clip_format |= (SAA7146_CLIPPING_RECT << 4);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* prepare video dma2 */
508*4882a593Smuzhiyun saa7146_write(dev, BASE_EVEN2, vdma2.base_even);
509*4882a593Smuzhiyun saa7146_write(dev, BASE_ODD2, vdma2.base_odd);
510*4882a593Smuzhiyun saa7146_write(dev, PROT_ADDR2, vdma2.prot_addr);
511*4882a593Smuzhiyun saa7146_write(dev, BASE_PAGE2, vdma2.base_page);
512*4882a593Smuzhiyun saa7146_write(dev, PITCH2, vdma2.pitch);
513*4882a593Smuzhiyun saa7146_write(dev, NUM_LINE_BYTE2, vdma2.num_line_byte);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* prepare the rest */
516*4882a593Smuzhiyun saa7146_write(dev, CLIP_FORMAT_CTRL,clip_format);
517*4882a593Smuzhiyun saa7146_write(dev, PCI_BT_V1, arbtr_ctrl);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* upload clip_control-register, clipping-registers, enable video dma2 */
520*4882a593Smuzhiyun saa7146_write(dev, MC2, (MASK_05 | MASK_21 | MASK_03 | MASK_19));
521*4882a593Smuzhiyun saa7146_write(dev, MC1, (MASK_05 | MASK_21));
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
saa7146_set_window(struct saa7146_dev * dev,int width,int height,enum v4l2_field field)524*4882a593Smuzhiyun static void saa7146_set_window(struct saa7146_dev *dev, int width, int height, enum v4l2_field field)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun int source = vv->current_hps_source;
529*4882a593Smuzhiyun int sync = vv->current_hps_sync;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun u32 hps_v_scale = 0, hps_v_gain = 0, hps_ctrl = 0, hps_h_prescale = 0, hps_h_scale = 0;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* set vertical scale */
534*4882a593Smuzhiyun hps_v_scale = 0; /* all bits get set by the function-call */
535*4882a593Smuzhiyun hps_v_gain = 0; /* fixme: saa7146_read(dev, HPS_V_GAIN);*/
536*4882a593Smuzhiyun calculate_v_scale_registers(dev, field, vv->standard->v_field*2, height, &hps_v_scale, &hps_v_gain);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* set horizontal scale */
539*4882a593Smuzhiyun hps_ctrl = 0;
540*4882a593Smuzhiyun hps_h_prescale = 0; /* all bits get set in the function */
541*4882a593Smuzhiyun hps_h_scale = 0;
542*4882a593Smuzhiyun calculate_h_scale_registers(dev, vv->standard->h_pixels, width, vv->hflip, &hps_ctrl, &hps_v_gain, &hps_h_prescale, &hps_h_scale);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* set hyo and hxo */
545*4882a593Smuzhiyun calculate_hxo_and_hyo(vv, &hps_h_scale, &hps_ctrl);
546*4882a593Smuzhiyun calculate_hps_source_and_sync(dev, source, sync, &hps_ctrl);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* write out new register contents */
549*4882a593Smuzhiyun saa7146_write(dev, HPS_V_SCALE, hps_v_scale);
550*4882a593Smuzhiyun saa7146_write(dev, HPS_V_GAIN, hps_v_gain);
551*4882a593Smuzhiyun saa7146_write(dev, HPS_CTRL, hps_ctrl);
552*4882a593Smuzhiyun saa7146_write(dev, HPS_H_PRESCALE,hps_h_prescale);
553*4882a593Smuzhiyun saa7146_write(dev, HPS_H_SCALE, hps_h_scale);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* upload shadow-ram registers */
556*4882a593Smuzhiyun saa7146_write(dev, MC2, (MASK_05 | MASK_06 | MASK_21 | MASK_22) );
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* calculate the new memory offsets for a desired position */
saa7146_set_position(struct saa7146_dev * dev,int w_x,int w_y,int w_height,enum v4l2_field field,u32 pixelformat)560*4882a593Smuzhiyun static void saa7146_set_position(struct saa7146_dev *dev, int w_x, int w_y, int w_height, enum v4l2_field field, u32 pixelformat)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
563*4882a593Smuzhiyun struct saa7146_format *sfmt = saa7146_format_by_fourcc(dev, pixelformat);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun int b_depth = vv->ov_fmt->depth;
566*4882a593Smuzhiyun int b_bpl = vv->ov_fb.fmt.bytesperline;
567*4882a593Smuzhiyun /* The unsigned long cast is to remove a 64-bit compile warning since
568*4882a593Smuzhiyun it looks like a 64-bit address is cast to a 32-bit value, even
569*4882a593Smuzhiyun though the base pointer is really a 32-bit physical address that
570*4882a593Smuzhiyun goes into a 32-bit DMA register.
571*4882a593Smuzhiyun FIXME: might not work on some 64-bit platforms, but see the FIXME
572*4882a593Smuzhiyun in struct v4l2_framebuffer (videodev2.h) for that.
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun u32 base = (u32)(unsigned long)vv->ov_fb.base;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun struct saa7146_video_dma vdma1;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* calculate memory offsets for picture, look if we shall top-down-flip */
579*4882a593Smuzhiyun vdma1.pitch = 2*b_bpl;
580*4882a593Smuzhiyun if ( 0 == vv->vflip ) {
581*4882a593Smuzhiyun vdma1.base_even = base + (w_y * (vdma1.pitch/2)) + (w_x * (b_depth / 8));
582*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even + (vdma1.pitch / 2);
583*4882a593Smuzhiyun vdma1.prot_addr = vdma1.base_even + (w_height * (vdma1.pitch / 2));
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun else {
586*4882a593Smuzhiyun vdma1.base_even = base + ((w_y+w_height) * (vdma1.pitch/2)) + (w_x * (b_depth / 8));
587*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even - (vdma1.pitch / 2);
588*4882a593Smuzhiyun vdma1.prot_addr = vdma1.base_odd - (w_height * (vdma1.pitch / 2));
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (V4L2_FIELD_HAS_BOTH(field)) {
592*4882a593Smuzhiyun } else if (field == V4L2_FIELD_ALTERNATE) {
593*4882a593Smuzhiyun /* fixme */
594*4882a593Smuzhiyun vdma1.base_odd = vdma1.prot_addr;
595*4882a593Smuzhiyun vdma1.pitch /= 2;
596*4882a593Smuzhiyun } else if (field == V4L2_FIELD_TOP) {
597*4882a593Smuzhiyun vdma1.base_odd = vdma1.prot_addr;
598*4882a593Smuzhiyun vdma1.pitch /= 2;
599*4882a593Smuzhiyun } else if (field == V4L2_FIELD_BOTTOM) {
600*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even;
601*4882a593Smuzhiyun vdma1.base_even = vdma1.prot_addr;
602*4882a593Smuzhiyun vdma1.pitch /= 2;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if ( 0 != vv->vflip ) {
606*4882a593Smuzhiyun vdma1.pitch *= -1;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun vdma1.base_page = sfmt->swap;
610*4882a593Smuzhiyun vdma1.num_line_byte = (vv->standard->v_field<<16)+vv->standard->h_pixels;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun saa7146_write_out_dma(dev, 1, &vdma1);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
saa7146_set_output_format(struct saa7146_dev * dev,unsigned long palette)615*4882a593Smuzhiyun static void saa7146_set_output_format(struct saa7146_dev *dev, unsigned long palette)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun u32 clip_format = saa7146_read(dev, CLIP_FORMAT_CTRL);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* call helper function */
620*4882a593Smuzhiyun calculate_output_format_register(dev,palette,&clip_format);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* update the hps registers */
623*4882a593Smuzhiyun saa7146_write(dev, CLIP_FORMAT_CTRL, clip_format);
624*4882a593Smuzhiyun saa7146_write(dev, MC2, (MASK_05 | MASK_21));
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* select input-source */
saa7146_set_hps_source_and_sync(struct saa7146_dev * dev,int source,int sync)628*4882a593Smuzhiyun void saa7146_set_hps_source_and_sync(struct saa7146_dev *dev, int source, int sync)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
631*4882a593Smuzhiyun u32 hps_ctrl = 0;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* read old state */
634*4882a593Smuzhiyun hps_ctrl = saa7146_read(dev, HPS_CTRL);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun hps_ctrl &= ~( MASK_31 | MASK_30 | MASK_28 );
637*4882a593Smuzhiyun hps_ctrl |= (source << 30) | (sync << 28);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* write back & upload register */
640*4882a593Smuzhiyun saa7146_write(dev, HPS_CTRL, hps_ctrl);
641*4882a593Smuzhiyun saa7146_write(dev, MC2, (MASK_05 | MASK_21));
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun vv->current_hps_source = source;
644*4882a593Smuzhiyun vv->current_hps_sync = sync;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7146_set_hps_source_and_sync);
647*4882a593Smuzhiyun
saa7146_enable_overlay(struct saa7146_fh * fh)648*4882a593Smuzhiyun int saa7146_enable_overlay(struct saa7146_fh *fh)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct saa7146_dev *dev = fh->dev;
651*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun saa7146_set_window(dev, vv->ov.win.w.width, vv->ov.win.w.height, vv->ov.win.field);
654*4882a593Smuzhiyun saa7146_set_position(dev, vv->ov.win.w.left, vv->ov.win.w.top, vv->ov.win.w.height, vv->ov.win.field, vv->ov_fmt->pixelformat);
655*4882a593Smuzhiyun saa7146_set_output_format(dev, vv->ov_fmt->trans);
656*4882a593Smuzhiyun saa7146_set_clipping_rect(fh);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* enable video dma1 */
659*4882a593Smuzhiyun saa7146_write(dev, MC1, (MASK_06 | MASK_22));
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
saa7146_disable_overlay(struct saa7146_fh * fh)663*4882a593Smuzhiyun void saa7146_disable_overlay(struct saa7146_fh *fh)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct saa7146_dev *dev = fh->dev;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* disable clipping + video dma1 */
668*4882a593Smuzhiyun saa7146_disable_clipping(dev);
669*4882a593Smuzhiyun saa7146_write(dev, MC1, MASK_22);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
saa7146_write_out_dma(struct saa7146_dev * dev,int which,struct saa7146_video_dma * vdma)672*4882a593Smuzhiyun void saa7146_write_out_dma(struct saa7146_dev* dev, int which, struct saa7146_video_dma* vdma)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun int where = 0;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if( which < 1 || which > 3) {
677*4882a593Smuzhiyun return;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* calculate starting address */
681*4882a593Smuzhiyun where = (which-1)*0x18;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun saa7146_write(dev, where, vdma->base_odd);
684*4882a593Smuzhiyun saa7146_write(dev, where+0x04, vdma->base_even);
685*4882a593Smuzhiyun saa7146_write(dev, where+0x08, vdma->prot_addr);
686*4882a593Smuzhiyun saa7146_write(dev, where+0x0c, vdma->pitch);
687*4882a593Smuzhiyun saa7146_write(dev, where+0x10, vdma->base_page);
688*4882a593Smuzhiyun saa7146_write(dev, where+0x14, vdma->num_line_byte);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* upload */
691*4882a593Smuzhiyun saa7146_write(dev, MC2, (MASK_02<<(which-1))|(MASK_18<<(which-1)));
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun printk("vdma%d.base_even: 0x%08x\n", which,vdma->base_even);
694*4882a593Smuzhiyun printk("vdma%d.base_odd: 0x%08x\n", which,vdma->base_odd);
695*4882a593Smuzhiyun printk("vdma%d.prot_addr: 0x%08x\n", which,vdma->prot_addr);
696*4882a593Smuzhiyun printk("vdma%d.base_page: 0x%08x\n", which,vdma->base_page);
697*4882a593Smuzhiyun printk("vdma%d.pitch: 0x%08x\n", which,vdma->pitch);
698*4882a593Smuzhiyun printk("vdma%d.num_line_byte: 0x%08x\n", which,vdma->num_line_byte);
699*4882a593Smuzhiyun */
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
calculate_video_dma_grab_packed(struct saa7146_dev * dev,struct saa7146_buf * buf)702*4882a593Smuzhiyun static int calculate_video_dma_grab_packed(struct saa7146_dev* dev, struct saa7146_buf *buf)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
705*4882a593Smuzhiyun struct saa7146_video_dma vdma1;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun struct saa7146_format *sfmt = saa7146_format_by_fourcc(dev,buf->fmt->pixelformat);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun int width = buf->fmt->width;
710*4882a593Smuzhiyun int height = buf->fmt->height;
711*4882a593Smuzhiyun int bytesperline = buf->fmt->bytesperline;
712*4882a593Smuzhiyun enum v4l2_field field = buf->fmt->field;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun int depth = sfmt->depth;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun DEB_CAP("[size=%dx%d,fields=%s]\n",
717*4882a593Smuzhiyun width, height, v4l2_field_names[field]);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if( bytesperline != 0) {
720*4882a593Smuzhiyun vdma1.pitch = bytesperline*2;
721*4882a593Smuzhiyun } else {
722*4882a593Smuzhiyun vdma1.pitch = (width*depth*2)/8;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun vdma1.num_line_byte = ((vv->standard->v_field<<16) + vv->standard->h_pixels);
725*4882a593Smuzhiyun vdma1.base_page = buf->pt[0].dma | ME1 | sfmt->swap;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if( 0 != vv->vflip ) {
728*4882a593Smuzhiyun vdma1.prot_addr = buf->pt[0].offset;
729*4882a593Smuzhiyun vdma1.base_even = buf->pt[0].offset+(vdma1.pitch/2)*height;
730*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even - (vdma1.pitch/2);
731*4882a593Smuzhiyun } else {
732*4882a593Smuzhiyun vdma1.base_even = buf->pt[0].offset;
733*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even + (vdma1.pitch/2);
734*4882a593Smuzhiyun vdma1.prot_addr = buf->pt[0].offset+(vdma1.pitch/2)*height;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (V4L2_FIELD_HAS_BOTH(field)) {
738*4882a593Smuzhiyun } else if (field == V4L2_FIELD_ALTERNATE) {
739*4882a593Smuzhiyun /* fixme */
740*4882a593Smuzhiyun if ( vv->last_field == V4L2_FIELD_TOP ) {
741*4882a593Smuzhiyun vdma1.base_odd = vdma1.prot_addr;
742*4882a593Smuzhiyun vdma1.pitch /= 2;
743*4882a593Smuzhiyun } else if ( vv->last_field == V4L2_FIELD_BOTTOM ) {
744*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even;
745*4882a593Smuzhiyun vdma1.base_even = vdma1.prot_addr;
746*4882a593Smuzhiyun vdma1.pitch /= 2;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun } else if (field == V4L2_FIELD_TOP) {
749*4882a593Smuzhiyun vdma1.base_odd = vdma1.prot_addr;
750*4882a593Smuzhiyun vdma1.pitch /= 2;
751*4882a593Smuzhiyun } else if (field == V4L2_FIELD_BOTTOM) {
752*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even;
753*4882a593Smuzhiyun vdma1.base_even = vdma1.prot_addr;
754*4882a593Smuzhiyun vdma1.pitch /= 2;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if( 0 != vv->vflip ) {
758*4882a593Smuzhiyun vdma1.pitch *= -1;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun saa7146_write_out_dma(dev, 1, &vdma1);
762*4882a593Smuzhiyun return 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
calc_planar_422(struct saa7146_vv * vv,struct saa7146_buf * buf,struct saa7146_video_dma * vdma2,struct saa7146_video_dma * vdma3)765*4882a593Smuzhiyun static int calc_planar_422(struct saa7146_vv *vv, struct saa7146_buf *buf, struct saa7146_video_dma *vdma2, struct saa7146_video_dma *vdma3)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun int height = buf->fmt->height;
768*4882a593Smuzhiyun int width = buf->fmt->width;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun vdma2->pitch = width;
771*4882a593Smuzhiyun vdma3->pitch = width;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* fixme: look at bytesperline! */
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if( 0 != vv->vflip ) {
776*4882a593Smuzhiyun vdma2->prot_addr = buf->pt[1].offset;
777*4882a593Smuzhiyun vdma2->base_even = ((vdma2->pitch/2)*height)+buf->pt[1].offset;
778*4882a593Smuzhiyun vdma2->base_odd = vdma2->base_even - (vdma2->pitch/2);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun vdma3->prot_addr = buf->pt[2].offset;
781*4882a593Smuzhiyun vdma3->base_even = ((vdma3->pitch/2)*height)+buf->pt[2].offset;
782*4882a593Smuzhiyun vdma3->base_odd = vdma3->base_even - (vdma3->pitch/2);
783*4882a593Smuzhiyun } else {
784*4882a593Smuzhiyun vdma3->base_even = buf->pt[2].offset;
785*4882a593Smuzhiyun vdma3->base_odd = vdma3->base_even + (vdma3->pitch/2);
786*4882a593Smuzhiyun vdma3->prot_addr = (vdma3->pitch/2)*height+buf->pt[2].offset;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun vdma2->base_even = buf->pt[1].offset;
789*4882a593Smuzhiyun vdma2->base_odd = vdma2->base_even + (vdma2->pitch/2);
790*4882a593Smuzhiyun vdma2->prot_addr = (vdma2->pitch/2)*height+buf->pt[1].offset;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
calc_planar_420(struct saa7146_vv * vv,struct saa7146_buf * buf,struct saa7146_video_dma * vdma2,struct saa7146_video_dma * vdma3)796*4882a593Smuzhiyun static int calc_planar_420(struct saa7146_vv *vv, struct saa7146_buf *buf, struct saa7146_video_dma *vdma2, struct saa7146_video_dma *vdma3)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun int height = buf->fmt->height;
799*4882a593Smuzhiyun int width = buf->fmt->width;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun vdma2->pitch = width/2;
802*4882a593Smuzhiyun vdma3->pitch = width/2;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if( 0 != vv->vflip ) {
805*4882a593Smuzhiyun vdma2->prot_addr = buf->pt[2].offset;
806*4882a593Smuzhiyun vdma2->base_even = ((vdma2->pitch/2)*height)+buf->pt[2].offset;
807*4882a593Smuzhiyun vdma2->base_odd = vdma2->base_even - (vdma2->pitch/2);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun vdma3->prot_addr = buf->pt[1].offset;
810*4882a593Smuzhiyun vdma3->base_even = ((vdma3->pitch/2)*height)+buf->pt[1].offset;
811*4882a593Smuzhiyun vdma3->base_odd = vdma3->base_even - (vdma3->pitch/2);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun } else {
814*4882a593Smuzhiyun vdma3->base_even = buf->pt[2].offset;
815*4882a593Smuzhiyun vdma3->base_odd = vdma3->base_even + (vdma3->pitch);
816*4882a593Smuzhiyun vdma3->prot_addr = (vdma3->pitch/2)*height+buf->pt[2].offset;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun vdma2->base_even = buf->pt[1].offset;
819*4882a593Smuzhiyun vdma2->base_odd = vdma2->base_even + (vdma2->pitch);
820*4882a593Smuzhiyun vdma2->prot_addr = (vdma2->pitch/2)*height+buf->pt[1].offset;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
calculate_video_dma_grab_planar(struct saa7146_dev * dev,struct saa7146_buf * buf)825*4882a593Smuzhiyun static int calculate_video_dma_grab_planar(struct saa7146_dev* dev, struct saa7146_buf *buf)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
828*4882a593Smuzhiyun struct saa7146_video_dma vdma1;
829*4882a593Smuzhiyun struct saa7146_video_dma vdma2;
830*4882a593Smuzhiyun struct saa7146_video_dma vdma3;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun struct saa7146_format *sfmt = saa7146_format_by_fourcc(dev,buf->fmt->pixelformat);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun int width = buf->fmt->width;
835*4882a593Smuzhiyun int height = buf->fmt->height;
836*4882a593Smuzhiyun enum v4l2_field field = buf->fmt->field;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun BUG_ON(0 == buf->pt[0].dma);
839*4882a593Smuzhiyun BUG_ON(0 == buf->pt[1].dma);
840*4882a593Smuzhiyun BUG_ON(0 == buf->pt[2].dma);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun DEB_CAP("[size=%dx%d,fields=%s]\n",
843*4882a593Smuzhiyun width, height, v4l2_field_names[field]);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* fixme: look at bytesperline! */
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* fixme: what happens for user space buffers here?. The offsets are
848*4882a593Smuzhiyun most likely wrong, this version here only works for page-aligned
849*4882a593Smuzhiyun buffers, modifications to the pagetable-functions are necessary...*/
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun vdma1.pitch = width*2;
852*4882a593Smuzhiyun vdma1.num_line_byte = ((vv->standard->v_field<<16) + vv->standard->h_pixels);
853*4882a593Smuzhiyun vdma1.base_page = buf->pt[0].dma | ME1;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if( 0 != vv->vflip ) {
856*4882a593Smuzhiyun vdma1.prot_addr = buf->pt[0].offset;
857*4882a593Smuzhiyun vdma1.base_even = ((vdma1.pitch/2)*height)+buf->pt[0].offset;
858*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even - (vdma1.pitch/2);
859*4882a593Smuzhiyun } else {
860*4882a593Smuzhiyun vdma1.base_even = buf->pt[0].offset;
861*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even + (vdma1.pitch/2);
862*4882a593Smuzhiyun vdma1.prot_addr = (vdma1.pitch/2)*height+buf->pt[0].offset;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun vdma2.num_line_byte = 0; /* unused */
866*4882a593Smuzhiyun vdma2.base_page = buf->pt[1].dma | ME1;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun vdma3.num_line_byte = 0; /* unused */
869*4882a593Smuzhiyun vdma3.base_page = buf->pt[2].dma | ME1;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun switch( sfmt->depth ) {
872*4882a593Smuzhiyun case 12: {
873*4882a593Smuzhiyun calc_planar_420(vv,buf,&vdma2,&vdma3);
874*4882a593Smuzhiyun break;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun case 16: {
877*4882a593Smuzhiyun calc_planar_422(vv,buf,&vdma2,&vdma3);
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun default: {
881*4882a593Smuzhiyun return -1;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (V4L2_FIELD_HAS_BOTH(field)) {
886*4882a593Smuzhiyun } else if (field == V4L2_FIELD_ALTERNATE) {
887*4882a593Smuzhiyun /* fixme */
888*4882a593Smuzhiyun vdma1.base_odd = vdma1.prot_addr;
889*4882a593Smuzhiyun vdma1.pitch /= 2;
890*4882a593Smuzhiyun vdma2.base_odd = vdma2.prot_addr;
891*4882a593Smuzhiyun vdma2.pitch /= 2;
892*4882a593Smuzhiyun vdma3.base_odd = vdma3.prot_addr;
893*4882a593Smuzhiyun vdma3.pitch /= 2;
894*4882a593Smuzhiyun } else if (field == V4L2_FIELD_TOP) {
895*4882a593Smuzhiyun vdma1.base_odd = vdma1.prot_addr;
896*4882a593Smuzhiyun vdma1.pitch /= 2;
897*4882a593Smuzhiyun vdma2.base_odd = vdma2.prot_addr;
898*4882a593Smuzhiyun vdma2.pitch /= 2;
899*4882a593Smuzhiyun vdma3.base_odd = vdma3.prot_addr;
900*4882a593Smuzhiyun vdma3.pitch /= 2;
901*4882a593Smuzhiyun } else if (field == V4L2_FIELD_BOTTOM) {
902*4882a593Smuzhiyun vdma1.base_odd = vdma1.base_even;
903*4882a593Smuzhiyun vdma1.base_even = vdma1.prot_addr;
904*4882a593Smuzhiyun vdma1.pitch /= 2;
905*4882a593Smuzhiyun vdma2.base_odd = vdma2.base_even;
906*4882a593Smuzhiyun vdma2.base_even = vdma2.prot_addr;
907*4882a593Smuzhiyun vdma2.pitch /= 2;
908*4882a593Smuzhiyun vdma3.base_odd = vdma3.base_even;
909*4882a593Smuzhiyun vdma3.base_even = vdma3.prot_addr;
910*4882a593Smuzhiyun vdma3.pitch /= 2;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if( 0 != vv->vflip ) {
914*4882a593Smuzhiyun vdma1.pitch *= -1;
915*4882a593Smuzhiyun vdma2.pitch *= -1;
916*4882a593Smuzhiyun vdma3.pitch *= -1;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun saa7146_write_out_dma(dev, 1, &vdma1);
920*4882a593Smuzhiyun if( (sfmt->flags & FORMAT_BYTE_SWAP) != 0 ) {
921*4882a593Smuzhiyun saa7146_write_out_dma(dev, 3, &vdma2);
922*4882a593Smuzhiyun saa7146_write_out_dma(dev, 2, &vdma3);
923*4882a593Smuzhiyun } else {
924*4882a593Smuzhiyun saa7146_write_out_dma(dev, 2, &vdma2);
925*4882a593Smuzhiyun saa7146_write_out_dma(dev, 3, &vdma3);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
program_capture_engine(struct saa7146_dev * dev,int planar)930*4882a593Smuzhiyun static void program_capture_engine(struct saa7146_dev *dev, int planar)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
933*4882a593Smuzhiyun int count = 0;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun unsigned long e_wait = vv->current_hps_sync == SAA7146_HPS_SYNC_PORT_A ? CMD_E_FID_A : CMD_E_FID_B;
936*4882a593Smuzhiyun unsigned long o_wait = vv->current_hps_sync == SAA7146_HPS_SYNC_PORT_A ? CMD_O_FID_A : CMD_O_FID_B;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* wait for o_fid_a/b / e_fid_a/b toggle only if rps register 0 is not set*/
939*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | CMD_OAN | CMD_SIG0 | o_wait);
940*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | CMD_OAN | CMD_SIG0 | e_wait);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* set rps register 0 */
943*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG | (1 << 8) | (MC2/4));
944*4882a593Smuzhiyun WRITE_RPS0(MASK_27 | MASK_11);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* turn on video-dma1 */
947*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG_MASK | (MC1/4));
948*4882a593Smuzhiyun WRITE_RPS0(MASK_06 | MASK_22); /* => mask */
949*4882a593Smuzhiyun WRITE_RPS0(MASK_06 | MASK_22); /* => values */
950*4882a593Smuzhiyun if( 0 != planar ) {
951*4882a593Smuzhiyun /* turn on video-dma2 */
952*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG_MASK | (MC1/4));
953*4882a593Smuzhiyun WRITE_RPS0(MASK_05 | MASK_21); /* => mask */
954*4882a593Smuzhiyun WRITE_RPS0(MASK_05 | MASK_21); /* => values */
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* turn on video-dma3 */
957*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG_MASK | (MC1/4));
958*4882a593Smuzhiyun WRITE_RPS0(MASK_04 | MASK_20); /* => mask */
959*4882a593Smuzhiyun WRITE_RPS0(MASK_04 | MASK_20); /* => values */
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* wait for o_fid_a/b / e_fid_a/b toggle */
963*4882a593Smuzhiyun if ( vv->last_field == V4L2_FIELD_INTERLACED ) {
964*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | o_wait);
965*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | e_wait);
966*4882a593Smuzhiyun } else if ( vv->last_field == V4L2_FIELD_TOP ) {
967*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | (vv->current_hps_sync == SAA7146_HPS_SYNC_PORT_A ? MASK_10 : MASK_09));
968*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | o_wait);
969*4882a593Smuzhiyun } else if ( vv->last_field == V4L2_FIELD_BOTTOM ) {
970*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | (vv->current_hps_sync == SAA7146_HPS_SYNC_PORT_A ? MASK_10 : MASK_09));
971*4882a593Smuzhiyun WRITE_RPS0(CMD_PAUSE | e_wait);
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* turn off video-dma1 */
975*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG_MASK | (MC1/4));
976*4882a593Smuzhiyun WRITE_RPS0(MASK_22 | MASK_06); /* => mask */
977*4882a593Smuzhiyun WRITE_RPS0(MASK_22); /* => values */
978*4882a593Smuzhiyun if( 0 != planar ) {
979*4882a593Smuzhiyun /* turn off video-dma2 */
980*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG_MASK | (MC1/4));
981*4882a593Smuzhiyun WRITE_RPS0(MASK_05 | MASK_21); /* => mask */
982*4882a593Smuzhiyun WRITE_RPS0(MASK_21); /* => values */
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* turn off video-dma3 */
985*4882a593Smuzhiyun WRITE_RPS0(CMD_WR_REG_MASK | (MC1/4));
986*4882a593Smuzhiyun WRITE_RPS0(MASK_04 | MASK_20); /* => mask */
987*4882a593Smuzhiyun WRITE_RPS0(MASK_20); /* => values */
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* generate interrupt */
991*4882a593Smuzhiyun WRITE_RPS0(CMD_INTERRUPT);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* stop */
994*4882a593Smuzhiyun WRITE_RPS0(CMD_STOP);
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
saa7146_set_capture(struct saa7146_dev * dev,struct saa7146_buf * buf,struct saa7146_buf * next)997*4882a593Smuzhiyun void saa7146_set_capture(struct saa7146_dev *dev, struct saa7146_buf *buf, struct saa7146_buf *next)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct saa7146_format *sfmt = saa7146_format_by_fourcc(dev,buf->fmt->pixelformat);
1000*4882a593Smuzhiyun struct saa7146_vv *vv = dev->vv_data;
1001*4882a593Smuzhiyun u32 vdma1_prot_addr;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun DEB_CAP("buf:%p, next:%p\n", buf, next);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun vdma1_prot_addr = saa7146_read(dev, PROT_ADDR1);
1006*4882a593Smuzhiyun if( 0 == vdma1_prot_addr ) {
1007*4882a593Smuzhiyun /* clear out beginning of streaming bit (rps register 0)*/
1008*4882a593Smuzhiyun DEB_CAP("forcing sync to new frame\n");
1009*4882a593Smuzhiyun saa7146_write(dev, MC2, MASK_27 );
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun saa7146_set_window(dev, buf->fmt->width, buf->fmt->height, buf->fmt->field);
1013*4882a593Smuzhiyun saa7146_set_output_format(dev, sfmt->trans);
1014*4882a593Smuzhiyun saa7146_disable_clipping(dev);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if ( vv->last_field == V4L2_FIELD_INTERLACED ) {
1017*4882a593Smuzhiyun } else if ( vv->last_field == V4L2_FIELD_TOP ) {
1018*4882a593Smuzhiyun vv->last_field = V4L2_FIELD_BOTTOM;
1019*4882a593Smuzhiyun } else if ( vv->last_field == V4L2_FIELD_BOTTOM ) {
1020*4882a593Smuzhiyun vv->last_field = V4L2_FIELD_TOP;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if( 0 != IS_PLANAR(sfmt->trans)) {
1024*4882a593Smuzhiyun calculate_video_dma_grab_planar(dev, buf);
1025*4882a593Smuzhiyun program_capture_engine(dev,1);
1026*4882a593Smuzhiyun } else {
1027*4882a593Smuzhiyun calculate_video_dma_grab_packed(dev, buf);
1028*4882a593Smuzhiyun program_capture_engine(dev,0);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /*
1032*4882a593Smuzhiyun printk("vdma%d.base_even: 0x%08x\n", 1,saa7146_read(dev,BASE_EVEN1));
1033*4882a593Smuzhiyun printk("vdma%d.base_odd: 0x%08x\n", 1,saa7146_read(dev,BASE_ODD1));
1034*4882a593Smuzhiyun printk("vdma%d.prot_addr: 0x%08x\n", 1,saa7146_read(dev,PROT_ADDR1));
1035*4882a593Smuzhiyun printk("vdma%d.base_page: 0x%08x\n", 1,saa7146_read(dev,BASE_PAGE1));
1036*4882a593Smuzhiyun printk("vdma%d.pitch: 0x%08x\n", 1,saa7146_read(dev,PITCH1));
1037*4882a593Smuzhiyun printk("vdma%d.num_line_byte: 0x%08x\n", 1,saa7146_read(dev,NUM_LINE_BYTE1));
1038*4882a593Smuzhiyun printk("vdma%d => vptr : 0x%08x\n", 1,saa7146_read(dev,PCI_VDP1));
1039*4882a593Smuzhiyun */
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* write the address of the rps-program */
1042*4882a593Smuzhiyun saa7146_write(dev, RPS_ADDR0, dev->d_rps0.dma_handle);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* turn on rps */
1045*4882a593Smuzhiyun saa7146_write(dev, MC1, (MASK_12 | MASK_28));
1046*4882a593Smuzhiyun }
1047