xref: /OK3568_Linux_fs/kernel/drivers/media/cec/platform/sti/stih-cec.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * STIH4xx CEC driver
4*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2016
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <media/cec.h>
17*4882a593Smuzhiyun #include <media/cec-notifier.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CEC_NAME	"stih-cec"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* CEC registers  */
22*4882a593Smuzhiyun #define CEC_CLK_DIV           0x0
23*4882a593Smuzhiyun #define CEC_CTRL              0x4
24*4882a593Smuzhiyun #define CEC_IRQ_CTRL          0x8
25*4882a593Smuzhiyun #define CEC_STATUS            0xC
26*4882a593Smuzhiyun #define CEC_EXT_STATUS        0x10
27*4882a593Smuzhiyun #define CEC_TX_CTRL           0x14
28*4882a593Smuzhiyun #define CEC_FREE_TIME_THRESH  0x18
29*4882a593Smuzhiyun #define CEC_BIT_TOUT_THRESH   0x1C
30*4882a593Smuzhiyun #define CEC_BIT_PULSE_THRESH  0x20
31*4882a593Smuzhiyun #define CEC_DATA              0x24
32*4882a593Smuzhiyun #define CEC_TX_ARRAY_CTRL     0x28
33*4882a593Smuzhiyun #define CEC_CTRL2             0x2C
34*4882a593Smuzhiyun #define CEC_TX_ERROR_STS      0x30
35*4882a593Smuzhiyun #define CEC_ADDR_TABLE        0x34
36*4882a593Smuzhiyun #define CEC_DATA_ARRAY_CTRL   0x38
37*4882a593Smuzhiyun #define CEC_DATA_ARRAY_STATUS 0x3C
38*4882a593Smuzhiyun #define CEC_TX_DATA_BASE      0x40
39*4882a593Smuzhiyun #define CEC_TX_DATA_TOP       0x50
40*4882a593Smuzhiyun #define CEC_TX_DATA_SIZE      0x1
41*4882a593Smuzhiyun #define CEC_RX_DATA_BASE      0x54
42*4882a593Smuzhiyun #define CEC_RX_DATA_TOP       0x64
43*4882a593Smuzhiyun #define CEC_RX_DATA_SIZE      0x1
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* CEC_CTRL2 */
46*4882a593Smuzhiyun #define CEC_LINE_INACTIVE_EN   BIT(0)
47*4882a593Smuzhiyun #define CEC_AUTO_BUS_ERR_EN    BIT(1)
48*4882a593Smuzhiyun #define CEC_STOP_ON_ARB_ERR_EN BIT(2)
49*4882a593Smuzhiyun #define CEC_TX_REQ_WAIT_EN     BIT(3)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* CEC_DATA_ARRAY_CTRL */
52*4882a593Smuzhiyun #define CEC_TX_ARRAY_EN          BIT(0)
53*4882a593Smuzhiyun #define CEC_RX_ARRAY_EN          BIT(1)
54*4882a593Smuzhiyun #define CEC_TX_ARRAY_RESET       BIT(2)
55*4882a593Smuzhiyun #define CEC_RX_ARRAY_RESET       BIT(3)
56*4882a593Smuzhiyun #define CEC_TX_N_OF_BYTES_IRQ_EN BIT(4)
57*4882a593Smuzhiyun #define CEC_TX_STOP_ON_NACK      BIT(7)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* CEC_TX_ARRAY_CTRL */
60*4882a593Smuzhiyun #define CEC_TX_N_OF_BYTES  0x1F
61*4882a593Smuzhiyun #define CEC_TX_START       BIT(5)
62*4882a593Smuzhiyun #define CEC_TX_AUTO_SOM_EN BIT(6)
63*4882a593Smuzhiyun #define CEC_TX_AUTO_EOM_EN BIT(7)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* CEC_IRQ_CTRL */
66*4882a593Smuzhiyun #define CEC_TX_DONE_IRQ_EN   BIT(0)
67*4882a593Smuzhiyun #define CEC_ERROR_IRQ_EN     BIT(2)
68*4882a593Smuzhiyun #define CEC_RX_DONE_IRQ_EN   BIT(3)
69*4882a593Smuzhiyun #define CEC_RX_SOM_IRQ_EN    BIT(4)
70*4882a593Smuzhiyun #define CEC_RX_EOM_IRQ_EN    BIT(5)
71*4882a593Smuzhiyun #define CEC_FREE_TIME_IRQ_EN BIT(6)
72*4882a593Smuzhiyun #define CEC_PIN_STS_IRQ_EN   BIT(7)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* CEC_CTRL */
75*4882a593Smuzhiyun #define CEC_IN_FILTER_EN    BIT(0)
76*4882a593Smuzhiyun #define CEC_PWR_SAVE_EN     BIT(1)
77*4882a593Smuzhiyun #define CEC_EN              BIT(4)
78*4882a593Smuzhiyun #define CEC_ACK_CTRL        BIT(5)
79*4882a593Smuzhiyun #define CEC_RX_RESET_EN     BIT(6)
80*4882a593Smuzhiyun #define CEC_IGNORE_RX_ERROR BIT(7)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* CEC_STATUS */
83*4882a593Smuzhiyun #define CEC_TX_DONE_STS       BIT(0)
84*4882a593Smuzhiyun #define CEC_TX_ACK_GET_STS    BIT(1)
85*4882a593Smuzhiyun #define CEC_ERROR_STS         BIT(2)
86*4882a593Smuzhiyun #define CEC_RX_DONE_STS       BIT(3)
87*4882a593Smuzhiyun #define CEC_RX_SOM_STS        BIT(4)
88*4882a593Smuzhiyun #define CEC_RX_EOM_STS        BIT(5)
89*4882a593Smuzhiyun #define CEC_FREE_TIME_IRQ_STS BIT(6)
90*4882a593Smuzhiyun #define CEC_PIN_STS           BIT(7)
91*4882a593Smuzhiyun #define CEC_SBIT_TOUT_STS     BIT(8)
92*4882a593Smuzhiyun #define CEC_DBIT_TOUT_STS     BIT(9)
93*4882a593Smuzhiyun #define CEC_LPULSE_ERROR_STS  BIT(10)
94*4882a593Smuzhiyun #define CEC_HPULSE_ERROR_STS  BIT(11)
95*4882a593Smuzhiyun #define CEC_TX_ERROR          BIT(12)
96*4882a593Smuzhiyun #define CEC_TX_ARB_ERROR      BIT(13)
97*4882a593Smuzhiyun #define CEC_RX_ERROR_MIN      BIT(14)
98*4882a593Smuzhiyun #define CEC_RX_ERROR_MAX      BIT(15)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Signal free time in bit periods (2.4ms) */
101*4882a593Smuzhiyun #define CEC_PRESENT_INIT_SFT 7
102*4882a593Smuzhiyun #define CEC_NEW_INIT_SFT     5
103*4882a593Smuzhiyun #define CEC_RETRANSMIT_SFT   3
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Constants for CEC_BIT_TOUT_THRESH register */
106*4882a593Smuzhiyun #define CEC_SBIT_TOUT_47MS BIT(1)
107*4882a593Smuzhiyun #define CEC_SBIT_TOUT_48MS (BIT(0) | BIT(1))
108*4882a593Smuzhiyun #define CEC_SBIT_TOUT_50MS BIT(2)
109*4882a593Smuzhiyun #define CEC_DBIT_TOUT_27MS BIT(0)
110*4882a593Smuzhiyun #define CEC_DBIT_TOUT_28MS BIT(1)
111*4882a593Smuzhiyun #define CEC_DBIT_TOUT_29MS (BIT(0) | BIT(1))
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Constants for CEC_BIT_PULSE_THRESH register */
114*4882a593Smuzhiyun #define CEC_BIT_LPULSE_03MS BIT(1)
115*4882a593Smuzhiyun #define CEC_BIT_HPULSE_03MS BIT(3)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* Constants for CEC_DATA_ARRAY_STATUS register */
118*4882a593Smuzhiyun #define CEC_RX_N_OF_BYTES                     0x1F
119*4882a593Smuzhiyun #define CEC_TX_N_OF_BYTES_SENT                BIT(5)
120*4882a593Smuzhiyun #define CEC_RX_OVERRUN                        BIT(6)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct stih_cec {
123*4882a593Smuzhiyun 	struct cec_adapter	*adap;
124*4882a593Smuzhiyun 	struct device		*dev;
125*4882a593Smuzhiyun 	struct clk		*clk;
126*4882a593Smuzhiyun 	void __iomem		*regs;
127*4882a593Smuzhiyun 	int			irq;
128*4882a593Smuzhiyun 	u32			irq_status;
129*4882a593Smuzhiyun 	struct cec_notifier	*notifier;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
stih_cec_adap_enable(struct cec_adapter * adap,bool enable)132*4882a593Smuzhiyun static int stih_cec_adap_enable(struct cec_adapter *adap, bool enable)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct stih_cec *cec = cec_get_drvdata(adap);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (enable) {
137*4882a593Smuzhiyun 		/* The doc says (input TCLK_PERIOD * CEC_CLK_DIV) = 0.1ms */
138*4882a593Smuzhiyun 		unsigned long clk_freq = clk_get_rate(cec->clk);
139*4882a593Smuzhiyun 		u32 cec_clk_div = clk_freq / 10000;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		writel(cec_clk_div, cec->regs + CEC_CLK_DIV);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		/* Configuration of the durations activating a timeout */
144*4882a593Smuzhiyun 		writel(CEC_SBIT_TOUT_47MS | (CEC_DBIT_TOUT_28MS << 4),
145*4882a593Smuzhiyun 		       cec->regs + CEC_BIT_TOUT_THRESH);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		/* Configuration of the smallest allowed duration for pulses */
148*4882a593Smuzhiyun 		writel(CEC_BIT_LPULSE_03MS | CEC_BIT_HPULSE_03MS,
149*4882a593Smuzhiyun 		       cec->regs + CEC_BIT_PULSE_THRESH);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		/* Minimum received bit period threshold */
152*4882a593Smuzhiyun 		writel(BIT(5) | BIT(7), cec->regs + CEC_TX_CTRL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 		/* Configuration of transceiver data arrays */
155*4882a593Smuzhiyun 		writel(CEC_TX_ARRAY_EN | CEC_RX_ARRAY_EN | CEC_TX_STOP_ON_NACK,
156*4882a593Smuzhiyun 		       cec->regs + CEC_DATA_ARRAY_CTRL);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		/* Configuration of the control bits for CEC Transceiver */
159*4882a593Smuzhiyun 		writel(CEC_IN_FILTER_EN | CEC_EN | CEC_RX_RESET_EN,
160*4882a593Smuzhiyun 		       cec->regs + CEC_CTRL);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		/* Clear logical addresses */
163*4882a593Smuzhiyun 		writel(0, cec->regs + CEC_ADDR_TABLE);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		/* Clear the status register */
166*4882a593Smuzhiyun 		writel(0x0, cec->regs + CEC_STATUS);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		/* Enable the interrupts */
169*4882a593Smuzhiyun 		writel(CEC_TX_DONE_IRQ_EN | CEC_RX_DONE_IRQ_EN |
170*4882a593Smuzhiyun 		       CEC_RX_SOM_IRQ_EN | CEC_RX_EOM_IRQ_EN |
171*4882a593Smuzhiyun 		       CEC_ERROR_IRQ_EN,
172*4882a593Smuzhiyun 		       cec->regs + CEC_IRQ_CTRL);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	} else {
175*4882a593Smuzhiyun 		/* Clear logical addresses */
176*4882a593Smuzhiyun 		writel(0, cec->regs + CEC_ADDR_TABLE);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		/* Clear the status register */
179*4882a593Smuzhiyun 		writel(0x0, cec->regs + CEC_STATUS);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		/* Disable the interrupts */
182*4882a593Smuzhiyun 		writel(0, cec->regs + CEC_IRQ_CTRL);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
stih_cec_adap_log_addr(struct cec_adapter * adap,u8 logical_addr)188*4882a593Smuzhiyun static int stih_cec_adap_log_addr(struct cec_adapter *adap, u8 logical_addr)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct stih_cec *cec = cec_get_drvdata(adap);
191*4882a593Smuzhiyun 	u32 reg = readl(cec->regs + CEC_ADDR_TABLE);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	reg |= 1 << logical_addr;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (logical_addr == CEC_LOG_ADDR_INVALID)
196*4882a593Smuzhiyun 		reg = 0;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	writel(reg, cec->regs + CEC_ADDR_TABLE);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
stih_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)203*4882a593Smuzhiyun static int stih_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
204*4882a593Smuzhiyun 				  u32 signal_free_time, struct cec_msg *msg)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct stih_cec *cec = cec_get_drvdata(adap);
207*4882a593Smuzhiyun 	int i;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Copy message into registers */
210*4882a593Smuzhiyun 	for (i = 0; i < msg->len; i++)
211*4882a593Smuzhiyun 		writeb(msg->msg[i], cec->regs + CEC_TX_DATA_BASE + i);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * Start transmission, configure hardware to add start and stop bits
215*4882a593Smuzhiyun 	 * Signal free time is handled by the hardware
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	writel(CEC_TX_AUTO_SOM_EN | CEC_TX_AUTO_EOM_EN | CEC_TX_START |
218*4882a593Smuzhiyun 	       msg->len, cec->regs + CEC_TX_ARRAY_CTRL);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
stih_tx_done(struct stih_cec * cec,u32 status)223*4882a593Smuzhiyun static void stih_tx_done(struct stih_cec *cec, u32 status)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	if (status & CEC_TX_ERROR) {
226*4882a593Smuzhiyun 		cec_transmit_attempt_done(cec->adap, CEC_TX_STATUS_ERROR);
227*4882a593Smuzhiyun 		return;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (status & CEC_TX_ARB_ERROR) {
231*4882a593Smuzhiyun 		cec_transmit_attempt_done(cec->adap, CEC_TX_STATUS_ARB_LOST);
232*4882a593Smuzhiyun 		return;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (!(status & CEC_TX_ACK_GET_STS)) {
236*4882a593Smuzhiyun 		cec_transmit_attempt_done(cec->adap, CEC_TX_STATUS_NACK);
237*4882a593Smuzhiyun 		return;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	cec_transmit_attempt_done(cec->adap, CEC_TX_STATUS_OK);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
stih_rx_done(struct stih_cec * cec,u32 status)243*4882a593Smuzhiyun static void stih_rx_done(struct stih_cec *cec, u32 status)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct cec_msg msg = {};
246*4882a593Smuzhiyun 	u8 i;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (status & CEC_RX_ERROR_MIN)
249*4882a593Smuzhiyun 		return;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (status & CEC_RX_ERROR_MAX)
252*4882a593Smuzhiyun 		return;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	msg.len = readl(cec->regs + CEC_DATA_ARRAY_STATUS) & 0x1f;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (!msg.len)
257*4882a593Smuzhiyun 		return;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (msg.len > 16)
260*4882a593Smuzhiyun 		msg.len = 16;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	for (i = 0; i < msg.len; i++)
263*4882a593Smuzhiyun 		msg.msg[i] = readl(cec->regs + CEC_RX_DATA_BASE + i);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	cec_received_msg(cec->adap, &msg);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
stih_cec_irq_handler_thread(int irq,void * priv)268*4882a593Smuzhiyun static irqreturn_t stih_cec_irq_handler_thread(int irq, void *priv)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct stih_cec *cec = priv;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (cec->irq_status & CEC_TX_DONE_STS)
273*4882a593Smuzhiyun 		stih_tx_done(cec, cec->irq_status);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (cec->irq_status & CEC_RX_DONE_STS)
276*4882a593Smuzhiyun 		stih_rx_done(cec, cec->irq_status);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	cec->irq_status = 0;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return IRQ_HANDLED;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
stih_cec_irq_handler(int irq,void * priv)283*4882a593Smuzhiyun static irqreturn_t stih_cec_irq_handler(int irq, void *priv)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct stih_cec *cec = priv;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	cec->irq_status = readl(cec->regs + CEC_STATUS);
288*4882a593Smuzhiyun 	writel(cec->irq_status, cec->regs + CEC_STATUS);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const struct cec_adap_ops sti_cec_adap_ops = {
294*4882a593Smuzhiyun 	.adap_enable = stih_cec_adap_enable,
295*4882a593Smuzhiyun 	.adap_log_addr = stih_cec_adap_log_addr,
296*4882a593Smuzhiyun 	.adap_transmit = stih_cec_adap_transmit,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
stih_cec_probe(struct platform_device * pdev)299*4882a593Smuzhiyun static int stih_cec_probe(struct platform_device *pdev)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
302*4882a593Smuzhiyun 	struct resource *res;
303*4882a593Smuzhiyun 	struct stih_cec *cec;
304*4882a593Smuzhiyun 	struct device *hdmi_dev;
305*4882a593Smuzhiyun 	int ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	hdmi_dev = cec_notifier_parse_hdmi_phandle(dev);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (IS_ERR(hdmi_dev))
310*4882a593Smuzhiyun 		return PTR_ERR(hdmi_dev);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	cec = devm_kzalloc(dev, sizeof(*cec), GFP_KERNEL);
313*4882a593Smuzhiyun 	if (!cec)
314*4882a593Smuzhiyun 		return -ENOMEM;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	cec->dev = dev;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
319*4882a593Smuzhiyun 	cec->regs = devm_ioremap_resource(dev, res);
320*4882a593Smuzhiyun 	if (IS_ERR(cec->regs))
321*4882a593Smuzhiyun 		return PTR_ERR(cec->regs);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	cec->irq = platform_get_irq(pdev, 0);
324*4882a593Smuzhiyun 	if (cec->irq < 0)
325*4882a593Smuzhiyun 		return cec->irq;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, cec->irq, stih_cec_irq_handler,
328*4882a593Smuzhiyun 					stih_cec_irq_handler_thread, 0,
329*4882a593Smuzhiyun 					pdev->name, cec);
330*4882a593Smuzhiyun 	if (ret)
331*4882a593Smuzhiyun 		return ret;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	cec->clk = devm_clk_get(dev, "cec-clk");
334*4882a593Smuzhiyun 	if (IS_ERR(cec->clk)) {
335*4882a593Smuzhiyun 		dev_err(dev, "Cannot get cec clock\n");
336*4882a593Smuzhiyun 		return PTR_ERR(cec->clk);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	cec->adap = cec_allocate_adapter(&sti_cec_adap_ops, cec, CEC_NAME,
340*4882a593Smuzhiyun 					 CEC_CAP_DEFAULTS |
341*4882a593Smuzhiyun 					 CEC_CAP_CONNECTOR_INFO,
342*4882a593Smuzhiyun 					 CEC_MAX_LOG_ADDRS);
343*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(cec->adap);
344*4882a593Smuzhiyun 	if (ret)
345*4882a593Smuzhiyun 		return ret;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	cec->notifier = cec_notifier_cec_adap_register(hdmi_dev, NULL,
348*4882a593Smuzhiyun 						       cec->adap);
349*4882a593Smuzhiyun 	if (!cec->notifier) {
350*4882a593Smuzhiyun 		ret = -ENOMEM;
351*4882a593Smuzhiyun 		goto err_delete_adapter;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ret = cec_register_adapter(cec->adap, &pdev->dev);
355*4882a593Smuzhiyun 	if (ret)
356*4882a593Smuzhiyun 		goto err_notifier;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	platform_set_drvdata(pdev, cec);
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun err_notifier:
362*4882a593Smuzhiyun 	cec_notifier_cec_adap_unregister(cec->notifier, cec->adap);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun err_delete_adapter:
365*4882a593Smuzhiyun 	cec_delete_adapter(cec->adap);
366*4882a593Smuzhiyun 	return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
stih_cec_remove(struct platform_device * pdev)369*4882a593Smuzhiyun static int stih_cec_remove(struct platform_device *pdev)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct stih_cec *cec = platform_get_drvdata(pdev);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	cec_notifier_cec_adap_unregister(cec->notifier, cec->adap);
374*4882a593Smuzhiyun 	cec_unregister_adapter(cec->adap);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static const struct of_device_id stih_cec_match[] = {
380*4882a593Smuzhiyun 	{
381*4882a593Smuzhiyun 		.compatible	= "st,stih-cec",
382*4882a593Smuzhiyun 	},
383*4882a593Smuzhiyun 	{},
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stih_cec_match);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static struct platform_driver stih_cec_pdrv = {
388*4882a593Smuzhiyun 	.probe	= stih_cec_probe,
389*4882a593Smuzhiyun 	.remove = stih_cec_remove,
390*4882a593Smuzhiyun 	.driver = {
391*4882a593Smuzhiyun 		.name		= CEC_NAME,
392*4882a593Smuzhiyun 		.of_match_table	= stih_cec_match,
393*4882a593Smuzhiyun 	},
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun module_platform_driver(stih_cec_pdrv);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@linaro.org>");
399*4882a593Smuzhiyun MODULE_LICENSE("GPL");
400*4882a593Smuzhiyun MODULE_DESCRIPTION("STIH4xx CEC driver");
401