1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for Amlogic Meson AO CEC Controller
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Amlogic, Inc. All rights reserved
5*4882a593Smuzhiyun * Copyright (C) 2017 BayLibre, SAS
6*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun #include <media/cec.h>
25*4882a593Smuzhiyun #include <media/cec-notifier.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* CEC Registers */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * [2:1] cntl_clk
31*4882a593Smuzhiyun * - 0 = Disable clk (Power-off mode)
32*4882a593Smuzhiyun * - 1 = Enable gated clock (Normal mode)
33*4882a593Smuzhiyun * - 2 = Enable free-run clk (Debug mode)
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define CEC_GEN_CNTL_REG 0x00
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CEC_GEN_CNTL_RESET BIT(0)
38*4882a593Smuzhiyun #define CEC_GEN_CNTL_CLK_DISABLE 0
39*4882a593Smuzhiyun #define CEC_GEN_CNTL_CLK_ENABLE 1
40*4882a593Smuzhiyun #define CEC_GEN_CNTL_CLK_ENABLE_DBG 2
41*4882a593Smuzhiyun #define CEC_GEN_CNTL_CLK_CTRL_MASK GENMASK(2, 1)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * [7:0] cec_reg_addr
45*4882a593Smuzhiyun * [15:8] cec_reg_wrdata
46*4882a593Smuzhiyun * [16] cec_reg_wr
47*4882a593Smuzhiyun * - 0 = Read
48*4882a593Smuzhiyun * - 1 = Write
49*4882a593Smuzhiyun * [23] bus free
50*4882a593Smuzhiyun * [31:24] cec_reg_rddata
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun #define CEC_RW_REG 0x04
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define CEC_RW_ADDR GENMASK(7, 0)
55*4882a593Smuzhiyun #define CEC_RW_WR_DATA GENMASK(15, 8)
56*4882a593Smuzhiyun #define CEC_RW_WRITE_EN BIT(16)
57*4882a593Smuzhiyun #define CEC_RW_BUS_BUSY BIT(23)
58*4882a593Smuzhiyun #define CEC_RW_RD_DATA GENMASK(31, 24)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * [1] tx intr
62*4882a593Smuzhiyun * [2] rx intr
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun #define CEC_INTR_MASKN_REG 0x08
65*4882a593Smuzhiyun #define CEC_INTR_CLR_REG 0x0c
66*4882a593Smuzhiyun #define CEC_INTR_STAT_REG 0x10
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define CEC_INTR_TX BIT(1)
69*4882a593Smuzhiyun #define CEC_INTR_RX BIT(2)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* CEC Commands */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define CEC_TX_MSG_0_HEADER 0x00
74*4882a593Smuzhiyun #define CEC_TX_MSG_1_OPCODE 0x01
75*4882a593Smuzhiyun #define CEC_TX_MSG_2_OP1 0x02
76*4882a593Smuzhiyun #define CEC_TX_MSG_3_OP2 0x03
77*4882a593Smuzhiyun #define CEC_TX_MSG_4_OP3 0x04
78*4882a593Smuzhiyun #define CEC_TX_MSG_5_OP4 0x05
79*4882a593Smuzhiyun #define CEC_TX_MSG_6_OP5 0x06
80*4882a593Smuzhiyun #define CEC_TX_MSG_7_OP6 0x07
81*4882a593Smuzhiyun #define CEC_TX_MSG_8_OP7 0x08
82*4882a593Smuzhiyun #define CEC_TX_MSG_9_OP8 0x09
83*4882a593Smuzhiyun #define CEC_TX_MSG_A_OP9 0x0A
84*4882a593Smuzhiyun #define CEC_TX_MSG_B_OP10 0x0B
85*4882a593Smuzhiyun #define CEC_TX_MSG_C_OP11 0x0C
86*4882a593Smuzhiyun #define CEC_TX_MSG_D_OP12 0x0D
87*4882a593Smuzhiyun #define CEC_TX_MSG_E_OP13 0x0E
88*4882a593Smuzhiyun #define CEC_TX_MSG_F_OP14 0x0F
89*4882a593Smuzhiyun #define CEC_TX_MSG_LENGTH 0x10
90*4882a593Smuzhiyun #define CEC_TX_MSG_CMD 0x11
91*4882a593Smuzhiyun #define CEC_TX_WRITE_BUF 0x12
92*4882a593Smuzhiyun #define CEC_TX_CLEAR_BUF 0x13
93*4882a593Smuzhiyun #define CEC_RX_MSG_CMD 0x14
94*4882a593Smuzhiyun #define CEC_RX_CLEAR_BUF 0x15
95*4882a593Smuzhiyun #define CEC_LOGICAL_ADDR0 0x16
96*4882a593Smuzhiyun #define CEC_LOGICAL_ADDR1 0x17
97*4882a593Smuzhiyun #define CEC_LOGICAL_ADDR2 0x18
98*4882a593Smuzhiyun #define CEC_LOGICAL_ADDR3 0x19
99*4882a593Smuzhiyun #define CEC_LOGICAL_ADDR4 0x1A
100*4882a593Smuzhiyun #define CEC_CLOCK_DIV_H 0x1B
101*4882a593Smuzhiyun #define CEC_CLOCK_DIV_L 0x1C
102*4882a593Smuzhiyun #define CEC_QUIESCENT_25MS_BIT7_0 0x20
103*4882a593Smuzhiyun #define CEC_QUIESCENT_25MS_BIT11_8 0x21
104*4882a593Smuzhiyun #define CEC_STARTBITMINL2H_3MS5_BIT7_0 0x22
105*4882a593Smuzhiyun #define CEC_STARTBITMINL2H_3MS5_BIT8 0x23
106*4882a593Smuzhiyun #define CEC_STARTBITMAXL2H_3MS9_BIT7_0 0x24
107*4882a593Smuzhiyun #define CEC_STARTBITMAXL2H_3MS9_BIT8 0x25
108*4882a593Smuzhiyun #define CEC_STARTBITMINH_0MS6_BIT7_0 0x26
109*4882a593Smuzhiyun #define CEC_STARTBITMINH_0MS6_BIT8 0x27
110*4882a593Smuzhiyun #define CEC_STARTBITMAXH_1MS0_BIT7_0 0x28
111*4882a593Smuzhiyun #define CEC_STARTBITMAXH_1MS0_BIT8 0x29
112*4882a593Smuzhiyun #define CEC_STARTBITMINTOT_4MS3_BIT7_0 0x2A
113*4882a593Smuzhiyun #define CEC_STARTBITMINTOT_4MS3_BIT9_8 0x2B
114*4882a593Smuzhiyun #define CEC_STARTBITMAXTOT_4MS7_BIT7_0 0x2C
115*4882a593Smuzhiyun #define CEC_STARTBITMAXTOT_4MS7_BIT9_8 0x2D
116*4882a593Smuzhiyun #define CEC_LOGIC1MINL2H_0MS4_BIT7_0 0x2E
117*4882a593Smuzhiyun #define CEC_LOGIC1MINL2H_0MS4_BIT8 0x2F
118*4882a593Smuzhiyun #define CEC_LOGIC1MAXL2H_0MS8_BIT7_0 0x30
119*4882a593Smuzhiyun #define CEC_LOGIC1MAXL2H_0MS8_BIT8 0x31
120*4882a593Smuzhiyun #define CEC_LOGIC0MINL2H_1MS3_BIT7_0 0x32
121*4882a593Smuzhiyun #define CEC_LOGIC0MINL2H_1MS3_BIT8 0x33
122*4882a593Smuzhiyun #define CEC_LOGIC0MAXL2H_1MS7_BIT7_0 0x34
123*4882a593Smuzhiyun #define CEC_LOGIC0MAXL2H_1MS7_BIT8 0x35
124*4882a593Smuzhiyun #define CEC_LOGICMINTOTAL_2MS05_BIT7_0 0x36
125*4882a593Smuzhiyun #define CEC_LOGICMINTOTAL_2MS05_BIT9_8 0x37
126*4882a593Smuzhiyun #define CEC_LOGICMAXHIGH_2MS8_BIT7_0 0x38
127*4882a593Smuzhiyun #define CEC_LOGICMAXHIGH_2MS8_BIT8 0x39
128*4882a593Smuzhiyun #define CEC_LOGICERRLOW_3MS4_BIT7_0 0x3A
129*4882a593Smuzhiyun #define CEC_LOGICERRLOW_3MS4_BIT8 0x3B
130*4882a593Smuzhiyun #define CEC_NOMSMPPOINT_1MS05 0x3C
131*4882a593Smuzhiyun #define CEC_DELCNTR_LOGICERR 0x3E
132*4882a593Smuzhiyun #define CEC_TXTIME_17MS_BIT7_0 0x40
133*4882a593Smuzhiyun #define CEC_TXTIME_17MS_BIT10_8 0x41
134*4882a593Smuzhiyun #define CEC_TXTIME_2BIT_BIT7_0 0x42
135*4882a593Smuzhiyun #define CEC_TXTIME_2BIT_BIT10_8 0x43
136*4882a593Smuzhiyun #define CEC_TXTIME_4BIT_BIT7_0 0x44
137*4882a593Smuzhiyun #define CEC_TXTIME_4BIT_BIT10_8 0x45
138*4882a593Smuzhiyun #define CEC_STARTBITNOML2H_3MS7_BIT7_0 0x46
139*4882a593Smuzhiyun #define CEC_STARTBITNOML2H_3MS7_BIT8 0x47
140*4882a593Smuzhiyun #define CEC_STARTBITNOMH_0MS8_BIT7_0 0x48
141*4882a593Smuzhiyun #define CEC_STARTBITNOMH_0MS8_BIT8 0x49
142*4882a593Smuzhiyun #define CEC_LOGIC1NOML2H_0MS6_BIT7_0 0x4A
143*4882a593Smuzhiyun #define CEC_LOGIC1NOML2H_0MS6_BIT8 0x4B
144*4882a593Smuzhiyun #define CEC_LOGIC0NOML2H_1MS5_BIT7_0 0x4C
145*4882a593Smuzhiyun #define CEC_LOGIC0NOML2H_1MS5_BIT8 0x4D
146*4882a593Smuzhiyun #define CEC_LOGIC1NOMH_1MS8_BIT7_0 0x4E
147*4882a593Smuzhiyun #define CEC_LOGIC1NOMH_1MS8_BIT8 0x4F
148*4882a593Smuzhiyun #define CEC_LOGIC0NOMH_0MS9_BIT7_0 0x50
149*4882a593Smuzhiyun #define CEC_LOGIC0NOMH_0MS9_BIT8 0x51
150*4882a593Smuzhiyun #define CEC_LOGICERRLOW_3MS6_BIT7_0 0x52
151*4882a593Smuzhiyun #define CEC_LOGICERRLOW_3MS6_BIT8 0x53
152*4882a593Smuzhiyun #define CEC_CHKCONTENTION_0MS1 0x54
153*4882a593Smuzhiyun #define CEC_PREPARENXTBIT_0MS05_BIT7_0 0x56
154*4882a593Smuzhiyun #define CEC_PREPARENXTBIT_0MS05_BIT8 0x57
155*4882a593Smuzhiyun #define CEC_NOMSMPACKPOINT_0MS45 0x58
156*4882a593Smuzhiyun #define CEC_ACK0NOML2H_1MS5_BIT7_0 0x5A
157*4882a593Smuzhiyun #define CEC_ACK0NOML2H_1MS5_BIT8 0x5B
158*4882a593Smuzhiyun #define CEC_BUGFIX_DISABLE_0 0x60
159*4882a593Smuzhiyun #define CEC_BUGFIX_DISABLE_1 0x61
160*4882a593Smuzhiyun #define CEC_RX_MSG_0_HEADER 0x80
161*4882a593Smuzhiyun #define CEC_RX_MSG_1_OPCODE 0x81
162*4882a593Smuzhiyun #define CEC_RX_MSG_2_OP1 0x82
163*4882a593Smuzhiyun #define CEC_RX_MSG_3_OP2 0x83
164*4882a593Smuzhiyun #define CEC_RX_MSG_4_OP3 0x84
165*4882a593Smuzhiyun #define CEC_RX_MSG_5_OP4 0x85
166*4882a593Smuzhiyun #define CEC_RX_MSG_6_OP5 0x86
167*4882a593Smuzhiyun #define CEC_RX_MSG_7_OP6 0x87
168*4882a593Smuzhiyun #define CEC_RX_MSG_8_OP7 0x88
169*4882a593Smuzhiyun #define CEC_RX_MSG_9_OP8 0x89
170*4882a593Smuzhiyun #define CEC_RX_MSG_A_OP9 0x8A
171*4882a593Smuzhiyun #define CEC_RX_MSG_B_OP10 0x8B
172*4882a593Smuzhiyun #define CEC_RX_MSG_C_OP11 0x8C
173*4882a593Smuzhiyun #define CEC_RX_MSG_D_OP12 0x8D
174*4882a593Smuzhiyun #define CEC_RX_MSG_E_OP13 0x8E
175*4882a593Smuzhiyun #define CEC_RX_MSG_F_OP14 0x8F
176*4882a593Smuzhiyun #define CEC_RX_MSG_LENGTH 0x90
177*4882a593Smuzhiyun #define CEC_RX_MSG_STATUS 0x91
178*4882a593Smuzhiyun #define CEC_RX_NUM_MSG 0x92
179*4882a593Smuzhiyun #define CEC_TX_MSG_STATUS 0x93
180*4882a593Smuzhiyun #define CEC_TX_NUM_MSG 0x94
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* CEC_TX_MSG_CMD definition */
184*4882a593Smuzhiyun #define TX_NO_OP 0 /* No transaction */
185*4882a593Smuzhiyun #define TX_REQ_CURRENT 1 /* Transmit earliest message in buffer */
186*4882a593Smuzhiyun #define TX_ABORT 2 /* Abort transmitting earliest message */
187*4882a593Smuzhiyun #define TX_REQ_NEXT 3 /* Overwrite earliest msg, transmit next */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* tx_msg_status definition */
190*4882a593Smuzhiyun #define TX_IDLE 0 /* No transaction */
191*4882a593Smuzhiyun #define TX_BUSY 1 /* Transmitter is busy */
192*4882a593Smuzhiyun #define TX_DONE 2 /* Message successfully transmitted */
193*4882a593Smuzhiyun #define TX_ERROR 3 /* Message transmitted with error */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* rx_msg_cmd */
196*4882a593Smuzhiyun #define RX_NO_OP 0 /* No transaction */
197*4882a593Smuzhiyun #define RX_ACK_CURRENT 1 /* Read earliest message in buffer */
198*4882a593Smuzhiyun #define RX_DISABLE 2 /* Disable receiving latest message */
199*4882a593Smuzhiyun #define RX_ACK_NEXT 3 /* Clear earliest msg, read next */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* rx_msg_status */
202*4882a593Smuzhiyun #define RX_IDLE 0 /* No transaction */
203*4882a593Smuzhiyun #define RX_BUSY 1 /* Receiver is busy */
204*4882a593Smuzhiyun #define RX_DONE 2 /* Message has been received successfully */
205*4882a593Smuzhiyun #define RX_ERROR 3 /* Message has been received with error */
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* RX_CLEAR_BUF options */
208*4882a593Smuzhiyun #define CLEAR_START 1
209*4882a593Smuzhiyun #define CLEAR_STOP 0
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* CEC_LOGICAL_ADDRx options */
212*4882a593Smuzhiyun #define LOGICAL_ADDR_MASK 0xf
213*4882a593Smuzhiyun #define LOGICAL_ADDR_VALID BIT(4)
214*4882a593Smuzhiyun #define LOGICAL_ADDR_DISABLE 0
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define CEC_CLK_RATE 32768
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct meson_ao_cec_device {
219*4882a593Smuzhiyun struct platform_device *pdev;
220*4882a593Smuzhiyun void __iomem *base;
221*4882a593Smuzhiyun struct clk *core;
222*4882a593Smuzhiyun spinlock_t cec_reg_lock;
223*4882a593Smuzhiyun struct cec_notifier *notify;
224*4882a593Smuzhiyun struct cec_adapter *adap;
225*4882a593Smuzhiyun struct cec_msg rx_msg;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define writel_bits_relaxed(mask, val, addr) \
229*4882a593Smuzhiyun writel_relaxed((readl_relaxed(addr) & ~(mask)) | (val), addr)
230*4882a593Smuzhiyun
meson_ao_cec_wait_busy(struct meson_ao_cec_device * ao_cec)231*4882a593Smuzhiyun static inline int meson_ao_cec_wait_busy(struct meson_ao_cec_device *ao_cec)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun ktime_t timeout = ktime_add_us(ktime_get(), 5000);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun while (readl_relaxed(ao_cec->base + CEC_RW_REG) & CEC_RW_BUS_BUSY) {
236*4882a593Smuzhiyun if (ktime_compare(ktime_get(), timeout) > 0)
237*4882a593Smuzhiyun return -ETIMEDOUT;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
meson_ao_cec_read(struct meson_ao_cec_device * ao_cec,unsigned long address,u8 * data,int * res)243*4882a593Smuzhiyun static void meson_ao_cec_read(struct meson_ao_cec_device *ao_cec,
244*4882a593Smuzhiyun unsigned long address, u8 *data,
245*4882a593Smuzhiyun int *res)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun unsigned long flags;
248*4882a593Smuzhiyun u32 reg = FIELD_PREP(CEC_RW_ADDR, address);
249*4882a593Smuzhiyun int ret = 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (res && *res)
252*4882a593Smuzhiyun return;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun spin_lock_irqsave(&ao_cec->cec_reg_lock, flags);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ret = meson_ao_cec_wait_busy(ao_cec);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun goto read_out;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun writel_relaxed(reg, ao_cec->base + CEC_RW_REG);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ret = meson_ao_cec_wait_busy(ao_cec);
263*4882a593Smuzhiyun if (ret)
264*4882a593Smuzhiyun goto read_out;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun *data = FIELD_GET(CEC_RW_RD_DATA,
267*4882a593Smuzhiyun readl_relaxed(ao_cec->base + CEC_RW_REG));
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun read_out:
270*4882a593Smuzhiyun spin_unlock_irqrestore(&ao_cec->cec_reg_lock, flags);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (res)
273*4882a593Smuzhiyun *res = ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
meson_ao_cec_write(struct meson_ao_cec_device * ao_cec,unsigned long address,u8 data,int * res)276*4882a593Smuzhiyun static void meson_ao_cec_write(struct meson_ao_cec_device *ao_cec,
277*4882a593Smuzhiyun unsigned long address, u8 data,
278*4882a593Smuzhiyun int *res)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun unsigned long flags;
281*4882a593Smuzhiyun u32 reg = FIELD_PREP(CEC_RW_ADDR, address) |
282*4882a593Smuzhiyun FIELD_PREP(CEC_RW_WR_DATA, data) |
283*4882a593Smuzhiyun CEC_RW_WRITE_EN;
284*4882a593Smuzhiyun int ret = 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (res && *res)
287*4882a593Smuzhiyun return;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun spin_lock_irqsave(&ao_cec->cec_reg_lock, flags);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = meson_ao_cec_wait_busy(ao_cec);
292*4882a593Smuzhiyun if (ret)
293*4882a593Smuzhiyun goto write_out;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun writel_relaxed(reg, ao_cec->base + CEC_RW_REG);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun write_out:
298*4882a593Smuzhiyun spin_unlock_irqrestore(&ao_cec->cec_reg_lock, flags);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (res)
301*4882a593Smuzhiyun *res = ret;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
meson_ao_cec_irq_setup(struct meson_ao_cec_device * ao_cec,bool enable)304*4882a593Smuzhiyun static inline void meson_ao_cec_irq_setup(struct meson_ao_cec_device *ao_cec,
305*4882a593Smuzhiyun bool enable)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun u32 cfg = CEC_INTR_TX | CEC_INTR_RX;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun writel_bits_relaxed(cfg, enable ? cfg : 0,
310*4882a593Smuzhiyun ao_cec->base + CEC_INTR_MASKN_REG);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
meson_ao_cec_clear(struct meson_ao_cec_device * ao_cec)313*4882a593Smuzhiyun static inline int meson_ao_cec_clear(struct meson_ao_cec_device *ao_cec)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun int ret = 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_DISABLE, &ret);
318*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_ABORT, &ret);
319*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, 1, &ret);
320*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_CLEAR_BUF, 1, &ret);
321*4882a593Smuzhiyun if (ret)
322*4882a593Smuzhiyun return ret;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun udelay(100);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, 0, &ret);
327*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_CLEAR_BUF, 0, &ret);
328*4882a593Smuzhiyun if (ret)
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun udelay(100);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_NO_OP, &ret);
334*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_NO_OP, &ret);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
meson_ao_cec_arbit_bit_time_set(struct meson_ao_cec_device * ao_cec,unsigned int bit_set,unsigned int time_set)339*4882a593Smuzhiyun static int meson_ao_cec_arbit_bit_time_set(struct meson_ao_cec_device *ao_cec,
340*4882a593Smuzhiyun unsigned int bit_set,
341*4882a593Smuzhiyun unsigned int time_set)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun int ret = 0;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun switch (bit_set) {
346*4882a593Smuzhiyun case CEC_SIGNAL_FREE_TIME_RETRY:
347*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TXTIME_4BIT_BIT7_0,
348*4882a593Smuzhiyun time_set & 0xff, &ret);
349*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TXTIME_4BIT_BIT10_8,
350*4882a593Smuzhiyun (time_set >> 8) & 0x7, &ret);
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun case CEC_SIGNAL_FREE_TIME_NEW_INITIATOR:
354*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TXTIME_2BIT_BIT7_0,
355*4882a593Smuzhiyun time_set & 0xff, &ret);
356*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TXTIME_2BIT_BIT10_8,
357*4882a593Smuzhiyun (time_set >> 8) & 0x7, &ret);
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun case CEC_SIGNAL_FREE_TIME_NEXT_XFER:
361*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TXTIME_17MS_BIT7_0,
362*4882a593Smuzhiyun time_set & 0xff, &ret);
363*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TXTIME_17MS_BIT10_8,
364*4882a593Smuzhiyun (time_set >> 8) & 0x7, &ret);
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
meson_ao_cec_irq(int irq,void * data)371*4882a593Smuzhiyun static irqreturn_t meson_ao_cec_irq(int irq, void *data)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec = data;
374*4882a593Smuzhiyun u32 stat = readl_relaxed(ao_cec->base + CEC_INTR_STAT_REG);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (stat)
377*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return IRQ_NONE;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
meson_ao_cec_irq_tx(struct meson_ao_cec_device * ao_cec)382*4882a593Smuzhiyun static void meson_ao_cec_irq_tx(struct meson_ao_cec_device *ao_cec)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun unsigned long tx_status = 0;
385*4882a593Smuzhiyun u8 stat;
386*4882a593Smuzhiyun int ret = 0;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun meson_ao_cec_read(ao_cec, CEC_TX_MSG_STATUS, &stat, &ret);
389*4882a593Smuzhiyun if (ret)
390*4882a593Smuzhiyun goto tx_reg_err;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun switch (stat) {
393*4882a593Smuzhiyun case TX_DONE:
394*4882a593Smuzhiyun tx_status = CEC_TX_STATUS_OK;
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun case TX_BUSY:
398*4882a593Smuzhiyun tx_status = CEC_TX_STATUS_ARB_LOST;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun case TX_IDLE:
402*4882a593Smuzhiyun tx_status = CEC_TX_STATUS_LOW_DRIVE;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun case TX_ERROR:
406*4882a593Smuzhiyun default:
407*4882a593Smuzhiyun tx_status = CEC_TX_STATUS_NACK;
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Clear Interruption */
412*4882a593Smuzhiyun writel_relaxed(CEC_INTR_TX, ao_cec->base + CEC_INTR_CLR_REG);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Stop TX */
415*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_NO_OP, &ret);
416*4882a593Smuzhiyun if (ret)
417*4882a593Smuzhiyun goto tx_reg_err;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun cec_transmit_attempt_done(ao_cec->adap, tx_status);
420*4882a593Smuzhiyun return;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun tx_reg_err:
423*4882a593Smuzhiyun cec_transmit_attempt_done(ao_cec->adap, CEC_TX_STATUS_ERROR);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
meson_ao_cec_irq_rx(struct meson_ao_cec_device * ao_cec)426*4882a593Smuzhiyun static void meson_ao_cec_irq_rx(struct meson_ao_cec_device *ao_cec)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun int i, ret = 0;
429*4882a593Smuzhiyun u8 reg;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun meson_ao_cec_read(ao_cec, CEC_RX_MSG_STATUS, ®, &ret);
432*4882a593Smuzhiyun if (reg != RX_DONE)
433*4882a593Smuzhiyun goto rx_out;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun meson_ao_cec_read(ao_cec, CEC_RX_NUM_MSG, ®, &ret);
436*4882a593Smuzhiyun if (reg != 1)
437*4882a593Smuzhiyun goto rx_out;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun meson_ao_cec_read(ao_cec, CEC_RX_MSG_LENGTH, ®, &ret);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun ao_cec->rx_msg.len = reg + 1;
442*4882a593Smuzhiyun if (ao_cec->rx_msg.len > CEC_MAX_MSG_SIZE)
443*4882a593Smuzhiyun ao_cec->rx_msg.len = CEC_MAX_MSG_SIZE;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun for (i = 0; i < ao_cec->rx_msg.len; i++) {
446*4882a593Smuzhiyun u8 byte;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun meson_ao_cec_read(ao_cec, CEC_RX_MSG_0_HEADER + i, &byte, &ret);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun ao_cec->rx_msg.msg[i] = byte;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (ret)
454*4882a593Smuzhiyun goto rx_out;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun cec_received_msg(ao_cec->adap, &ao_cec->rx_msg);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun rx_out:
459*4882a593Smuzhiyun /* Clear Interruption */
460*4882a593Smuzhiyun writel_relaxed(CEC_INTR_RX, ao_cec->base + CEC_INTR_CLR_REG);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Ack RX message */
463*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_ACK_CURRENT, &ret);
464*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_NO_OP, &ret);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Clear RX buffer */
467*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, CLEAR_START, &ret);
468*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, CLEAR_STOP, &ret);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
meson_ao_cec_irq_thread(int irq,void * data)471*4882a593Smuzhiyun static irqreturn_t meson_ao_cec_irq_thread(int irq, void *data)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec = data;
474*4882a593Smuzhiyun u32 stat = readl_relaxed(ao_cec->base + CEC_INTR_STAT_REG);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (stat & CEC_INTR_TX)
477*4882a593Smuzhiyun meson_ao_cec_irq_tx(ao_cec);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun meson_ao_cec_irq_rx(ao_cec);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return IRQ_HANDLED;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
meson_ao_cec_set_log_addr(struct cec_adapter * adap,u8 logical_addr)484*4882a593Smuzhiyun static int meson_ao_cec_set_log_addr(struct cec_adapter *adap, u8 logical_addr)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec = adap->priv;
487*4882a593Smuzhiyun int ret = 0;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_LOGICAL_ADDR0,
490*4882a593Smuzhiyun LOGICAL_ADDR_DISABLE, &ret);
491*4882a593Smuzhiyun if (ret)
492*4882a593Smuzhiyun return ret;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun ret = meson_ao_cec_clear(ao_cec);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (logical_addr == CEC_LOG_ADDR_INVALID)
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_LOGICAL_ADDR0,
502*4882a593Smuzhiyun logical_addr & LOGICAL_ADDR_MASK, &ret);
503*4882a593Smuzhiyun if (ret)
504*4882a593Smuzhiyun return ret;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun udelay(100);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_LOGICAL_ADDR0,
509*4882a593Smuzhiyun (logical_addr & LOGICAL_ADDR_MASK) |
510*4882a593Smuzhiyun LOGICAL_ADDR_VALID, &ret);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun return ret;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
meson_ao_cec_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)515*4882a593Smuzhiyun static int meson_ao_cec_transmit(struct cec_adapter *adap, u8 attempts,
516*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec = adap->priv;
519*4882a593Smuzhiyun int i, ret = 0;
520*4882a593Smuzhiyun u8 reg;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun meson_ao_cec_read(ao_cec, CEC_TX_MSG_STATUS, ®, &ret);
523*4882a593Smuzhiyun if (ret)
524*4882a593Smuzhiyun return ret;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (reg == TX_BUSY) {
527*4882a593Smuzhiyun dev_dbg(&ao_cec->pdev->dev, "%s: busy TX: aborting\n",
528*4882a593Smuzhiyun __func__);
529*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_ABORT, &ret);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun for (i = 0; i < msg->len; i++) {
533*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_0_HEADER + i,
534*4882a593Smuzhiyun msg->msg[i], &ret);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_LENGTH, msg->len - 1, &ret);
538*4882a593Smuzhiyun meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_REQ_CURRENT, &ret);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return ret;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
meson_ao_cec_adap_enable(struct cec_adapter * adap,bool enable)543*4882a593Smuzhiyun static int meson_ao_cec_adap_enable(struct cec_adapter *adap, bool enable)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec = adap->priv;
546*4882a593Smuzhiyun int ret;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun meson_ao_cec_irq_setup(ao_cec, false);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun writel_bits_relaxed(CEC_GEN_CNTL_RESET, CEC_GEN_CNTL_RESET,
551*4882a593Smuzhiyun ao_cec->base + CEC_GEN_CNTL_REG);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (!enable)
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Enable gated clock (Normal mode). */
557*4882a593Smuzhiyun writel_bits_relaxed(CEC_GEN_CNTL_CLK_CTRL_MASK,
558*4882a593Smuzhiyun FIELD_PREP(CEC_GEN_CNTL_CLK_CTRL_MASK,
559*4882a593Smuzhiyun CEC_GEN_CNTL_CLK_ENABLE),
560*4882a593Smuzhiyun ao_cec->base + CEC_GEN_CNTL_REG);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun udelay(100);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Release Reset */
565*4882a593Smuzhiyun writel_bits_relaxed(CEC_GEN_CNTL_RESET, 0,
566*4882a593Smuzhiyun ao_cec->base + CEC_GEN_CNTL_REG);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Clear buffers */
569*4882a593Smuzhiyun ret = meson_ao_cec_clear(ao_cec);
570*4882a593Smuzhiyun if (ret)
571*4882a593Smuzhiyun return ret;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* CEC arbitration 3/5/7 bit time set. */
574*4882a593Smuzhiyun ret = meson_ao_cec_arbit_bit_time_set(ao_cec,
575*4882a593Smuzhiyun CEC_SIGNAL_FREE_TIME_RETRY,
576*4882a593Smuzhiyun 0x118);
577*4882a593Smuzhiyun if (ret)
578*4882a593Smuzhiyun return ret;
579*4882a593Smuzhiyun ret = meson_ao_cec_arbit_bit_time_set(ao_cec,
580*4882a593Smuzhiyun CEC_SIGNAL_FREE_TIME_NEW_INITIATOR,
581*4882a593Smuzhiyun 0x000);
582*4882a593Smuzhiyun if (ret)
583*4882a593Smuzhiyun return ret;
584*4882a593Smuzhiyun ret = meson_ao_cec_arbit_bit_time_set(ao_cec,
585*4882a593Smuzhiyun CEC_SIGNAL_FREE_TIME_NEXT_XFER,
586*4882a593Smuzhiyun 0x2aa);
587*4882a593Smuzhiyun if (ret)
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun meson_ao_cec_irq_setup(ao_cec, true);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static const struct cec_adap_ops meson_ao_cec_ops = {
596*4882a593Smuzhiyun .adap_enable = meson_ao_cec_adap_enable,
597*4882a593Smuzhiyun .adap_log_addr = meson_ao_cec_set_log_addr,
598*4882a593Smuzhiyun .adap_transmit = meson_ao_cec_transmit,
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
meson_ao_cec_probe(struct platform_device * pdev)601*4882a593Smuzhiyun static int meson_ao_cec_probe(struct platform_device *pdev)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec;
604*4882a593Smuzhiyun struct device *hdmi_dev;
605*4882a593Smuzhiyun struct resource *res;
606*4882a593Smuzhiyun int ret, irq;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun hdmi_dev = cec_notifier_parse_hdmi_phandle(&pdev->dev);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (IS_ERR(hdmi_dev))
611*4882a593Smuzhiyun return PTR_ERR(hdmi_dev);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ao_cec = devm_kzalloc(&pdev->dev, sizeof(*ao_cec), GFP_KERNEL);
614*4882a593Smuzhiyun if (!ao_cec)
615*4882a593Smuzhiyun return -ENOMEM;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun spin_lock_init(&ao_cec->cec_reg_lock);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun ao_cec->adap = cec_allocate_adapter(&meson_ao_cec_ops, ao_cec,
620*4882a593Smuzhiyun "meson_ao_cec",
621*4882a593Smuzhiyun CEC_CAP_DEFAULTS |
622*4882a593Smuzhiyun CEC_CAP_CONNECTOR_INFO,
623*4882a593Smuzhiyun 1); /* Use 1 for now */
624*4882a593Smuzhiyun if (IS_ERR(ao_cec->adap))
625*4882a593Smuzhiyun return PTR_ERR(ao_cec->adap);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ao_cec->adap->owner = THIS_MODULE;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
630*4882a593Smuzhiyun ao_cec->base = devm_ioremap_resource(&pdev->dev, res);
631*4882a593Smuzhiyun if (IS_ERR(ao_cec->base)) {
632*4882a593Smuzhiyun ret = PTR_ERR(ao_cec->base);
633*4882a593Smuzhiyun goto out_probe_adapter;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
637*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, irq,
638*4882a593Smuzhiyun meson_ao_cec_irq,
639*4882a593Smuzhiyun meson_ao_cec_irq_thread,
640*4882a593Smuzhiyun 0, NULL, ao_cec);
641*4882a593Smuzhiyun if (ret) {
642*4882a593Smuzhiyun dev_err(&pdev->dev, "irq request failed\n");
643*4882a593Smuzhiyun goto out_probe_adapter;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ao_cec->core = devm_clk_get(&pdev->dev, "core");
647*4882a593Smuzhiyun if (IS_ERR(ao_cec->core)) {
648*4882a593Smuzhiyun dev_err(&pdev->dev, "core clock request failed\n");
649*4882a593Smuzhiyun ret = PTR_ERR(ao_cec->core);
650*4882a593Smuzhiyun goto out_probe_adapter;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun ret = clk_prepare_enable(ao_cec->core);
654*4882a593Smuzhiyun if (ret) {
655*4882a593Smuzhiyun dev_err(&pdev->dev, "core clock enable failed\n");
656*4882a593Smuzhiyun goto out_probe_adapter;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun ret = clk_set_rate(ao_cec->core, CEC_CLK_RATE);
660*4882a593Smuzhiyun if (ret) {
661*4882a593Smuzhiyun dev_err(&pdev->dev, "core clock set rate failed\n");
662*4882a593Smuzhiyun goto out_probe_clk;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun device_reset_optional(&pdev->dev);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun ao_cec->pdev = pdev;
668*4882a593Smuzhiyun platform_set_drvdata(pdev, ao_cec);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun ao_cec->notify = cec_notifier_cec_adap_register(hdmi_dev, NULL,
671*4882a593Smuzhiyun ao_cec->adap);
672*4882a593Smuzhiyun if (!ao_cec->notify) {
673*4882a593Smuzhiyun ret = -ENOMEM;
674*4882a593Smuzhiyun goto out_probe_clk;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun ret = cec_register_adapter(ao_cec->adap, &pdev->dev);
678*4882a593Smuzhiyun if (ret < 0)
679*4882a593Smuzhiyun goto out_probe_notify;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* Setup Hardware */
682*4882a593Smuzhiyun writel_relaxed(CEC_GEN_CNTL_RESET,
683*4882a593Smuzhiyun ao_cec->base + CEC_GEN_CNTL_REG);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun out_probe_notify:
688*4882a593Smuzhiyun cec_notifier_cec_adap_unregister(ao_cec->notify, ao_cec->adap);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun out_probe_clk:
691*4882a593Smuzhiyun clk_disable_unprepare(ao_cec->core);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun out_probe_adapter:
694*4882a593Smuzhiyun cec_delete_adapter(ao_cec->adap);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun dev_err(&pdev->dev, "CEC controller registration failed\n");
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return ret;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
meson_ao_cec_remove(struct platform_device * pdev)701*4882a593Smuzhiyun static int meson_ao_cec_remove(struct platform_device *pdev)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct meson_ao_cec_device *ao_cec = platform_get_drvdata(pdev);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun clk_disable_unprepare(ao_cec->core);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun cec_notifier_cec_adap_unregister(ao_cec->notify, ao_cec->adap);
708*4882a593Smuzhiyun cec_unregister_adapter(ao_cec->adap);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun static const struct of_device_id meson_ao_cec_of_match[] = {
714*4882a593Smuzhiyun { .compatible = "amlogic,meson-gx-ao-cec", },
715*4882a593Smuzhiyun { /* sentinel */ }
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_ao_cec_of_match);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun static struct platform_driver meson_ao_cec_driver = {
720*4882a593Smuzhiyun .probe = meson_ao_cec_probe,
721*4882a593Smuzhiyun .remove = meson_ao_cec_remove,
722*4882a593Smuzhiyun .driver = {
723*4882a593Smuzhiyun .name = "meson-ao-cec",
724*4882a593Smuzhiyun .of_match_table = of_match_ptr(meson_ao_cec_of_match),
725*4882a593Smuzhiyun },
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun module_platform_driver(meson_ao_cec_driver);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun MODULE_DESCRIPTION("Meson AO CEC Controller driver");
731*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
732*4882a593Smuzhiyun MODULE_LICENSE("GPL");
733