1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Amlogic Meson AO CEC G12A Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Amlogic, Inc. All rights reserved
6*4882a593Smuzhiyun * Copyright (C) 2019 BayLibre, SAS
7*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <media/cec.h>
26*4882a593Smuzhiyun #include <media/cec-notifier.h>
27*4882a593Smuzhiyun #include <linux/clk-provider.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* CEC Registers */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define CECB_CLK_CNTL_REG0 0x00
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CECB_CLK_CNTL_N1 GENMASK(11, 0)
34*4882a593Smuzhiyun #define CECB_CLK_CNTL_N2 GENMASK(23, 12)
35*4882a593Smuzhiyun #define CECB_CLK_CNTL_DUAL_EN BIT(28)
36*4882a593Smuzhiyun #define CECB_CLK_CNTL_OUTPUT_EN BIT(30)
37*4882a593Smuzhiyun #define CECB_CLK_CNTL_INPUT_EN BIT(31)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define CECB_CLK_CNTL_REG1 0x04
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define CECB_CLK_CNTL_M1 GENMASK(11, 0)
42*4882a593Smuzhiyun #define CECB_CLK_CNTL_M2 GENMASK(23, 12)
43*4882a593Smuzhiyun #define CECB_CLK_CNTL_BYPASS_EN BIT(24)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * [14:12] Filter_del. For glitch-filtering CEC line, ignore signal
47*4882a593Smuzhiyun * change pulse width < filter_del * T(filter_tick) * 3.
48*4882a593Smuzhiyun * [9:8] Filter_tick_sel: Select which periodical pulse for
49*4882a593Smuzhiyun * glitch-filtering CEC line signal.
50*4882a593Smuzhiyun * - 0=Use T(xtal)*3 = 125ns;
51*4882a593Smuzhiyun * - 1=Use once-per-1us pulse;
52*4882a593Smuzhiyun * - 2=Use once-per-10us pulse;
53*4882a593Smuzhiyun * - 3=Use once-per-100us pulse.
54*4882a593Smuzhiyun * [3] Sysclk_en. 0=Disable system clock; 1=Enable system clock.
55*4882a593Smuzhiyun * [2:1] cntl_clk
56*4882a593Smuzhiyun * - 0 = Disable clk (Power-off mode)
57*4882a593Smuzhiyun * - 1 = Enable gated clock (Normal mode)
58*4882a593Smuzhiyun * - 2 = Enable free-run clk (Debug mode)
59*4882a593Smuzhiyun * [0] SW_RESET 1=Apply reset; 0=No reset.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun #define CECB_GEN_CNTL_REG 0x08
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define CECB_GEN_CNTL_RESET BIT(0)
64*4882a593Smuzhiyun #define CECB_GEN_CNTL_CLK_DISABLE 0
65*4882a593Smuzhiyun #define CECB_GEN_CNTL_CLK_ENABLE 1
66*4882a593Smuzhiyun #define CECB_GEN_CNTL_CLK_ENABLE_DBG 2
67*4882a593Smuzhiyun #define CECB_GEN_CNTL_CLK_CTRL_MASK GENMASK(2, 1)
68*4882a593Smuzhiyun #define CECB_GEN_CNTL_SYS_CLK_EN BIT(3)
69*4882a593Smuzhiyun #define CECB_GEN_CNTL_FILTER_TICK_125NS 0
70*4882a593Smuzhiyun #define CECB_GEN_CNTL_FILTER_TICK_1US 1
71*4882a593Smuzhiyun #define CECB_GEN_CNTL_FILTER_TICK_10US 2
72*4882a593Smuzhiyun #define CECB_GEN_CNTL_FILTER_TICK_100US 3
73*4882a593Smuzhiyun #define CECB_GEN_CNTL_FILTER_TICK_SEL GENMASK(9, 8)
74*4882a593Smuzhiyun #define CECB_GEN_CNTL_FILTER_DEL GENMASK(14, 12)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * [7:0] cec_reg_addr
78*4882a593Smuzhiyun * [15:8] cec_reg_wrdata
79*4882a593Smuzhiyun * [16] cec_reg_wr
80*4882a593Smuzhiyun * - 0 = Read
81*4882a593Smuzhiyun * - 1 = Write
82*4882a593Smuzhiyun * [31:24] cec_reg_rddata
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun #define CECB_RW_REG 0x0c
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define CECB_RW_ADDR GENMASK(7, 0)
87*4882a593Smuzhiyun #define CECB_RW_WR_DATA GENMASK(15, 8)
88*4882a593Smuzhiyun #define CECB_RW_WRITE_EN BIT(16)
89*4882a593Smuzhiyun #define CECB_RW_BUS_BUSY BIT(23)
90*4882a593Smuzhiyun #define CECB_RW_RD_DATA GENMASK(31, 24)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * [0] DONE Interrupt
94*4882a593Smuzhiyun * [1] End Of Message Interrupt
95*4882a593Smuzhiyun * [2] Not Acknowlegde Interrupt
96*4882a593Smuzhiyun * [3] Arbitration Loss Interrupt
97*4882a593Smuzhiyun * [4] Initiator Error Interrupt
98*4882a593Smuzhiyun * [5] Follower Error Interrupt
99*4882a593Smuzhiyun * [6] Wake-Up Interrupt
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun #define CECB_INTR_MASKN_REG 0x10
102*4882a593Smuzhiyun #define CECB_INTR_CLR_REG 0x14
103*4882a593Smuzhiyun #define CECB_INTR_STAT_REG 0x18
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define CECB_INTR_DONE BIT(0)
106*4882a593Smuzhiyun #define CECB_INTR_EOM BIT(1)
107*4882a593Smuzhiyun #define CECB_INTR_NACK BIT(2)
108*4882a593Smuzhiyun #define CECB_INTR_ARB_LOSS BIT(3)
109*4882a593Smuzhiyun #define CECB_INTR_INITIATOR_ERR BIT(4)
110*4882a593Smuzhiyun #define CECB_INTR_FOLLOWER_ERR BIT(5)
111*4882a593Smuzhiyun #define CECB_INTR_WAKE_UP BIT(6)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* CEC Commands */
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define CECB_CTRL 0x00
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define CECB_CTRL_SEND BIT(0)
118*4882a593Smuzhiyun #define CECB_CTRL_TYPE GENMASK(2, 1)
119*4882a593Smuzhiyun #define CECB_CTRL_TYPE_RETRY 0
120*4882a593Smuzhiyun #define CECB_CTRL_TYPE_NEW 1
121*4882a593Smuzhiyun #define CECB_CTRL_TYPE_NEXT 2
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define CECB_CTRL2 0x01
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define CECB_CTRL2_RISE_DEL_MAX GENMASK(4, 0)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define CECB_INTR_MASK 0x02
128*4882a593Smuzhiyun #define CECB_LADD_LOW 0x05
129*4882a593Smuzhiyun #define CECB_LADD_HIGH 0x06
130*4882a593Smuzhiyun #define CECB_TX_CNT 0x07
131*4882a593Smuzhiyun #define CECB_RX_CNT 0x08
132*4882a593Smuzhiyun #define CECB_STAT0 0x09
133*4882a593Smuzhiyun #define CECB_TX_DATA00 0x10
134*4882a593Smuzhiyun #define CECB_TX_DATA01 0x11
135*4882a593Smuzhiyun #define CECB_TX_DATA02 0x12
136*4882a593Smuzhiyun #define CECB_TX_DATA03 0x13
137*4882a593Smuzhiyun #define CECB_TX_DATA04 0x14
138*4882a593Smuzhiyun #define CECB_TX_DATA05 0x15
139*4882a593Smuzhiyun #define CECB_TX_DATA06 0x16
140*4882a593Smuzhiyun #define CECB_TX_DATA07 0x17
141*4882a593Smuzhiyun #define CECB_TX_DATA08 0x18
142*4882a593Smuzhiyun #define CECB_TX_DATA09 0x19
143*4882a593Smuzhiyun #define CECB_TX_DATA10 0x1A
144*4882a593Smuzhiyun #define CECB_TX_DATA11 0x1B
145*4882a593Smuzhiyun #define CECB_TX_DATA12 0x1C
146*4882a593Smuzhiyun #define CECB_TX_DATA13 0x1D
147*4882a593Smuzhiyun #define CECB_TX_DATA14 0x1E
148*4882a593Smuzhiyun #define CECB_TX_DATA15 0x1F
149*4882a593Smuzhiyun #define CECB_RX_DATA00 0x20
150*4882a593Smuzhiyun #define CECB_RX_DATA01 0x21
151*4882a593Smuzhiyun #define CECB_RX_DATA02 0x22
152*4882a593Smuzhiyun #define CECB_RX_DATA03 0x23
153*4882a593Smuzhiyun #define CECB_RX_DATA04 0x24
154*4882a593Smuzhiyun #define CECB_RX_DATA05 0x25
155*4882a593Smuzhiyun #define CECB_RX_DATA06 0x26
156*4882a593Smuzhiyun #define CECB_RX_DATA07 0x27
157*4882a593Smuzhiyun #define CECB_RX_DATA08 0x28
158*4882a593Smuzhiyun #define CECB_RX_DATA09 0x29
159*4882a593Smuzhiyun #define CECB_RX_DATA10 0x2A
160*4882a593Smuzhiyun #define CECB_RX_DATA11 0x2B
161*4882a593Smuzhiyun #define CECB_RX_DATA12 0x2C
162*4882a593Smuzhiyun #define CECB_RX_DATA13 0x2D
163*4882a593Smuzhiyun #define CECB_RX_DATA14 0x2E
164*4882a593Smuzhiyun #define CECB_RX_DATA15 0x2F
165*4882a593Smuzhiyun #define CECB_LOCK_BUF 0x30
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define CECB_LOCK_BUF_EN BIT(0)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define CECB_WAKEUPCTRL 0x31
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct meson_ao_cec_g12a_data {
172*4882a593Smuzhiyun /* Setup the internal CECB_CTRL2 register */
173*4882a593Smuzhiyun bool ctrl2_setup;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun struct meson_ao_cec_g12a_device {
177*4882a593Smuzhiyun struct platform_device *pdev;
178*4882a593Smuzhiyun struct regmap *regmap;
179*4882a593Smuzhiyun struct regmap *regmap_cec;
180*4882a593Smuzhiyun spinlock_t cec_reg_lock;
181*4882a593Smuzhiyun struct cec_notifier *notify;
182*4882a593Smuzhiyun struct cec_adapter *adap;
183*4882a593Smuzhiyun struct cec_msg rx_msg;
184*4882a593Smuzhiyun struct clk *oscin;
185*4882a593Smuzhiyun struct clk *core;
186*4882a593Smuzhiyun const struct meson_ao_cec_g12a_data *data;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct regmap_config meson_ao_cec_g12a_regmap_conf = {
190*4882a593Smuzhiyun .reg_bits = 8,
191*4882a593Smuzhiyun .val_bits = 32,
192*4882a593Smuzhiyun .reg_stride = 4,
193*4882a593Smuzhiyun .max_register = CECB_INTR_STAT_REG,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * The AO-CECB embeds a dual/divider to generate a more precise
198*4882a593Smuzhiyun * 32,768KHz clock for CEC core clock.
199*4882a593Smuzhiyun * ______ ______
200*4882a593Smuzhiyun * | | | |
201*4882a593Smuzhiyun * ______ | Div1 |-| Cnt1 | ______
202*4882a593Smuzhiyun * | | /|______| |______|\ | |
203*4882a593Smuzhiyun * Xtal-->| Gate |---| ______ ______ X-X--| Gate |-->
204*4882a593Smuzhiyun * |______| | \| | | |/ | |______|
205*4882a593Smuzhiyun * | | Div2 |-| Cnt2 | |
206*4882a593Smuzhiyun * | |______| |______| |
207*4882a593Smuzhiyun * |_______________________|
208*4882a593Smuzhiyun *
209*4882a593Smuzhiyun * The dividing can be switched to single or dual, with a counter
210*4882a593Smuzhiyun * for each divider to set when the switching is done.
211*4882a593Smuzhiyun * The entire dividing mechanism can be also bypassed.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun struct meson_ao_cec_g12a_dualdiv_clk {
215*4882a593Smuzhiyun struct clk_hw hw;
216*4882a593Smuzhiyun struct regmap *regmap;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define hw_to_meson_ao_cec_g12a_dualdiv_clk(_hw) \
220*4882a593Smuzhiyun container_of(_hw, struct meson_ao_cec_g12a_dualdiv_clk, hw) \
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static unsigned long
meson_ao_cec_g12a_dualdiv_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)223*4882a593Smuzhiyun meson_ao_cec_g12a_dualdiv_clk_recalc_rate(struct clk_hw *hw,
224*4882a593Smuzhiyun unsigned long parent_rate)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct meson_ao_cec_g12a_dualdiv_clk *dualdiv_clk =
227*4882a593Smuzhiyun hw_to_meson_ao_cec_g12a_dualdiv_clk(hw);
228*4882a593Smuzhiyun unsigned long n1;
229*4882a593Smuzhiyun u32 reg0, reg1;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun regmap_read(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0, ®0);
232*4882a593Smuzhiyun regmap_read(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0, ®1);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (reg1 & CECB_CLK_CNTL_BYPASS_EN)
235*4882a593Smuzhiyun return parent_rate;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (reg0 & CECB_CLK_CNTL_DUAL_EN) {
238*4882a593Smuzhiyun unsigned long n2, m1, m2, f1, f2, p1, p2;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun n1 = FIELD_GET(CECB_CLK_CNTL_N1, reg0) + 1;
241*4882a593Smuzhiyun n2 = FIELD_GET(CECB_CLK_CNTL_N2, reg0) + 1;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun m1 = FIELD_GET(CECB_CLK_CNTL_M1, reg1) + 1;
244*4882a593Smuzhiyun m2 = FIELD_GET(CECB_CLK_CNTL_M1, reg1) + 1;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun f1 = DIV_ROUND_CLOSEST(parent_rate, n1);
247*4882a593Smuzhiyun f2 = DIV_ROUND_CLOSEST(parent_rate, n2);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun p1 = DIV_ROUND_CLOSEST(100000000 * m1, f1 * (m1 + m2));
250*4882a593Smuzhiyun p2 = DIV_ROUND_CLOSEST(100000000 * m2, f2 * (m1 + m2));
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return DIV_ROUND_UP(100000000, p1 + p2);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun n1 = FIELD_GET(CECB_CLK_CNTL_N1, reg0) + 1;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(parent_rate, n1);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
meson_ao_cec_g12a_dualdiv_clk_enable(struct clk_hw * hw)260*4882a593Smuzhiyun static int meson_ao_cec_g12a_dualdiv_clk_enable(struct clk_hw *hw)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct meson_ao_cec_g12a_dualdiv_clk *dualdiv_clk =
263*4882a593Smuzhiyun hw_to_meson_ao_cec_g12a_dualdiv_clk(hw);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Disable Input & Output */
267*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0,
268*4882a593Smuzhiyun CECB_CLK_CNTL_INPUT_EN | CECB_CLK_CNTL_OUTPUT_EN,
269*4882a593Smuzhiyun 0);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Set N1 & N2 */
272*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0,
273*4882a593Smuzhiyun CECB_CLK_CNTL_N1,
274*4882a593Smuzhiyun FIELD_PREP(CECB_CLK_CNTL_N1, 733 - 1));
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0,
277*4882a593Smuzhiyun CECB_CLK_CNTL_N2,
278*4882a593Smuzhiyun FIELD_PREP(CECB_CLK_CNTL_N2, 732 - 1));
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Set M1 & M2 */
281*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG1,
282*4882a593Smuzhiyun CECB_CLK_CNTL_M1,
283*4882a593Smuzhiyun FIELD_PREP(CECB_CLK_CNTL_M1, 8 - 1));
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG1,
286*4882a593Smuzhiyun CECB_CLK_CNTL_M2,
287*4882a593Smuzhiyun FIELD_PREP(CECB_CLK_CNTL_M2, 11 - 1));
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Enable Dual divisor */
290*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0,
291*4882a593Smuzhiyun CECB_CLK_CNTL_DUAL_EN, CECB_CLK_CNTL_DUAL_EN);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Disable divisor bypass */
294*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG1,
295*4882a593Smuzhiyun CECB_CLK_CNTL_BYPASS_EN, 0);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Enable Input & Output */
298*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0,
299*4882a593Smuzhiyun CECB_CLK_CNTL_INPUT_EN | CECB_CLK_CNTL_OUTPUT_EN,
300*4882a593Smuzhiyun CECB_CLK_CNTL_INPUT_EN | CECB_CLK_CNTL_OUTPUT_EN);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
meson_ao_cec_g12a_dualdiv_clk_disable(struct clk_hw * hw)305*4882a593Smuzhiyun static void meson_ao_cec_g12a_dualdiv_clk_disable(struct clk_hw *hw)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct meson_ao_cec_g12a_dualdiv_clk *dualdiv_clk =
308*4882a593Smuzhiyun hw_to_meson_ao_cec_g12a_dualdiv_clk(hw);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun regmap_update_bits(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0,
311*4882a593Smuzhiyun CECB_CLK_CNTL_INPUT_EN | CECB_CLK_CNTL_OUTPUT_EN,
312*4882a593Smuzhiyun 0);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
meson_ao_cec_g12a_dualdiv_clk_is_enabled(struct clk_hw * hw)315*4882a593Smuzhiyun static int meson_ao_cec_g12a_dualdiv_clk_is_enabled(struct clk_hw *hw)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct meson_ao_cec_g12a_dualdiv_clk *dualdiv_clk =
318*4882a593Smuzhiyun hw_to_meson_ao_cec_g12a_dualdiv_clk(hw);
319*4882a593Smuzhiyun int val;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun regmap_read(dualdiv_clk->regmap, CECB_CLK_CNTL_REG0, &val);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return !!(val & (CECB_CLK_CNTL_INPUT_EN | CECB_CLK_CNTL_OUTPUT_EN));
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const struct clk_ops meson_ao_cec_g12a_dualdiv_clk_ops = {
327*4882a593Smuzhiyun .recalc_rate = meson_ao_cec_g12a_dualdiv_clk_recalc_rate,
328*4882a593Smuzhiyun .is_enabled = meson_ao_cec_g12a_dualdiv_clk_is_enabled,
329*4882a593Smuzhiyun .enable = meson_ao_cec_g12a_dualdiv_clk_enable,
330*4882a593Smuzhiyun .disable = meson_ao_cec_g12a_dualdiv_clk_disable,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
meson_ao_cec_g12a_setup_clk(struct meson_ao_cec_g12a_device * ao_cec)333*4882a593Smuzhiyun static int meson_ao_cec_g12a_setup_clk(struct meson_ao_cec_g12a_device *ao_cec)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct meson_ao_cec_g12a_dualdiv_clk *dualdiv_clk;
336*4882a593Smuzhiyun struct device *dev = &ao_cec->pdev->dev;
337*4882a593Smuzhiyun struct clk_init_data init;
338*4882a593Smuzhiyun const char *parent_name;
339*4882a593Smuzhiyun struct clk *clk;
340*4882a593Smuzhiyun char *name;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun dualdiv_clk = devm_kzalloc(dev, sizeof(*dualdiv_clk), GFP_KERNEL);
343*4882a593Smuzhiyun if (!dualdiv_clk)
344*4882a593Smuzhiyun return -ENOMEM;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun name = kasprintf(GFP_KERNEL, "%s#dualdiv_clk", dev_name(dev));
347*4882a593Smuzhiyun if (!name)
348*4882a593Smuzhiyun return -ENOMEM;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun parent_name = __clk_get_name(ao_cec->oscin);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun init.name = name;
353*4882a593Smuzhiyun init.ops = &meson_ao_cec_g12a_dualdiv_clk_ops;
354*4882a593Smuzhiyun init.flags = 0;
355*4882a593Smuzhiyun init.parent_names = &parent_name;
356*4882a593Smuzhiyun init.num_parents = 1;
357*4882a593Smuzhiyun dualdiv_clk->regmap = ao_cec->regmap;
358*4882a593Smuzhiyun dualdiv_clk->hw.init = &init;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun clk = devm_clk_register(dev, &dualdiv_clk->hw);
361*4882a593Smuzhiyun kfree(name);
362*4882a593Smuzhiyun if (IS_ERR(clk)) {
363*4882a593Smuzhiyun dev_err(dev, "failed to register clock\n");
364*4882a593Smuzhiyun return PTR_ERR(clk);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun ao_cec->core = clk;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
meson_ao_cec_g12a_read(void * context,unsigned int addr,unsigned int * data)372*4882a593Smuzhiyun static int meson_ao_cec_g12a_read(void *context, unsigned int addr,
373*4882a593Smuzhiyun unsigned int *data)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = context;
376*4882a593Smuzhiyun u32 reg = FIELD_PREP(CECB_RW_ADDR, addr);
377*4882a593Smuzhiyun int ret = 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = regmap_write(ao_cec->regmap, CECB_RW_REG, reg);
380*4882a593Smuzhiyun if (ret)
381*4882a593Smuzhiyun return ret;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ret = regmap_read_poll_timeout(ao_cec->regmap, CECB_RW_REG, reg,
384*4882a593Smuzhiyun !(reg & CECB_RW_BUS_BUSY),
385*4882a593Smuzhiyun 5, 1000);
386*4882a593Smuzhiyun if (ret)
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ret = regmap_read(ao_cec->regmap, CECB_RW_REG, ®);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun *data = FIELD_GET(CECB_RW_RD_DATA, reg);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return ret;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
meson_ao_cec_g12a_write(void * context,unsigned int addr,unsigned int data)396*4882a593Smuzhiyun static int meson_ao_cec_g12a_write(void *context, unsigned int addr,
397*4882a593Smuzhiyun unsigned int data)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = context;
400*4882a593Smuzhiyun u32 reg = FIELD_PREP(CECB_RW_ADDR, addr) |
401*4882a593Smuzhiyun FIELD_PREP(CECB_RW_WR_DATA, data) |
402*4882a593Smuzhiyun CECB_RW_WRITE_EN;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return regmap_write(ao_cec->regmap, CECB_RW_REG, reg);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static const struct regmap_config meson_ao_cec_g12a_cec_regmap_conf = {
408*4882a593Smuzhiyun .reg_bits = 8,
409*4882a593Smuzhiyun .val_bits = 8,
410*4882a593Smuzhiyun .reg_read = meson_ao_cec_g12a_read,
411*4882a593Smuzhiyun .reg_write = meson_ao_cec_g12a_write,
412*4882a593Smuzhiyun .max_register = 0xffff,
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static inline void
meson_ao_cec_g12a_irq_setup(struct meson_ao_cec_g12a_device * ao_cec,bool enable)416*4882a593Smuzhiyun meson_ao_cec_g12a_irq_setup(struct meson_ao_cec_g12a_device *ao_cec,
417*4882a593Smuzhiyun bool enable)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun u32 cfg = CECB_INTR_DONE | CECB_INTR_EOM | CECB_INTR_NACK |
420*4882a593Smuzhiyun CECB_INTR_ARB_LOSS | CECB_INTR_INITIATOR_ERR |
421*4882a593Smuzhiyun CECB_INTR_FOLLOWER_ERR;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun regmap_write(ao_cec->regmap, CECB_INTR_MASKN_REG,
424*4882a593Smuzhiyun enable ? cfg : 0);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
meson_ao_cec_g12a_irq_rx(struct meson_ao_cec_g12a_device * ao_cec)427*4882a593Smuzhiyun static void meson_ao_cec_g12a_irq_rx(struct meson_ao_cec_g12a_device *ao_cec)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun int i, ret = 0;
430*4882a593Smuzhiyun u32 val;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = regmap_read(ao_cec->regmap_cec, CECB_RX_CNT, &val);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun ao_cec->rx_msg.len = val;
435*4882a593Smuzhiyun if (ao_cec->rx_msg.len > CEC_MAX_MSG_SIZE)
436*4882a593Smuzhiyun ao_cec->rx_msg.len = CEC_MAX_MSG_SIZE;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun for (i = 0; i < ao_cec->rx_msg.len; i++) {
439*4882a593Smuzhiyun ret |= regmap_read(ao_cec->regmap_cec,
440*4882a593Smuzhiyun CECB_RX_DATA00 + i, &val);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun ao_cec->rx_msg.msg[i] = val & 0xff;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret |= regmap_write(ao_cec->regmap_cec, CECB_LOCK_BUF, 0);
446*4882a593Smuzhiyun if (ret)
447*4882a593Smuzhiyun return;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun cec_received_msg(ao_cec->adap, &ao_cec->rx_msg);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
meson_ao_cec_g12a_irq(int irq,void * data)452*4882a593Smuzhiyun static irqreturn_t meson_ao_cec_g12a_irq(int irq, void *data)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = data;
455*4882a593Smuzhiyun u32 stat;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun regmap_read(ao_cec->regmap, CECB_INTR_STAT_REG, &stat);
458*4882a593Smuzhiyun if (stat)
459*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return IRQ_NONE;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
meson_ao_cec_g12a_irq_thread(int irq,void * data)464*4882a593Smuzhiyun static irqreturn_t meson_ao_cec_g12a_irq_thread(int irq, void *data)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = data;
467*4882a593Smuzhiyun u32 stat;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun regmap_read(ao_cec->regmap, CECB_INTR_STAT_REG, &stat);
470*4882a593Smuzhiyun regmap_write(ao_cec->regmap, CECB_INTR_CLR_REG, stat);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (stat & CECB_INTR_DONE)
473*4882a593Smuzhiyun cec_transmit_attempt_done(ao_cec->adap, CEC_TX_STATUS_OK);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (stat & CECB_INTR_EOM)
476*4882a593Smuzhiyun meson_ao_cec_g12a_irq_rx(ao_cec);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (stat & CECB_INTR_NACK)
479*4882a593Smuzhiyun cec_transmit_attempt_done(ao_cec->adap, CEC_TX_STATUS_NACK);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (stat & CECB_INTR_ARB_LOSS) {
482*4882a593Smuzhiyun regmap_write(ao_cec->regmap_cec, CECB_TX_CNT, 0);
483*4882a593Smuzhiyun regmap_update_bits(ao_cec->regmap_cec, CECB_CTRL,
484*4882a593Smuzhiyun CECB_CTRL_SEND | CECB_CTRL_TYPE, 0);
485*4882a593Smuzhiyun cec_transmit_attempt_done(ao_cec->adap, CEC_TX_STATUS_ARB_LOST);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Initiator reports an error on the CEC bus */
489*4882a593Smuzhiyun if (stat & CECB_INTR_INITIATOR_ERR)
490*4882a593Smuzhiyun cec_transmit_attempt_done(ao_cec->adap, CEC_TX_STATUS_ERROR);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Follower reports a receive error, just reset RX buffer */
493*4882a593Smuzhiyun if (stat & CECB_INTR_FOLLOWER_ERR)
494*4882a593Smuzhiyun regmap_write(ao_cec->regmap_cec, CECB_LOCK_BUF, 0);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return IRQ_HANDLED;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static int
meson_ao_cec_g12a_set_log_addr(struct cec_adapter * adap,u8 logical_addr)500*4882a593Smuzhiyun meson_ao_cec_g12a_set_log_addr(struct cec_adapter *adap, u8 logical_addr)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = adap->priv;
503*4882a593Smuzhiyun int ret = 0;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (logical_addr == CEC_LOG_ADDR_INVALID) {
506*4882a593Smuzhiyun /* Assume this will allways succeed */
507*4882a593Smuzhiyun regmap_write(ao_cec->regmap_cec, CECB_LADD_LOW, 0);
508*4882a593Smuzhiyun regmap_write(ao_cec->regmap_cec, CECB_LADD_HIGH, 0);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun } else if (logical_addr < 8) {
512*4882a593Smuzhiyun ret = regmap_update_bits(ao_cec->regmap_cec, CECB_LADD_LOW,
513*4882a593Smuzhiyun BIT(logical_addr),
514*4882a593Smuzhiyun BIT(logical_addr));
515*4882a593Smuzhiyun } else {
516*4882a593Smuzhiyun ret = regmap_update_bits(ao_cec->regmap_cec, CECB_LADD_HIGH,
517*4882a593Smuzhiyun BIT(logical_addr - 8),
518*4882a593Smuzhiyun BIT(logical_addr - 8));
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Always set Broadcast/Unregistered 15 address */
522*4882a593Smuzhiyun ret |= regmap_update_bits(ao_cec->regmap_cec, CECB_LADD_HIGH,
523*4882a593Smuzhiyun BIT(CEC_LOG_ADDR_UNREGISTERED - 8),
524*4882a593Smuzhiyun BIT(CEC_LOG_ADDR_UNREGISTERED - 8));
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return ret ? -EIO : 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
meson_ao_cec_g12a_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)529*4882a593Smuzhiyun static int meson_ao_cec_g12a_transmit(struct cec_adapter *adap, u8 attempts,
530*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = adap->priv;
533*4882a593Smuzhiyun unsigned int type;
534*4882a593Smuzhiyun int ret = 0;
535*4882a593Smuzhiyun u32 val;
536*4882a593Smuzhiyun int i;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* Check if RX is in progress */
539*4882a593Smuzhiyun ret = regmap_read(ao_cec->regmap_cec, CECB_LOCK_BUF, &val);
540*4882a593Smuzhiyun if (ret)
541*4882a593Smuzhiyun return ret;
542*4882a593Smuzhiyun if (val & CECB_LOCK_BUF_EN)
543*4882a593Smuzhiyun return -EBUSY;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Check if TX Busy */
546*4882a593Smuzhiyun ret = regmap_read(ao_cec->regmap_cec, CECB_CTRL, &val);
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun if (val & CECB_CTRL_SEND)
550*4882a593Smuzhiyun return -EBUSY;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun switch (signal_free_time) {
553*4882a593Smuzhiyun case CEC_SIGNAL_FREE_TIME_RETRY:
554*4882a593Smuzhiyun type = CECB_CTRL_TYPE_RETRY;
555*4882a593Smuzhiyun break;
556*4882a593Smuzhiyun case CEC_SIGNAL_FREE_TIME_NEXT_XFER:
557*4882a593Smuzhiyun type = CECB_CTRL_TYPE_NEXT;
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun case CEC_SIGNAL_FREE_TIME_NEW_INITIATOR:
560*4882a593Smuzhiyun default:
561*4882a593Smuzhiyun type = CECB_CTRL_TYPE_NEW;
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun for (i = 0; i < msg->len; i++)
566*4882a593Smuzhiyun ret |= regmap_write(ao_cec->regmap_cec, CECB_TX_DATA00 + i,
567*4882a593Smuzhiyun msg->msg[i]);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun ret |= regmap_write(ao_cec->regmap_cec, CECB_TX_CNT, msg->len);
570*4882a593Smuzhiyun if (ret)
571*4882a593Smuzhiyun return -EIO;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ret = regmap_update_bits(ao_cec->regmap_cec, CECB_CTRL,
574*4882a593Smuzhiyun CECB_CTRL_SEND |
575*4882a593Smuzhiyun CECB_CTRL_TYPE,
576*4882a593Smuzhiyun CECB_CTRL_SEND |
577*4882a593Smuzhiyun FIELD_PREP(CECB_CTRL_TYPE, type));
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return ret;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
meson_ao_cec_g12a_adap_enable(struct cec_adapter * adap,bool enable)582*4882a593Smuzhiyun static int meson_ao_cec_g12a_adap_enable(struct cec_adapter *adap, bool enable)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = adap->priv;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun meson_ao_cec_g12a_irq_setup(ao_cec, false);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun regmap_update_bits(ao_cec->regmap, CECB_GEN_CNTL_REG,
589*4882a593Smuzhiyun CECB_GEN_CNTL_RESET, CECB_GEN_CNTL_RESET);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (!enable)
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Setup Filter */
595*4882a593Smuzhiyun regmap_update_bits(ao_cec->regmap, CECB_GEN_CNTL_REG,
596*4882a593Smuzhiyun CECB_GEN_CNTL_FILTER_TICK_SEL |
597*4882a593Smuzhiyun CECB_GEN_CNTL_FILTER_DEL,
598*4882a593Smuzhiyun FIELD_PREP(CECB_GEN_CNTL_FILTER_TICK_SEL,
599*4882a593Smuzhiyun CECB_GEN_CNTL_FILTER_TICK_1US) |
600*4882a593Smuzhiyun FIELD_PREP(CECB_GEN_CNTL_FILTER_DEL, 7));
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Enable System Clock */
603*4882a593Smuzhiyun regmap_update_bits(ao_cec->regmap, CECB_GEN_CNTL_REG,
604*4882a593Smuzhiyun CECB_GEN_CNTL_SYS_CLK_EN,
605*4882a593Smuzhiyun CECB_GEN_CNTL_SYS_CLK_EN);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Enable gated clock (Normal mode). */
608*4882a593Smuzhiyun regmap_update_bits(ao_cec->regmap, CECB_GEN_CNTL_REG,
609*4882a593Smuzhiyun CECB_GEN_CNTL_CLK_CTRL_MASK,
610*4882a593Smuzhiyun FIELD_PREP(CECB_GEN_CNTL_CLK_CTRL_MASK,
611*4882a593Smuzhiyun CECB_GEN_CNTL_CLK_ENABLE));
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Release Reset */
614*4882a593Smuzhiyun regmap_update_bits(ao_cec->regmap, CECB_GEN_CNTL_REG,
615*4882a593Smuzhiyun CECB_GEN_CNTL_RESET, 0);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (ao_cec->data->ctrl2_setup)
618*4882a593Smuzhiyun regmap_write(ao_cec->regmap_cec, CECB_CTRL2,
619*4882a593Smuzhiyun FIELD_PREP(CECB_CTRL2_RISE_DEL_MAX, 2));
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun meson_ao_cec_g12a_irq_setup(ao_cec, true);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct cec_adap_ops meson_ao_cec_g12a_ops = {
627*4882a593Smuzhiyun .adap_enable = meson_ao_cec_g12a_adap_enable,
628*4882a593Smuzhiyun .adap_log_addr = meson_ao_cec_g12a_set_log_addr,
629*4882a593Smuzhiyun .adap_transmit = meson_ao_cec_g12a_transmit,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
meson_ao_cec_g12a_probe(struct platform_device * pdev)632*4882a593Smuzhiyun static int meson_ao_cec_g12a_probe(struct platform_device *pdev)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec;
635*4882a593Smuzhiyun struct device *hdmi_dev;
636*4882a593Smuzhiyun struct resource *res;
637*4882a593Smuzhiyun void __iomem *base;
638*4882a593Smuzhiyun int ret, irq;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun hdmi_dev = cec_notifier_parse_hdmi_phandle(&pdev->dev);
641*4882a593Smuzhiyun if (IS_ERR(hdmi_dev))
642*4882a593Smuzhiyun return PTR_ERR(hdmi_dev);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun ao_cec = devm_kzalloc(&pdev->dev, sizeof(*ao_cec), GFP_KERNEL);
645*4882a593Smuzhiyun if (!ao_cec)
646*4882a593Smuzhiyun return -ENOMEM;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ao_cec->data = of_device_get_match_data(&pdev->dev);
649*4882a593Smuzhiyun if (!ao_cec->data) {
650*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get match data\n");
651*4882a593Smuzhiyun return -ENODEV;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun spin_lock_init(&ao_cec->cec_reg_lock);
655*4882a593Smuzhiyun ao_cec->pdev = pdev;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun ao_cec->adap = cec_allocate_adapter(&meson_ao_cec_g12a_ops, ao_cec,
658*4882a593Smuzhiyun "meson_g12a_ao_cec",
659*4882a593Smuzhiyun CEC_CAP_DEFAULTS |
660*4882a593Smuzhiyun CEC_CAP_CONNECTOR_INFO,
661*4882a593Smuzhiyun CEC_MAX_LOG_ADDRS);
662*4882a593Smuzhiyun if (IS_ERR(ao_cec->adap))
663*4882a593Smuzhiyun return PTR_ERR(ao_cec->adap);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun ao_cec->adap->owner = THIS_MODULE;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
668*4882a593Smuzhiyun base = devm_ioremap_resource(&pdev->dev, res);
669*4882a593Smuzhiyun if (IS_ERR(base)) {
670*4882a593Smuzhiyun ret = PTR_ERR(base);
671*4882a593Smuzhiyun goto out_probe_adapter;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun ao_cec->regmap = devm_regmap_init_mmio(&pdev->dev, base,
675*4882a593Smuzhiyun &meson_ao_cec_g12a_regmap_conf);
676*4882a593Smuzhiyun if (IS_ERR(ao_cec->regmap)) {
677*4882a593Smuzhiyun ret = PTR_ERR(ao_cec->regmap);
678*4882a593Smuzhiyun goto out_probe_adapter;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun ao_cec->regmap_cec = devm_regmap_init(&pdev->dev, NULL, ao_cec,
682*4882a593Smuzhiyun &meson_ao_cec_g12a_cec_regmap_conf);
683*4882a593Smuzhiyun if (IS_ERR(ao_cec->regmap_cec)) {
684*4882a593Smuzhiyun ret = PTR_ERR(ao_cec->regmap_cec);
685*4882a593Smuzhiyun goto out_probe_adapter;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
689*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, irq,
690*4882a593Smuzhiyun meson_ao_cec_g12a_irq,
691*4882a593Smuzhiyun meson_ao_cec_g12a_irq_thread,
692*4882a593Smuzhiyun 0, NULL, ao_cec);
693*4882a593Smuzhiyun if (ret) {
694*4882a593Smuzhiyun dev_err(&pdev->dev, "irq request failed\n");
695*4882a593Smuzhiyun goto out_probe_adapter;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun ao_cec->oscin = devm_clk_get(&pdev->dev, "oscin");
699*4882a593Smuzhiyun if (IS_ERR(ao_cec->oscin)) {
700*4882a593Smuzhiyun dev_err(&pdev->dev, "oscin clock request failed\n");
701*4882a593Smuzhiyun ret = PTR_ERR(ao_cec->oscin);
702*4882a593Smuzhiyun goto out_probe_adapter;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ret = meson_ao_cec_g12a_setup_clk(ao_cec);
706*4882a593Smuzhiyun if (ret)
707*4882a593Smuzhiyun goto out_probe_adapter;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun ret = clk_prepare_enable(ao_cec->core);
710*4882a593Smuzhiyun if (ret) {
711*4882a593Smuzhiyun dev_err(&pdev->dev, "core clock enable failed\n");
712*4882a593Smuzhiyun goto out_probe_adapter;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun device_reset_optional(&pdev->dev);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun platform_set_drvdata(pdev, ao_cec);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun ao_cec->notify = cec_notifier_cec_adap_register(hdmi_dev, NULL,
720*4882a593Smuzhiyun ao_cec->adap);
721*4882a593Smuzhiyun if (!ao_cec->notify) {
722*4882a593Smuzhiyun ret = -ENOMEM;
723*4882a593Smuzhiyun goto out_probe_core_clk;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ret = cec_register_adapter(ao_cec->adap, &pdev->dev);
727*4882a593Smuzhiyun if (ret < 0)
728*4882a593Smuzhiyun goto out_probe_notify;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Setup Hardware */
731*4882a593Smuzhiyun regmap_write(ao_cec->regmap, CECB_GEN_CNTL_REG, CECB_GEN_CNTL_RESET);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun return 0;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun out_probe_notify:
736*4882a593Smuzhiyun cec_notifier_cec_adap_unregister(ao_cec->notify, ao_cec->adap);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun out_probe_core_clk:
739*4882a593Smuzhiyun clk_disable_unprepare(ao_cec->core);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun out_probe_adapter:
742*4882a593Smuzhiyun cec_delete_adapter(ao_cec->adap);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun dev_err(&pdev->dev, "CEC controller registration failed\n");
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return ret;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
meson_ao_cec_g12a_remove(struct platform_device * pdev)749*4882a593Smuzhiyun static int meson_ao_cec_g12a_remove(struct platform_device *pdev)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct meson_ao_cec_g12a_device *ao_cec = platform_get_drvdata(pdev);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun clk_disable_unprepare(ao_cec->core);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun cec_notifier_cec_adap_unregister(ao_cec->notify, ao_cec->adap);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun cec_unregister_adapter(ao_cec->adap);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct meson_ao_cec_g12a_data ao_cec_g12a_data = {
763*4882a593Smuzhiyun .ctrl2_setup = false,
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static const struct meson_ao_cec_g12a_data ao_cec_sm1_data = {
767*4882a593Smuzhiyun .ctrl2_setup = true,
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static const struct of_device_id meson_ao_cec_g12a_of_match[] = {
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun .compatible = "amlogic,meson-g12a-ao-cec",
773*4882a593Smuzhiyun .data = &ao_cec_g12a_data,
774*4882a593Smuzhiyun },
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun .compatible = "amlogic,meson-sm1-ao-cec",
777*4882a593Smuzhiyun .data = &ao_cec_sm1_data,
778*4882a593Smuzhiyun },
779*4882a593Smuzhiyun { /* sentinel */ }
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_ao_cec_g12a_of_match);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static struct platform_driver meson_ao_cec_g12a_driver = {
784*4882a593Smuzhiyun .probe = meson_ao_cec_g12a_probe,
785*4882a593Smuzhiyun .remove = meson_ao_cec_g12a_remove,
786*4882a593Smuzhiyun .driver = {
787*4882a593Smuzhiyun .name = "meson-ao-cec-g12a",
788*4882a593Smuzhiyun .of_match_table = of_match_ptr(meson_ao_cec_g12a_of_match),
789*4882a593Smuzhiyun },
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun module_platform_driver(meson_ao_cec_g12a_driver);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun MODULE_DESCRIPTION("Meson AO CEC G12A Controller driver");
795*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
796*4882a593Smuzhiyun MODULE_LICENSE("GPL");
797