1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Chrontel CH7322 CEC Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2020 Google LLC.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * Notes
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * - This device powers on in Auto Mode which has limited functionality. This
12*4882a593Smuzhiyun * driver disables Auto Mode when it attaches.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/cec.h>
17*4882a593Smuzhiyun #include <linux/dmi.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/mutex.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <media/cec.h>
25*4882a593Smuzhiyun #include <media/cec-notifier.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define CH7322_WRITE 0x00
28*4882a593Smuzhiyun #define CH7322_WRITE_MSENT 0x80
29*4882a593Smuzhiyun #define CH7322_WRITE_BOK 0x40
30*4882a593Smuzhiyun #define CH7322_WRITE_NMASK 0x0f
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Write buffer is 0x01-0x10 */
33*4882a593Smuzhiyun #define CH7322_WRBUF 0x01
34*4882a593Smuzhiyun #define CH7322_WRBUF_LEN 0x10
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define CH7322_READ 0x40
37*4882a593Smuzhiyun #define CH7322_READ_NRDT 0x80
38*4882a593Smuzhiyun #define CH7322_READ_MSENT 0x20
39*4882a593Smuzhiyun #define CH7322_READ_NMASK 0x0f
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Read buffer is 0x41-0x50 */
42*4882a593Smuzhiyun #define CH7322_RDBUF 0x41
43*4882a593Smuzhiyun #define CH7322_RDBUF_LEN 0x10
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define CH7322_MODE 0x11
46*4882a593Smuzhiyun #define CH7322_MODE_AUTO 0x78
47*4882a593Smuzhiyun #define CH7322_MODE_SW 0xb5
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define CH7322_RESET 0x12
50*4882a593Smuzhiyun #define CH7322_RESET_RST 0x00
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define CH7322_POWER 0x13
53*4882a593Smuzhiyun #define CH7322_POWER_FPD 0x04
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define CH7322_CFG0 0x17
56*4882a593Smuzhiyun #define CH7322_CFG0_EOBEN 0x40
57*4882a593Smuzhiyun #define CH7322_CFG0_PEOB 0x20
58*4882a593Smuzhiyun #define CH7322_CFG0_CLRSPP 0x10
59*4882a593Smuzhiyun #define CH7322_CFG0_FLOW 0x08
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define CH7322_CFG1 0x1a
62*4882a593Smuzhiyun #define CH7322_CFG1_STDBYO 0x04
63*4882a593Smuzhiyun #define CH7322_CFG1_HPBP 0x02
64*4882a593Smuzhiyun #define CH7322_CFG1_PIO 0x01
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define CH7322_INTCTL 0x1b
67*4882a593Smuzhiyun #define CH7322_INTCTL_INTPB 0x80
68*4882a593Smuzhiyun #define CH7322_INTCTL_STDBY 0x40
69*4882a593Smuzhiyun #define CH7322_INTCTL_HPDFALL 0x20
70*4882a593Smuzhiyun #define CH7322_INTCTL_HPDRISE 0x10
71*4882a593Smuzhiyun #define CH7322_INTCTL_RXMSG 0x08
72*4882a593Smuzhiyun #define CH7322_INTCTL_TXMSG 0x04
73*4882a593Smuzhiyun #define CH7322_INTCTL_NEWPHA 0x02
74*4882a593Smuzhiyun #define CH7322_INTCTL_ERROR 0x01
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define CH7322_DVCLKFNH 0x1d
77*4882a593Smuzhiyun #define CH7322_DVCLKFNL 0x1e
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define CH7322_CTL 0x31
80*4882a593Smuzhiyun #define CH7322_CTL_FSTDBY 0x80
81*4882a593Smuzhiyun #define CH7322_CTL_PLSEN 0x40
82*4882a593Smuzhiyun #define CH7322_CTL_PLSPB 0x20
83*4882a593Smuzhiyun #define CH7322_CTL_SPADL 0x10
84*4882a593Smuzhiyun #define CH7322_CTL_HINIT 0x08
85*4882a593Smuzhiyun #define CH7322_CTL_WPHYA 0x04
86*4882a593Smuzhiyun #define CH7322_CTL_H1T 0x02
87*4882a593Smuzhiyun #define CH7322_CTL_S1T 0x01
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define CH7322_PAWH 0x32
90*4882a593Smuzhiyun #define CH7322_PAWL 0x33
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define CH7322_ADDLW 0x34
93*4882a593Smuzhiyun #define CH7322_ADDLW_MASK 0xf0
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define CH7322_ADDLR 0x3d
96*4882a593Smuzhiyun #define CH7322_ADDLR_HPD 0x80
97*4882a593Smuzhiyun #define CH7322_ADDLR_MASK 0x0f
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define CH7322_INTDATA 0x3e
100*4882a593Smuzhiyun #define CH7322_INTDATA_MODE 0x80
101*4882a593Smuzhiyun #define CH7322_INTDATA_STDBY 0x40
102*4882a593Smuzhiyun #define CH7322_INTDATA_HPDFALL 0x20
103*4882a593Smuzhiyun #define CH7322_INTDATA_HPDRISE 0x10
104*4882a593Smuzhiyun #define CH7322_INTDATA_RXMSG 0x08
105*4882a593Smuzhiyun #define CH7322_INTDATA_TXMSG 0x04
106*4882a593Smuzhiyun #define CH7322_INTDATA_NEWPHA 0x02
107*4882a593Smuzhiyun #define CH7322_INTDATA_ERROR 0x01
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define CH7322_EVENT 0x3f
110*4882a593Smuzhiyun #define CH7322_EVENT_TXERR 0x80
111*4882a593Smuzhiyun #define CH7322_EVENT_HRST 0x40
112*4882a593Smuzhiyun #define CH7322_EVENT_HFST 0x20
113*4882a593Smuzhiyun #define CH7322_EVENT_PHACHG 0x10
114*4882a593Smuzhiyun #define CH7322_EVENT_ACTST 0x08
115*4882a593Smuzhiyun #define CH7322_EVENT_PHARDY 0x04
116*4882a593Smuzhiyun #define CH7322_EVENT_BSOK 0x02
117*4882a593Smuzhiyun #define CH7322_EVENT_ERRADCF 0x01
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define CH7322_DID 0x51
120*4882a593Smuzhiyun #define CH7322_DID_CH7322 0x5b
121*4882a593Smuzhiyun #define CH7322_DID_CH7323 0x5f
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define CH7322_REVISIONID 0x52
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define CH7322_PARH 0x53
126*4882a593Smuzhiyun #define CH7322_PARL 0x54
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define CH7322_IOCFG2 0x75
129*4882a593Smuzhiyun #define CH7322_IOCFG_CIO 0x80
130*4882a593Smuzhiyun #define CH7322_IOCFG_IOCFGMASK 0x78
131*4882a593Smuzhiyun #define CH7322_IOCFG_AUDIO 0x04
132*4882a593Smuzhiyun #define CH7322_IOCFG_SPAMST 0x02
133*4882a593Smuzhiyun #define CH7322_IOCFG_SPAMSP 0x01
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define CH7322_CTL3 0x7b
136*4882a593Smuzhiyun #define CH7322_CTL3_SWENA 0x80
137*4882a593Smuzhiyun #define CH7322_CTL3_FC_INIT 0x40
138*4882a593Smuzhiyun #define CH7322_CTL3_SML_FL 0x20
139*4882a593Smuzhiyun #define CH7322_CTL3_SM_RDST 0x10
140*4882a593Smuzhiyun #define CH7322_CTL3_SPP_CIAH 0x08
141*4882a593Smuzhiyun #define CH7322_CTL3_SPP_CIAL 0x04
142*4882a593Smuzhiyun #define CH7322_CTL3_SPP_ACTH 0x02
143*4882a593Smuzhiyun #define CH7322_CTL3_SPP_ACTL 0x01
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* BOK status means NACK */
146*4882a593Smuzhiyun #define CH7322_TX_FLAG_NACK BIT(0)
147*4882a593Smuzhiyun /* Device will retry automatically */
148*4882a593Smuzhiyun #define CH7322_TX_FLAG_RETRY BIT(1)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun struct ch7322 {
151*4882a593Smuzhiyun struct i2c_client *i2c;
152*4882a593Smuzhiyun struct regmap *regmap;
153*4882a593Smuzhiyun struct cec_adapter *cec;
154*4882a593Smuzhiyun struct mutex mutex; /* device access mutex */
155*4882a593Smuzhiyun u8 tx_flags;
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct regmap_config ch7322_regmap = {
159*4882a593Smuzhiyun .reg_bits = 8,
160*4882a593Smuzhiyun .val_bits = 8,
161*4882a593Smuzhiyun .max_register = 0x7f,
162*4882a593Smuzhiyun .disable_locking = true,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
ch7322_send_message(struct ch7322 * ch7322,const struct cec_msg * msg)165*4882a593Smuzhiyun static int ch7322_send_message(struct ch7322 *ch7322, const struct cec_msg *msg)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun unsigned int val;
168*4882a593Smuzhiyun unsigned int len = msg->len;
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&ch7322->mutex));
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (len > CH7322_WRBUF_LEN || len < 1)
175*4882a593Smuzhiyun return -EINVAL;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = regmap_read(ch7322->regmap, CH7322_WRITE, &val);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Buffer not ready */
182*4882a593Smuzhiyun if (!(val & CH7322_WRITE_MSENT))
183*4882a593Smuzhiyun return -EBUSY;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (cec_msg_opcode(msg) == -1 &&
186*4882a593Smuzhiyun cec_msg_initiator(msg) == cec_msg_destination(msg)) {
187*4882a593Smuzhiyun ch7322->tx_flags = CH7322_TX_FLAG_NACK | CH7322_TX_FLAG_RETRY;
188*4882a593Smuzhiyun } else if (cec_msg_is_broadcast(msg)) {
189*4882a593Smuzhiyun ch7322->tx_flags = CH7322_TX_FLAG_NACK;
190*4882a593Smuzhiyun } else {
191*4882a593Smuzhiyun ch7322->tx_flags = CH7322_TX_FLAG_RETRY;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap, CH7322_WRITE, len - 1);
195*4882a593Smuzhiyun if (ret)
196*4882a593Smuzhiyun return ret;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun for (i = 0; i < len; i++) {
199*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap,
200*4882a593Smuzhiyun CH7322_WRBUF + i, msg->msg[i]);
201*4882a593Smuzhiyun if (ret)
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
ch7322_receive_message(struct ch7322 * ch7322,struct cec_msg * msg)208*4882a593Smuzhiyun static int ch7322_receive_message(struct ch7322 *ch7322, struct cec_msg *msg)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun unsigned int val;
211*4882a593Smuzhiyun int ret = 0;
212*4882a593Smuzhiyun int i;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&ch7322->mutex));
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = regmap_read(ch7322->regmap, CH7322_READ, &val);
217*4882a593Smuzhiyun if (ret)
218*4882a593Smuzhiyun return ret;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Message not ready */
221*4882a593Smuzhiyun if (!(val & CH7322_READ_NRDT))
222*4882a593Smuzhiyun return -EIO;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun msg->len = (val & CH7322_READ_NMASK) + 1;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Read entire RDBUF to clear state */
227*4882a593Smuzhiyun for (i = 0; i < CH7322_RDBUF_LEN; i++) {
228*4882a593Smuzhiyun ret = regmap_read(ch7322->regmap, CH7322_RDBUF + i, &val);
229*4882a593Smuzhiyun if (ret)
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun msg->msg[i] = (u8)val;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
ch7322_tx_done(struct ch7322 * ch7322)237*4882a593Smuzhiyun static void ch7322_tx_done(struct ch7322 *ch7322)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun unsigned int val;
241*4882a593Smuzhiyun u8 status, flags;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
244*4882a593Smuzhiyun ret = regmap_read(ch7322->regmap, CH7322_WRITE, &val);
245*4882a593Smuzhiyun flags = ch7322->tx_flags;
246*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * The device returns a one-bit OK status which usually means ACK but
250*4882a593Smuzhiyun * actually means NACK when sending a logical address query or a
251*4882a593Smuzhiyun * broadcast.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun if (ret)
254*4882a593Smuzhiyun status = CEC_TX_STATUS_ERROR;
255*4882a593Smuzhiyun else if ((val & CH7322_WRITE_BOK) && (flags & CH7322_TX_FLAG_NACK))
256*4882a593Smuzhiyun status = CEC_TX_STATUS_NACK;
257*4882a593Smuzhiyun else if (val & CH7322_WRITE_BOK)
258*4882a593Smuzhiyun status = CEC_TX_STATUS_OK;
259*4882a593Smuzhiyun else if (flags & CH7322_TX_FLAG_NACK)
260*4882a593Smuzhiyun status = CEC_TX_STATUS_OK;
261*4882a593Smuzhiyun else
262*4882a593Smuzhiyun status = CEC_TX_STATUS_NACK;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (status == CEC_TX_STATUS_NACK && (flags & CH7322_TX_FLAG_RETRY))
265*4882a593Smuzhiyun status |= CEC_TX_STATUS_MAX_RETRIES;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun cec_transmit_attempt_done(ch7322->cec, status);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
ch7322_rx_done(struct ch7322 * ch7322)270*4882a593Smuzhiyun static void ch7322_rx_done(struct ch7322 *ch7322)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct cec_msg msg;
273*4882a593Smuzhiyun int ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
276*4882a593Smuzhiyun ret = ch7322_receive_message(ch7322, &msg);
277*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (ret)
280*4882a593Smuzhiyun dev_err(&ch7322->i2c->dev, "cec receive error: %d\n", ret);
281*4882a593Smuzhiyun else
282*4882a593Smuzhiyun cec_received_msg(ch7322->cec, &msg);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * This device can either monitor the DDC lines to obtain the physical address
287*4882a593Smuzhiyun * or it can allow the host to program it. This driver lets the device obtain
288*4882a593Smuzhiyun * it.
289*4882a593Smuzhiyun */
ch7322_phys_addr(struct ch7322 * ch7322)290*4882a593Smuzhiyun static void ch7322_phys_addr(struct ch7322 *ch7322)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun unsigned int pah, pal;
293*4882a593Smuzhiyun int ret = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
296*4882a593Smuzhiyun ret |= regmap_read(ch7322->regmap, CH7322_PARH, &pah);
297*4882a593Smuzhiyun ret |= regmap_read(ch7322->regmap, CH7322_PARL, &pal);
298*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (ret)
301*4882a593Smuzhiyun dev_err(&ch7322->i2c->dev, "phys addr error\n");
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun cec_s_phys_addr(ch7322->cec, pal | (pah << 8), false);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
ch7322_irq(int irq,void * dev)306*4882a593Smuzhiyun static irqreturn_t ch7322_irq(int irq, void *dev)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct ch7322 *ch7322 = dev;
309*4882a593Smuzhiyun unsigned int data = 0;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
312*4882a593Smuzhiyun regmap_read(ch7322->regmap, CH7322_INTDATA, &data);
313*4882a593Smuzhiyun regmap_write(ch7322->regmap, CH7322_INTDATA, data);
314*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (data & CH7322_INTDATA_HPDFALL)
317*4882a593Smuzhiyun cec_phys_addr_invalidate(ch7322->cec);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (data & CH7322_INTDATA_TXMSG)
320*4882a593Smuzhiyun ch7322_tx_done(ch7322);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (data & CH7322_INTDATA_RXMSG)
323*4882a593Smuzhiyun ch7322_rx_done(ch7322);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (data & CH7322_INTDATA_NEWPHA)
326*4882a593Smuzhiyun ch7322_phys_addr(ch7322);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (data & CH7322_INTDATA_ERROR)
329*4882a593Smuzhiyun dev_dbg(&ch7322->i2c->dev, "unknown error\n");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return IRQ_HANDLED;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* This device is always enabled */
ch7322_cec_adap_enable(struct cec_adapter * adap,bool enable)335*4882a593Smuzhiyun static int ch7322_cec_adap_enable(struct cec_adapter *adap, bool enable)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
ch7322_cec_adap_log_addr(struct cec_adapter * adap,u8 log_addr)340*4882a593Smuzhiyun static int ch7322_cec_adap_log_addr(struct cec_adapter *adap, u8 log_addr)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct ch7322 *ch7322 = cec_get_drvdata(adap);
343*4882a593Smuzhiyun int ret;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
346*4882a593Smuzhiyun ret = regmap_update_bits(ch7322->regmap, CH7322_ADDLW,
347*4882a593Smuzhiyun CH7322_ADDLW_MASK, log_addr << 4);
348*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return ret;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
ch7322_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)353*4882a593Smuzhiyun static int ch7322_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
354*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct ch7322 *ch7322 = cec_get_drvdata(adap);
357*4882a593Smuzhiyun int ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
360*4882a593Smuzhiyun ret = ch7322_send_message(ch7322, msg);
361*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return ret;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const struct cec_adap_ops ch7322_cec_adap_ops = {
367*4882a593Smuzhiyun .adap_enable = ch7322_cec_adap_enable,
368*4882a593Smuzhiyun .adap_log_addr = ch7322_cec_adap_log_addr,
369*4882a593Smuzhiyun .adap_transmit = ch7322_cec_adap_transmit,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_PCI) && IS_ENABLED(CONFIG_DMI)
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun struct ch7322_conn_match {
375*4882a593Smuzhiyun const char *dev_name;
376*4882a593Smuzhiyun const char *pci_name;
377*4882a593Smuzhiyun const char *port_name;
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static struct ch7322_conn_match google_endeavour[] = {
381*4882a593Smuzhiyun { "i2c-PRP0001:00", "0000:00:02.0", "Port B" },
382*4882a593Smuzhiyun { "i2c-PRP0001:01", "0000:00:02.0", "Port C" },
383*4882a593Smuzhiyun { },
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct dmi_system_id ch7322_dmi_table[] = {
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun .matches = {
389*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Google"),
390*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "Endeavour"),
391*4882a593Smuzhiyun },
392*4882a593Smuzhiyun .driver_data = google_endeavour,
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun { },
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Make a best-effort attempt to locate a matching HDMI port */
ch7322_get_port(struct i2c_client * client,struct device ** dev,const char ** port)398*4882a593Smuzhiyun static int ch7322_get_port(struct i2c_client *client,
399*4882a593Smuzhiyun struct device **dev,
400*4882a593Smuzhiyun const char **port)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun const struct dmi_system_id *system;
403*4882a593Smuzhiyun const struct ch7322_conn_match *conn;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun *dev = NULL;
406*4882a593Smuzhiyun *port = NULL;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun system = dmi_first_match(ch7322_dmi_table);
409*4882a593Smuzhiyun if (!system)
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun for (conn = system->driver_data; conn->dev_name; conn++) {
413*4882a593Smuzhiyun if (!strcmp(dev_name(&client->dev), conn->dev_name)) {
414*4882a593Smuzhiyun struct device *d;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun d = bus_find_device_by_name(&pci_bus_type, NULL,
417*4882a593Smuzhiyun conn->pci_name);
418*4882a593Smuzhiyun if (!d)
419*4882a593Smuzhiyun return -EPROBE_DEFER;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun put_device(d);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun *dev = d;
424*4882a593Smuzhiyun *port = conn->port_name;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #else
434*4882a593Smuzhiyun
ch7322_get_port(struct i2c_client * client,struct device ** dev,const char ** port)435*4882a593Smuzhiyun static int ch7322_get_port(struct i2c_client *client,
436*4882a593Smuzhiyun struct device **dev,
437*4882a593Smuzhiyun const char **port)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun *dev = NULL;
440*4882a593Smuzhiyun *port = NULL;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun
ch7322_probe(struct i2c_client * client)447*4882a593Smuzhiyun static int ch7322_probe(struct i2c_client *client)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct device *hdmi_dev;
450*4882a593Smuzhiyun const char *port_name;
451*4882a593Smuzhiyun struct ch7322 *ch7322;
452*4882a593Smuzhiyun struct cec_notifier *notifier = NULL;
453*4882a593Smuzhiyun u32 caps = CEC_CAP_DEFAULTS;
454*4882a593Smuzhiyun int ret;
455*4882a593Smuzhiyun unsigned int val;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun ret = ch7322_get_port(client, &hdmi_dev, &port_name);
458*4882a593Smuzhiyun if (ret)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (hdmi_dev)
462*4882a593Smuzhiyun caps |= CEC_CAP_CONNECTOR_INFO;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ch7322 = devm_kzalloc(&client->dev, sizeof(*ch7322), GFP_KERNEL);
465*4882a593Smuzhiyun if (!ch7322)
466*4882a593Smuzhiyun return -ENOMEM;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ch7322->regmap = devm_regmap_init_i2c(client, &ch7322_regmap);
469*4882a593Smuzhiyun if (IS_ERR(ch7322->regmap))
470*4882a593Smuzhiyun return PTR_ERR(ch7322->regmap);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ret = regmap_read(ch7322->regmap, CH7322_DID, &val);
473*4882a593Smuzhiyun if (ret)
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (val != CH7322_DID_CH7322)
477*4882a593Smuzhiyun return -EOPNOTSUPP;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun mutex_init(&ch7322->mutex);
480*4882a593Smuzhiyun ch7322->i2c = client;
481*4882a593Smuzhiyun ch7322->tx_flags = 0;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun i2c_set_clientdata(client, ch7322);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Disable auto mode */
486*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap, CH7322_MODE, CH7322_MODE_SW);
487*4882a593Smuzhiyun if (ret)
488*4882a593Smuzhiyun goto err_mutex;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Enable logical address register */
491*4882a593Smuzhiyun ret = regmap_update_bits(ch7322->regmap, CH7322_CTL,
492*4882a593Smuzhiyun CH7322_CTL_SPADL, CH7322_CTL_SPADL);
493*4882a593Smuzhiyun if (ret)
494*4882a593Smuzhiyun goto err_mutex;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun ch7322->cec = cec_allocate_adapter(&ch7322_cec_adap_ops, ch7322,
497*4882a593Smuzhiyun dev_name(&client->dev),
498*4882a593Smuzhiyun caps, 1);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (IS_ERR(ch7322->cec)) {
501*4882a593Smuzhiyun ret = PTR_ERR(ch7322->cec);
502*4882a593Smuzhiyun goto err_mutex;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ch7322->cec->adap_controls_phys_addr = true;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (hdmi_dev) {
508*4882a593Smuzhiyun notifier = cec_notifier_cec_adap_register(hdmi_dev,
509*4882a593Smuzhiyun port_name,
510*4882a593Smuzhiyun ch7322->cec);
511*4882a593Smuzhiyun if (!notifier) {
512*4882a593Smuzhiyun ret = -ENOMEM;
513*4882a593Smuzhiyun goto err_cec;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Configure, mask, and clear interrupt */
518*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap, CH7322_CFG1, 0);
519*4882a593Smuzhiyun if (ret)
520*4882a593Smuzhiyun goto err_notifier;
521*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap, CH7322_INTCTL, CH7322_INTCTL_INTPB);
522*4882a593Smuzhiyun if (ret)
523*4882a593Smuzhiyun goto err_notifier;
524*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap, CH7322_INTDATA, 0xff);
525*4882a593Smuzhiyun if (ret)
526*4882a593Smuzhiyun goto err_notifier;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* If HPD is up read physical address */
529*4882a593Smuzhiyun ret = regmap_read(ch7322->regmap, CH7322_ADDLR, &val);
530*4882a593Smuzhiyun if (ret)
531*4882a593Smuzhiyun goto err_notifier;
532*4882a593Smuzhiyun if (val & CH7322_ADDLR_HPD)
533*4882a593Smuzhiyun ch7322_phys_addr(ch7322);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun ret = devm_request_threaded_irq(&client->dev, client->irq, NULL,
536*4882a593Smuzhiyun ch7322_irq,
537*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_RISING,
538*4882a593Smuzhiyun client->name, ch7322);
539*4882a593Smuzhiyun if (ret)
540*4882a593Smuzhiyun goto err_notifier;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Unmask interrupt */
543*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
544*4882a593Smuzhiyun ret = regmap_write(ch7322->regmap, CH7322_INTCTL, 0xff);
545*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun goto err_notifier;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = cec_register_adapter(ch7322->cec, &client->dev);
551*4882a593Smuzhiyun if (ret)
552*4882a593Smuzhiyun goto err_notifier;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun dev_info(&client->dev, "device registered\n");
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun err_notifier:
559*4882a593Smuzhiyun if (notifier)
560*4882a593Smuzhiyun cec_notifier_cec_adap_unregister(notifier, ch7322->cec);
561*4882a593Smuzhiyun err_cec:
562*4882a593Smuzhiyun cec_delete_adapter(ch7322->cec);
563*4882a593Smuzhiyun err_mutex:
564*4882a593Smuzhiyun mutex_destroy(&ch7322->mutex);
565*4882a593Smuzhiyun return ret;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
ch7322_remove(struct i2c_client * client)568*4882a593Smuzhiyun static int ch7322_remove(struct i2c_client *client)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct ch7322 *ch7322 = i2c_get_clientdata(client);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Mask interrupt */
573*4882a593Smuzhiyun mutex_lock(&ch7322->mutex);
574*4882a593Smuzhiyun regmap_write(ch7322->regmap, CH7322_INTCTL, CH7322_INTCTL_INTPB);
575*4882a593Smuzhiyun mutex_unlock(&ch7322->mutex);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun cec_unregister_adapter(ch7322->cec);
578*4882a593Smuzhiyun mutex_destroy(&ch7322->mutex);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun dev_info(&client->dev, "device unregistered\n");
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static const struct of_device_id ch7322_of_match[] = {
586*4882a593Smuzhiyun { .compatible = "chrontel,ch7322", },
587*4882a593Smuzhiyun {},
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ch7322_of_match);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static struct i2c_driver ch7322_i2c_driver = {
592*4882a593Smuzhiyun .driver = {
593*4882a593Smuzhiyun .name = "ch7322",
594*4882a593Smuzhiyun .of_match_table = of_match_ptr(ch7322_of_match),
595*4882a593Smuzhiyun },
596*4882a593Smuzhiyun .probe_new = ch7322_probe,
597*4882a593Smuzhiyun .remove = ch7322_remove,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun module_i2c_driver(ch7322_i2c_driver);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun MODULE_DESCRIPTION("Chrontel CH7322 CEC Controller Driver");
603*4882a593Smuzhiyun MODULE_AUTHOR("Jeff Chase <jnchase@google.com>");
604*4882a593Smuzhiyun MODULE_LICENSE("GPL");
605