1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2017-2019 Samuel Holland <samuel@sholland.org>
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define NUM_CHANS 8
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CTRL_REG(n) (0x0000 + 0x4 * ((n) / 4))
23*4882a593Smuzhiyun #define CTRL_RX(n) BIT(0 + 8 * ((n) % 4))
24*4882a593Smuzhiyun #define CTRL_TX(n) BIT(4 + 8 * ((n) % 4))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define REMOTE_IRQ_EN_REG 0x0040
27*4882a593Smuzhiyun #define REMOTE_IRQ_STAT_REG 0x0050
28*4882a593Smuzhiyun #define LOCAL_IRQ_EN_REG 0x0060
29*4882a593Smuzhiyun #define LOCAL_IRQ_STAT_REG 0x0070
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define RX_IRQ(n) BIT(0 + 2 * (n))
32*4882a593Smuzhiyun #define RX_IRQ_MASK 0x5555
33*4882a593Smuzhiyun #define TX_IRQ(n) BIT(1 + 2 * (n))
34*4882a593Smuzhiyun #define TX_IRQ_MASK 0xaaaa
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define FIFO_STAT_REG(n) (0x0100 + 0x4 * (n))
37*4882a593Smuzhiyun #define FIFO_STAT_MASK GENMASK(0, 0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define MSG_STAT_REG(n) (0x0140 + 0x4 * (n))
40*4882a593Smuzhiyun #define MSG_STAT_MASK GENMASK(2, 0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define MSG_DATA_REG(n) (0x0180 + 0x4 * (n))
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define mbox_dbg(mbox, ...) dev_dbg((mbox)->controller.dev, __VA_ARGS__)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct sun6i_msgbox {
47*4882a593Smuzhiyun struct mbox_controller controller;
48*4882a593Smuzhiyun struct clk *clk;
49*4882a593Smuzhiyun spinlock_t lock;
50*4882a593Smuzhiyun void __iomem *regs;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static bool sun6i_msgbox_last_tx_done(struct mbox_chan *chan);
54*4882a593Smuzhiyun static bool sun6i_msgbox_peek_data(struct mbox_chan *chan);
55*4882a593Smuzhiyun
channel_number(struct mbox_chan * chan)56*4882a593Smuzhiyun static inline int channel_number(struct mbox_chan *chan)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun return chan - chan->mbox->chans;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
to_sun6i_msgbox(struct mbox_chan * chan)61*4882a593Smuzhiyun static inline struct sun6i_msgbox *to_sun6i_msgbox(struct mbox_chan *chan)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return chan->con_priv;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
sun6i_msgbox_irq(int irq,void * dev_id)66*4882a593Smuzhiyun static irqreturn_t sun6i_msgbox_irq(int irq, void *dev_id)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct sun6i_msgbox *mbox = dev_id;
69*4882a593Smuzhiyun uint32_t status;
70*4882a593Smuzhiyun int n;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Only examine channels that are currently enabled. */
73*4882a593Smuzhiyun status = readl(mbox->regs + LOCAL_IRQ_EN_REG) &
74*4882a593Smuzhiyun readl(mbox->regs + LOCAL_IRQ_STAT_REG);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (!(status & RX_IRQ_MASK))
77*4882a593Smuzhiyun return IRQ_NONE;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun for (n = 0; n < NUM_CHANS; ++n) {
80*4882a593Smuzhiyun struct mbox_chan *chan = &mbox->controller.chans[n];
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (!(status & RX_IRQ(n)))
83*4882a593Smuzhiyun continue;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun while (sun6i_msgbox_peek_data(chan)) {
86*4882a593Smuzhiyun uint32_t msg = readl(mbox->regs + MSG_DATA_REG(n));
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun mbox_dbg(mbox, "Channel %d received 0x%08x\n", n, msg);
89*4882a593Smuzhiyun mbox_chan_received_data(chan, &msg);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* The IRQ can be cleared only once the FIFO is empty. */
93*4882a593Smuzhiyun writel(RX_IRQ(n), mbox->regs + LOCAL_IRQ_STAT_REG);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return IRQ_HANDLED;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
sun6i_msgbox_send_data(struct mbox_chan * chan,void * data)99*4882a593Smuzhiyun static int sun6i_msgbox_send_data(struct mbox_chan *chan, void *data)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct sun6i_msgbox *mbox = to_sun6i_msgbox(chan);
102*4882a593Smuzhiyun int n = channel_number(chan);
103*4882a593Smuzhiyun uint32_t msg = *(uint32_t *)data;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Using a channel backwards gets the hardware into a bad state. */
106*4882a593Smuzhiyun if (WARN_ON_ONCE(!(readl(mbox->regs + CTRL_REG(n)) & CTRL_TX(n))))
107*4882a593Smuzhiyun return 0;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun writel(msg, mbox->regs + MSG_DATA_REG(n));
110*4882a593Smuzhiyun mbox_dbg(mbox, "Channel %d sent 0x%08x\n", n, msg);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
sun6i_msgbox_startup(struct mbox_chan * chan)115*4882a593Smuzhiyun static int sun6i_msgbox_startup(struct mbox_chan *chan)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct sun6i_msgbox *mbox = to_sun6i_msgbox(chan);
118*4882a593Smuzhiyun int n = channel_number(chan);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* The coprocessor is responsible for setting channel directions. */
121*4882a593Smuzhiyun if (readl(mbox->regs + CTRL_REG(n)) & CTRL_RX(n)) {
122*4882a593Smuzhiyun /* Flush the receive FIFO. */
123*4882a593Smuzhiyun while (sun6i_msgbox_peek_data(chan))
124*4882a593Smuzhiyun readl(mbox->regs + MSG_DATA_REG(n));
125*4882a593Smuzhiyun writel(RX_IRQ(n), mbox->regs + LOCAL_IRQ_STAT_REG);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Enable the receive IRQ. */
128*4882a593Smuzhiyun spin_lock(&mbox->lock);
129*4882a593Smuzhiyun writel(readl(mbox->regs + LOCAL_IRQ_EN_REG) | RX_IRQ(n),
130*4882a593Smuzhiyun mbox->regs + LOCAL_IRQ_EN_REG);
131*4882a593Smuzhiyun spin_unlock(&mbox->lock);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun mbox_dbg(mbox, "Channel %d startup complete\n", n);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
sun6i_msgbox_shutdown(struct mbox_chan * chan)139*4882a593Smuzhiyun static void sun6i_msgbox_shutdown(struct mbox_chan *chan)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct sun6i_msgbox *mbox = to_sun6i_msgbox(chan);
142*4882a593Smuzhiyun int n = channel_number(chan);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (readl(mbox->regs + CTRL_REG(n)) & CTRL_RX(n)) {
145*4882a593Smuzhiyun /* Disable the receive IRQ. */
146*4882a593Smuzhiyun spin_lock(&mbox->lock);
147*4882a593Smuzhiyun writel(readl(mbox->regs + LOCAL_IRQ_EN_REG) & ~RX_IRQ(n),
148*4882a593Smuzhiyun mbox->regs + LOCAL_IRQ_EN_REG);
149*4882a593Smuzhiyun spin_unlock(&mbox->lock);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Attempt to flush the FIFO until the IRQ is cleared. */
152*4882a593Smuzhiyun do {
153*4882a593Smuzhiyun while (sun6i_msgbox_peek_data(chan))
154*4882a593Smuzhiyun readl(mbox->regs + MSG_DATA_REG(n));
155*4882a593Smuzhiyun writel(RX_IRQ(n), mbox->regs + LOCAL_IRQ_STAT_REG);
156*4882a593Smuzhiyun } while (readl(mbox->regs + LOCAL_IRQ_STAT_REG) & RX_IRQ(n));
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun mbox_dbg(mbox, "Channel %d shutdown complete\n", n);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
sun6i_msgbox_last_tx_done(struct mbox_chan * chan)162*4882a593Smuzhiyun static bool sun6i_msgbox_last_tx_done(struct mbox_chan *chan)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct sun6i_msgbox *mbox = to_sun6i_msgbox(chan);
165*4882a593Smuzhiyun int n = channel_number(chan);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun * The hardware allows snooping on the remote user's IRQ statuses.
169*4882a593Smuzhiyun * We consider a message to be acknowledged only once the receive IRQ
170*4882a593Smuzhiyun * for that channel is cleared. Since the receive IRQ for a channel
171*4882a593Smuzhiyun * cannot be cleared until the FIFO for that channel is empty, this
172*4882a593Smuzhiyun * ensures that the message has actually been read. It also gives the
173*4882a593Smuzhiyun * recipient an opportunity to perform minimal processing before
174*4882a593Smuzhiyun * acknowledging the message.
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun return !(readl(mbox->regs + REMOTE_IRQ_STAT_REG) & RX_IRQ(n));
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
sun6i_msgbox_peek_data(struct mbox_chan * chan)179*4882a593Smuzhiyun static bool sun6i_msgbox_peek_data(struct mbox_chan *chan)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct sun6i_msgbox *mbox = to_sun6i_msgbox(chan);
182*4882a593Smuzhiyun int n = channel_number(chan);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return readl(mbox->regs + MSG_STAT_REG(n)) & MSG_STAT_MASK;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const struct mbox_chan_ops sun6i_msgbox_chan_ops = {
188*4882a593Smuzhiyun .send_data = sun6i_msgbox_send_data,
189*4882a593Smuzhiyun .startup = sun6i_msgbox_startup,
190*4882a593Smuzhiyun .shutdown = sun6i_msgbox_shutdown,
191*4882a593Smuzhiyun .last_tx_done = sun6i_msgbox_last_tx_done,
192*4882a593Smuzhiyun .peek_data = sun6i_msgbox_peek_data,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
sun6i_msgbox_probe(struct platform_device * pdev)195*4882a593Smuzhiyun static int sun6i_msgbox_probe(struct platform_device *pdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct device *dev = &pdev->dev;
198*4882a593Smuzhiyun struct mbox_chan *chans;
199*4882a593Smuzhiyun struct reset_control *reset;
200*4882a593Smuzhiyun struct resource *res;
201*4882a593Smuzhiyun struct sun6i_msgbox *mbox;
202*4882a593Smuzhiyun int i, ret;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun mbox = devm_kzalloc(dev, sizeof(*mbox), GFP_KERNEL);
205*4882a593Smuzhiyun if (!mbox)
206*4882a593Smuzhiyun return -ENOMEM;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun chans = devm_kcalloc(dev, NUM_CHANS, sizeof(*chans), GFP_KERNEL);
209*4882a593Smuzhiyun if (!chans)
210*4882a593Smuzhiyun return -ENOMEM;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun for (i = 0; i < NUM_CHANS; ++i)
213*4882a593Smuzhiyun chans[i].con_priv = mbox;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun mbox->clk = devm_clk_get(dev, NULL);
216*4882a593Smuzhiyun if (IS_ERR(mbox->clk)) {
217*4882a593Smuzhiyun ret = PTR_ERR(mbox->clk);
218*4882a593Smuzhiyun dev_err(dev, "Failed to get clock: %d\n", ret);
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ret = clk_prepare_enable(mbox->clk);
223*4882a593Smuzhiyun if (ret) {
224*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock: %d\n", ret);
225*4882a593Smuzhiyun return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun reset = devm_reset_control_get_exclusive(dev, NULL);
229*4882a593Smuzhiyun if (IS_ERR(reset)) {
230*4882a593Smuzhiyun ret = PTR_ERR(reset);
231*4882a593Smuzhiyun dev_err(dev, "Failed to get reset control: %d\n", ret);
232*4882a593Smuzhiyun goto err_disable_unprepare;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * NOTE: We rely on platform firmware to preconfigure the channel
237*4882a593Smuzhiyun * directions, and we share this hardware block with other firmware
238*4882a593Smuzhiyun * that runs concurrently with Linux (e.g. a trusted monitor).
239*4882a593Smuzhiyun *
240*4882a593Smuzhiyun * Therefore, we do *not* assert the reset line if probing fails or
241*4882a593Smuzhiyun * when removing the device.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun ret = reset_control_deassert(reset);
244*4882a593Smuzhiyun if (ret) {
245*4882a593Smuzhiyun dev_err(dev, "Failed to deassert reset: %d\n", ret);
246*4882a593Smuzhiyun goto err_disable_unprepare;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
250*4882a593Smuzhiyun if (!res) {
251*4882a593Smuzhiyun ret = -ENODEV;
252*4882a593Smuzhiyun goto err_disable_unprepare;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun mbox->regs = devm_ioremap_resource(&pdev->dev, res);
256*4882a593Smuzhiyun if (IS_ERR(mbox->regs)) {
257*4882a593Smuzhiyun ret = PTR_ERR(mbox->regs);
258*4882a593Smuzhiyun dev_err(dev, "Failed to map MMIO resource: %d\n", ret);
259*4882a593Smuzhiyun goto err_disable_unprepare;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Disable all IRQs for this end of the msgbox. */
263*4882a593Smuzhiyun writel(0, mbox->regs + LOCAL_IRQ_EN_REG);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = devm_request_irq(dev, irq_of_parse_and_map(dev->of_node, 0),
266*4882a593Smuzhiyun sun6i_msgbox_irq, 0, dev_name(dev), mbox);
267*4882a593Smuzhiyun if (ret) {
268*4882a593Smuzhiyun dev_err(dev, "Failed to register IRQ handler: %d\n", ret);
269*4882a593Smuzhiyun goto err_disable_unprepare;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun mbox->controller.dev = dev;
273*4882a593Smuzhiyun mbox->controller.ops = &sun6i_msgbox_chan_ops;
274*4882a593Smuzhiyun mbox->controller.chans = chans;
275*4882a593Smuzhiyun mbox->controller.num_chans = NUM_CHANS;
276*4882a593Smuzhiyun mbox->controller.txdone_irq = false;
277*4882a593Smuzhiyun mbox->controller.txdone_poll = true;
278*4882a593Smuzhiyun mbox->controller.txpoll_period = 5;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun spin_lock_init(&mbox->lock);
281*4882a593Smuzhiyun platform_set_drvdata(pdev, mbox);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun ret = mbox_controller_register(&mbox->controller);
284*4882a593Smuzhiyun if (ret) {
285*4882a593Smuzhiyun dev_err(dev, "Failed to register controller: %d\n", ret);
286*4882a593Smuzhiyun goto err_disable_unprepare;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun err_disable_unprepare:
292*4882a593Smuzhiyun clk_disable_unprepare(mbox->clk);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
sun6i_msgbox_remove(struct platform_device * pdev)297*4882a593Smuzhiyun static int sun6i_msgbox_remove(struct platform_device *pdev)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct sun6i_msgbox *mbox = platform_get_drvdata(pdev);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun mbox_controller_unregister(&mbox->controller);
302*4882a593Smuzhiyun /* See the comment in sun6i_msgbox_probe about the reset line. */
303*4882a593Smuzhiyun clk_disable_unprepare(mbox->clk);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static const struct of_device_id sun6i_msgbox_of_match[] = {
309*4882a593Smuzhiyun { .compatible = "allwinner,sun6i-a31-msgbox", },
310*4882a593Smuzhiyun {},
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun6i_msgbox_of_match);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct platform_driver sun6i_msgbox_driver = {
315*4882a593Smuzhiyun .driver = {
316*4882a593Smuzhiyun .name = "sun6i-msgbox",
317*4882a593Smuzhiyun .of_match_table = sun6i_msgbox_of_match,
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun .probe = sun6i_msgbox_probe,
320*4882a593Smuzhiyun .remove = sun6i_msgbox_remove,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun module_platform_driver(sun6i_msgbox_driver);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun MODULE_AUTHOR("Samuel Holland <samuel@sholland.org>");
325*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner sun6i/sun8i/sun9i/sun50i Message Box");
326*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
327