1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
4*4882a593Smuzhiyun * Authors: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun * Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define IPCC_XCR 0x000
18*4882a593Smuzhiyun #define XCR_RXOIE BIT(0)
19*4882a593Smuzhiyun #define XCR_TXOIE BIT(16)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define IPCC_XMR 0x004
22*4882a593Smuzhiyun #define IPCC_XSCR 0x008
23*4882a593Smuzhiyun #define IPCC_XTOYSR 0x00c
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define IPCC_PROC_OFFST 0x010
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define IPCC_HWCFGR 0x3f0
28*4882a593Smuzhiyun #define IPCFGR_CHAN_MASK GENMASK(7, 0)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define IPCC_VER 0x3f4
31*4882a593Smuzhiyun #define VER_MINREV_MASK GENMASK(3, 0)
32*4882a593Smuzhiyun #define VER_MAJREV_MASK GENMASK(7, 4)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define RX_BIT_MASK GENMASK(15, 0)
35*4882a593Smuzhiyun #define RX_BIT_CHAN(chan) BIT(chan)
36*4882a593Smuzhiyun #define TX_BIT_SHIFT 16
37*4882a593Smuzhiyun #define TX_BIT_MASK GENMASK(31, 16)
38*4882a593Smuzhiyun #define TX_BIT_CHAN(chan) BIT(TX_BIT_SHIFT + (chan))
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define STM32_MAX_PROCS 2
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun enum {
43*4882a593Smuzhiyun IPCC_IRQ_RX,
44*4882a593Smuzhiyun IPCC_IRQ_TX,
45*4882a593Smuzhiyun IPCC_IRQ_NUM,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct stm32_ipcc {
49*4882a593Smuzhiyun struct mbox_controller controller;
50*4882a593Smuzhiyun void __iomem *reg_base;
51*4882a593Smuzhiyun void __iomem *reg_proc;
52*4882a593Smuzhiyun struct clk *clk;
53*4882a593Smuzhiyun spinlock_t lock; /* protect access to IPCC registers */
54*4882a593Smuzhiyun int irqs[IPCC_IRQ_NUM];
55*4882a593Smuzhiyun u32 proc_id;
56*4882a593Smuzhiyun u32 n_chans;
57*4882a593Smuzhiyun u32 xcr;
58*4882a593Smuzhiyun u32 xmr;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
stm32_ipcc_set_bits(spinlock_t * lock,void __iomem * reg,u32 mask)61*4882a593Smuzhiyun static inline void stm32_ipcc_set_bits(spinlock_t *lock, void __iomem *reg,
62*4882a593Smuzhiyun u32 mask)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun unsigned long flags;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun spin_lock_irqsave(lock, flags);
67*4882a593Smuzhiyun writel_relaxed(readl_relaxed(reg) | mask, reg);
68*4882a593Smuzhiyun spin_unlock_irqrestore(lock, flags);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
stm32_ipcc_clr_bits(spinlock_t * lock,void __iomem * reg,u32 mask)71*4882a593Smuzhiyun static inline void stm32_ipcc_clr_bits(spinlock_t *lock, void __iomem *reg,
72*4882a593Smuzhiyun u32 mask)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun unsigned long flags;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun spin_lock_irqsave(lock, flags);
77*4882a593Smuzhiyun writel_relaxed(readl_relaxed(reg) & ~mask, reg);
78*4882a593Smuzhiyun spin_unlock_irqrestore(lock, flags);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
stm32_ipcc_rx_irq(int irq,void * data)81*4882a593Smuzhiyun static irqreturn_t stm32_ipcc_rx_irq(int irq, void *data)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct stm32_ipcc *ipcc = data;
84*4882a593Smuzhiyun struct device *dev = ipcc->controller.dev;
85*4882a593Smuzhiyun u32 status, mr, tosr, chan;
86*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
87*4882a593Smuzhiyun int proc_offset;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* read 'channel occupied' status from other proc */
90*4882a593Smuzhiyun proc_offset = ipcc->proc_id ? -IPCC_PROC_OFFST : IPCC_PROC_OFFST;
91*4882a593Smuzhiyun tosr = readl_relaxed(ipcc->reg_proc + proc_offset + IPCC_XTOYSR);
92*4882a593Smuzhiyun mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* search for unmasked 'channel occupied' */
95*4882a593Smuzhiyun status = tosr & FIELD_GET(RX_BIT_MASK, ~mr);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (chan = 0; chan < ipcc->n_chans; chan++) {
98*4882a593Smuzhiyun if (!(status & (1 << chan)))
99*4882a593Smuzhiyun continue;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun dev_dbg(dev, "%s: chan:%d rx\n", __func__, chan);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun mbox_chan_received_data(&ipcc->controller.chans[chan], NULL);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
106*4882a593Smuzhiyun RX_BIT_CHAN(chan));
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun ret = IRQ_HANDLED;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return ret;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
stm32_ipcc_tx_irq(int irq,void * data)114*4882a593Smuzhiyun static irqreturn_t stm32_ipcc_tx_irq(int irq, void *data)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct stm32_ipcc *ipcc = data;
117*4882a593Smuzhiyun struct device *dev = ipcc->controller.dev;
118*4882a593Smuzhiyun u32 status, mr, tosr, chan;
119*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun tosr = readl_relaxed(ipcc->reg_proc + IPCC_XTOYSR);
122*4882a593Smuzhiyun mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* search for unmasked 'channel free' */
125*4882a593Smuzhiyun status = ~tosr & FIELD_GET(TX_BIT_MASK, ~mr);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun for (chan = 0; chan < ipcc->n_chans ; chan++) {
128*4882a593Smuzhiyun if (!(status & (1 << chan)))
129*4882a593Smuzhiyun continue;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun dev_dbg(dev, "%s: chan:%d tx\n", __func__, chan);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* mask 'tx channel free' interrupt */
134*4882a593Smuzhiyun stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
135*4882a593Smuzhiyun TX_BIT_CHAN(chan));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun mbox_chan_txdone(&ipcc->controller.chans[chan], 0);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = IRQ_HANDLED;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return ret;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
stm32_ipcc_send_data(struct mbox_chan * link,void * data)145*4882a593Smuzhiyun static int stm32_ipcc_send_data(struct mbox_chan *link, void *data)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun unsigned int chan = (unsigned int)link->con_priv;
148*4882a593Smuzhiyun struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
149*4882a593Smuzhiyun controller);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun dev_dbg(ipcc->controller.dev, "%s: chan:%d\n", __func__, chan);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* set channel n occupied */
154*4882a593Smuzhiyun stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
155*4882a593Smuzhiyun TX_BIT_CHAN(chan));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* unmask 'tx channel free' interrupt */
158*4882a593Smuzhiyun stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
159*4882a593Smuzhiyun TX_BIT_CHAN(chan));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
stm32_ipcc_startup(struct mbox_chan * link)164*4882a593Smuzhiyun static int stm32_ipcc_startup(struct mbox_chan *link)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun unsigned int chan = (unsigned int)link->con_priv;
167*4882a593Smuzhiyun struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
168*4882a593Smuzhiyun controller);
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun ret = clk_prepare_enable(ipcc->clk);
172*4882a593Smuzhiyun if (ret) {
173*4882a593Smuzhiyun dev_err(ipcc->controller.dev, "can not enable the clock\n");
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* unmask 'rx channel occupied' interrupt */
178*4882a593Smuzhiyun stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
179*4882a593Smuzhiyun RX_BIT_CHAN(chan));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
stm32_ipcc_shutdown(struct mbox_chan * link)184*4882a593Smuzhiyun static void stm32_ipcc_shutdown(struct mbox_chan *link)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun unsigned int chan = (unsigned int)link->con_priv;
187*4882a593Smuzhiyun struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
188*4882a593Smuzhiyun controller);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* mask rx/tx interrupt */
191*4882a593Smuzhiyun stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
192*4882a593Smuzhiyun RX_BIT_CHAN(chan) | TX_BIT_CHAN(chan));
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun clk_disable_unprepare(ipcc->clk);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct mbox_chan_ops stm32_ipcc_ops = {
198*4882a593Smuzhiyun .send_data = stm32_ipcc_send_data,
199*4882a593Smuzhiyun .startup = stm32_ipcc_startup,
200*4882a593Smuzhiyun .shutdown = stm32_ipcc_shutdown,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
stm32_ipcc_probe(struct platform_device * pdev)203*4882a593Smuzhiyun static int stm32_ipcc_probe(struct platform_device *pdev)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct device *dev = &pdev->dev;
206*4882a593Smuzhiyun struct device_node *np = dev->of_node;
207*4882a593Smuzhiyun struct stm32_ipcc *ipcc;
208*4882a593Smuzhiyun struct resource *res;
209*4882a593Smuzhiyun unsigned int i;
210*4882a593Smuzhiyun int ret;
211*4882a593Smuzhiyun u32 ip_ver;
212*4882a593Smuzhiyun static const char * const irq_name[] = {"rx", "tx"};
213*4882a593Smuzhiyun irq_handler_t irq_thread[] = {stm32_ipcc_rx_irq, stm32_ipcc_tx_irq};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (!np) {
216*4882a593Smuzhiyun dev_err(dev, "No DT found\n");
217*4882a593Smuzhiyun return -ENODEV;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ipcc = devm_kzalloc(dev, sizeof(*ipcc), GFP_KERNEL);
221*4882a593Smuzhiyun if (!ipcc)
222*4882a593Smuzhiyun return -ENOMEM;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun spin_lock_init(&ipcc->lock);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* proc_id */
227*4882a593Smuzhiyun if (of_property_read_u32(np, "st,proc-id", &ipcc->proc_id)) {
228*4882a593Smuzhiyun dev_err(dev, "Missing st,proc-id\n");
229*4882a593Smuzhiyun return -ENODEV;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (ipcc->proc_id >= STM32_MAX_PROCS) {
233*4882a593Smuzhiyun dev_err(dev, "Invalid proc_id (%d)\n", ipcc->proc_id);
234*4882a593Smuzhiyun return -EINVAL;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* regs */
238*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
239*4882a593Smuzhiyun ipcc->reg_base = devm_ioremap_resource(dev, res);
240*4882a593Smuzhiyun if (IS_ERR(ipcc->reg_base))
241*4882a593Smuzhiyun return PTR_ERR(ipcc->reg_base);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ipcc->reg_proc = ipcc->reg_base + ipcc->proc_id * IPCC_PROC_OFFST;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* clock */
246*4882a593Smuzhiyun ipcc->clk = devm_clk_get(dev, NULL);
247*4882a593Smuzhiyun if (IS_ERR(ipcc->clk))
248*4882a593Smuzhiyun return PTR_ERR(ipcc->clk);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun ret = clk_prepare_enable(ipcc->clk);
251*4882a593Smuzhiyun if (ret) {
252*4882a593Smuzhiyun dev_err(dev, "can not enable the clock\n");
253*4882a593Smuzhiyun return ret;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* irq */
257*4882a593Smuzhiyun for (i = 0; i < IPCC_IRQ_NUM; i++) {
258*4882a593Smuzhiyun ipcc->irqs[i] = platform_get_irq_byname(pdev, irq_name[i]);
259*4882a593Smuzhiyun if (ipcc->irqs[i] < 0) {
260*4882a593Smuzhiyun if (ipcc->irqs[i] != -EPROBE_DEFER)
261*4882a593Smuzhiyun dev_err(dev, "no IRQ specified %s\n",
262*4882a593Smuzhiyun irq_name[i]);
263*4882a593Smuzhiyun ret = ipcc->irqs[i];
264*4882a593Smuzhiyun goto err_clk;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, ipcc->irqs[i], NULL,
268*4882a593Smuzhiyun irq_thread[i], IRQF_ONESHOT,
269*4882a593Smuzhiyun dev_name(dev), ipcc);
270*4882a593Smuzhiyun if (ret) {
271*4882a593Smuzhiyun dev_err(dev, "failed to request irq %d (%d)\n", i, ret);
272*4882a593Smuzhiyun goto err_clk;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* mask and enable rx/tx irq */
277*4882a593Smuzhiyun stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
278*4882a593Smuzhiyun RX_BIT_MASK | TX_BIT_MASK);
279*4882a593Smuzhiyun stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XCR,
280*4882a593Smuzhiyun XCR_RXOIE | XCR_TXOIE);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* wakeup */
283*4882a593Smuzhiyun if (of_property_read_bool(np, "wakeup-source")) {
284*4882a593Smuzhiyun device_set_wakeup_capable(dev, true);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = dev_pm_set_wake_irq(dev, ipcc->irqs[IPCC_IRQ_RX]);
287*4882a593Smuzhiyun if (ret) {
288*4882a593Smuzhiyun dev_err(dev, "Failed to set wake up irq\n");
289*4882a593Smuzhiyun goto err_init_wkp;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* mailbox controller */
294*4882a593Smuzhiyun ipcc->n_chans = readl_relaxed(ipcc->reg_base + IPCC_HWCFGR);
295*4882a593Smuzhiyun ipcc->n_chans &= IPCFGR_CHAN_MASK;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ipcc->controller.dev = dev;
298*4882a593Smuzhiyun ipcc->controller.txdone_irq = true;
299*4882a593Smuzhiyun ipcc->controller.ops = &stm32_ipcc_ops;
300*4882a593Smuzhiyun ipcc->controller.num_chans = ipcc->n_chans;
301*4882a593Smuzhiyun ipcc->controller.chans = devm_kcalloc(dev, ipcc->controller.num_chans,
302*4882a593Smuzhiyun sizeof(*ipcc->controller.chans),
303*4882a593Smuzhiyun GFP_KERNEL);
304*4882a593Smuzhiyun if (!ipcc->controller.chans) {
305*4882a593Smuzhiyun ret = -ENOMEM;
306*4882a593Smuzhiyun goto err_irq_wkp;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun for (i = 0; i < ipcc->controller.num_chans; i++)
310*4882a593Smuzhiyun ipcc->controller.chans[i].con_priv = (void *)i;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ret = devm_mbox_controller_register(dev, &ipcc->controller);
313*4882a593Smuzhiyun if (ret)
314*4882a593Smuzhiyun goto err_irq_wkp;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun platform_set_drvdata(pdev, ipcc);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ip_ver = readl_relaxed(ipcc->reg_base + IPCC_VER);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun dev_info(dev, "ipcc rev:%ld.%ld enabled, %d chans, proc %d\n",
321*4882a593Smuzhiyun FIELD_GET(VER_MAJREV_MASK, ip_ver),
322*4882a593Smuzhiyun FIELD_GET(VER_MINREV_MASK, ip_ver),
323*4882a593Smuzhiyun ipcc->controller.num_chans, ipcc->proc_id);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun clk_disable_unprepare(ipcc->clk);
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun err_irq_wkp:
329*4882a593Smuzhiyun if (of_property_read_bool(np, "wakeup-source"))
330*4882a593Smuzhiyun dev_pm_clear_wake_irq(dev);
331*4882a593Smuzhiyun err_init_wkp:
332*4882a593Smuzhiyun device_set_wakeup_capable(dev, false);
333*4882a593Smuzhiyun err_clk:
334*4882a593Smuzhiyun clk_disable_unprepare(ipcc->clk);
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
stm32_ipcc_remove(struct platform_device * pdev)338*4882a593Smuzhiyun static int stm32_ipcc_remove(struct platform_device *pdev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct device *dev = &pdev->dev;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (of_property_read_bool(dev->of_node, "wakeup-source"))
343*4882a593Smuzhiyun dev_pm_clear_wake_irq(&pdev->dev);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun device_set_wakeup_capable(dev, false);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32_ipcc_suspend(struct device * dev)351*4882a593Smuzhiyun static int stm32_ipcc_suspend(struct device *dev)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun ipcc->xmr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
356*4882a593Smuzhiyun ipcc->xcr = readl_relaxed(ipcc->reg_proc + IPCC_XCR);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
stm32_ipcc_resume(struct device * dev)361*4882a593Smuzhiyun static int stm32_ipcc_resume(struct device *dev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun writel_relaxed(ipcc->xmr, ipcc->reg_proc + IPCC_XMR);
366*4882a593Smuzhiyun writel_relaxed(ipcc->xcr, ipcc->reg_proc + IPCC_XCR);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun #endif
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stm32_ipcc_pm_ops,
373*4882a593Smuzhiyun stm32_ipcc_suspend, stm32_ipcc_resume);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static const struct of_device_id stm32_ipcc_of_match[] = {
376*4882a593Smuzhiyun { .compatible = "st,stm32mp1-ipcc" },
377*4882a593Smuzhiyun {},
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_ipcc_of_match);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct platform_driver stm32_ipcc_driver = {
382*4882a593Smuzhiyun .driver = {
383*4882a593Smuzhiyun .name = "stm32-ipcc",
384*4882a593Smuzhiyun .pm = &stm32_ipcc_pm_ops,
385*4882a593Smuzhiyun .of_match_table = stm32_ipcc_of_match,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun .probe = stm32_ipcc_probe,
388*4882a593Smuzhiyun .remove = stm32_ipcc_remove,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun module_platform_driver(stm32_ipcc_driver);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun MODULE_AUTHOR("Ludovic Barre <ludovic.barre@st.com>");
394*4882a593Smuzhiyun MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
395*4882a593Smuzhiyun MODULE_DESCRIPTION("STM32 IPCC driver");
396*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
397