1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Spreadtrum mailbox driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2020 Spreadtrum Communications Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define SPRD_MBOX_ID 0x0
18*4882a593Smuzhiyun #define SPRD_MBOX_MSG_LOW 0x4
19*4882a593Smuzhiyun #define SPRD_MBOX_MSG_HIGH 0x8
20*4882a593Smuzhiyun #define SPRD_MBOX_TRIGGER 0xc
21*4882a593Smuzhiyun #define SPRD_MBOX_FIFO_RST 0x10
22*4882a593Smuzhiyun #define SPRD_MBOX_FIFO_STS 0x14
23*4882a593Smuzhiyun #define SPRD_MBOX_IRQ_STS 0x18
24*4882a593Smuzhiyun #define SPRD_MBOX_IRQ_MSK 0x1c
25*4882a593Smuzhiyun #define SPRD_MBOX_LOCK 0x20
26*4882a593Smuzhiyun #define SPRD_MBOX_FIFO_DEPTH 0x24
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Bit and mask definiation for inbox's SPRD_MBOX_FIFO_STS register */
29*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_DELIVER_MASK GENMASK(23, 16)
30*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_OVERLOW_MASK GENMASK(15, 8)
31*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_DELIVER_SHIFT 16
32*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_BUSY_MASK GENMASK(7, 0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Bit and mask definiation for SPRD_MBOX_IRQ_STS register */
35*4882a593Smuzhiyun #define SPRD_MBOX_IRQ_CLR BIT(0)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Bit and mask definiation for outbox's SPRD_MBOX_FIFO_STS register */
38*4882a593Smuzhiyun #define SPRD_OUTBOX_FIFO_FULL BIT(2)
39*4882a593Smuzhiyun #define SPRD_OUTBOX_FIFO_WR_SHIFT 16
40*4882a593Smuzhiyun #define SPRD_OUTBOX_FIFO_RD_SHIFT 24
41*4882a593Smuzhiyun #define SPRD_OUTBOX_FIFO_POS_MASK GENMASK(7, 0)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Bit and mask definiation for inbox's SPRD_MBOX_IRQ_MSK register */
44*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_BLOCK_IRQ BIT(0)
45*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_OVERFLOW_IRQ BIT(1)
46*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_DELIVER_IRQ BIT(2)
47*4882a593Smuzhiyun #define SPRD_INBOX_FIFO_IRQ_MASK GENMASK(2, 0)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Bit and mask definiation for outbox's SPRD_MBOX_IRQ_MSK register */
50*4882a593Smuzhiyun #define SPRD_OUTBOX_FIFO_NOT_EMPTY_IRQ BIT(0)
51*4882a593Smuzhiyun #define SPRD_OUTBOX_FIFO_IRQ_MASK GENMASK(4, 0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define SPRD_MBOX_CHAN_MAX 8
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct sprd_mbox_priv {
56*4882a593Smuzhiyun struct mbox_controller mbox;
57*4882a593Smuzhiyun struct device *dev;
58*4882a593Smuzhiyun void __iomem *inbox_base;
59*4882a593Smuzhiyun void __iomem *outbox_base;
60*4882a593Smuzhiyun struct clk *clk;
61*4882a593Smuzhiyun u32 outbox_fifo_depth;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct mutex lock;
64*4882a593Smuzhiyun u32 refcnt;
65*4882a593Smuzhiyun struct mbox_chan chan[SPRD_MBOX_CHAN_MAX];
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
to_sprd_mbox_priv(struct mbox_controller * mbox)68*4882a593Smuzhiyun static struct sprd_mbox_priv *to_sprd_mbox_priv(struct mbox_controller *mbox)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return container_of(mbox, struct sprd_mbox_priv, mbox);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
sprd_mbox_get_fifo_len(struct sprd_mbox_priv * priv,u32 fifo_sts)73*4882a593Smuzhiyun static u32 sprd_mbox_get_fifo_len(struct sprd_mbox_priv *priv, u32 fifo_sts)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 wr_pos = (fifo_sts >> SPRD_OUTBOX_FIFO_WR_SHIFT) &
76*4882a593Smuzhiyun SPRD_OUTBOX_FIFO_POS_MASK;
77*4882a593Smuzhiyun u32 rd_pos = (fifo_sts >> SPRD_OUTBOX_FIFO_RD_SHIFT) &
78*4882a593Smuzhiyun SPRD_OUTBOX_FIFO_POS_MASK;
79*4882a593Smuzhiyun u32 fifo_len;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * If the read pointer is equal with write pointer, which means the fifo
83*4882a593Smuzhiyun * is full or empty.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun if (wr_pos == rd_pos) {
86*4882a593Smuzhiyun if (fifo_sts & SPRD_OUTBOX_FIFO_FULL)
87*4882a593Smuzhiyun fifo_len = priv->outbox_fifo_depth;
88*4882a593Smuzhiyun else
89*4882a593Smuzhiyun fifo_len = 0;
90*4882a593Smuzhiyun } else if (wr_pos > rd_pos) {
91*4882a593Smuzhiyun fifo_len = wr_pos - rd_pos;
92*4882a593Smuzhiyun } else {
93*4882a593Smuzhiyun fifo_len = priv->outbox_fifo_depth - rd_pos + wr_pos;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return fifo_len;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
sprd_mbox_outbox_isr(int irq,void * data)99*4882a593Smuzhiyun static irqreturn_t sprd_mbox_outbox_isr(int irq, void *data)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct sprd_mbox_priv *priv = data;
102*4882a593Smuzhiyun struct mbox_chan *chan;
103*4882a593Smuzhiyun u32 fifo_sts, fifo_len, msg[2];
104*4882a593Smuzhiyun int i, id;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun fifo_sts = readl(priv->outbox_base + SPRD_MBOX_FIFO_STS);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun fifo_len = sprd_mbox_get_fifo_len(priv, fifo_sts);
109*4882a593Smuzhiyun if (!fifo_len) {
110*4882a593Smuzhiyun dev_warn_ratelimited(priv->dev, "spurious outbox interrupt\n");
111*4882a593Smuzhiyun return IRQ_NONE;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun for (i = 0; i < fifo_len; i++) {
115*4882a593Smuzhiyun msg[0] = readl(priv->outbox_base + SPRD_MBOX_MSG_LOW);
116*4882a593Smuzhiyun msg[1] = readl(priv->outbox_base + SPRD_MBOX_MSG_HIGH);
117*4882a593Smuzhiyun id = readl(priv->outbox_base + SPRD_MBOX_ID);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun chan = &priv->chan[id];
120*4882a593Smuzhiyun if (chan->cl)
121*4882a593Smuzhiyun mbox_chan_received_data(chan, (void *)msg);
122*4882a593Smuzhiyun else
123*4882a593Smuzhiyun dev_warn_ratelimited(priv->dev,
124*4882a593Smuzhiyun "message's been dropped at ch[%d]\n", id);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Trigger to update outbox FIFO pointer */
127*4882a593Smuzhiyun writel(0x1, priv->outbox_base + SPRD_MBOX_TRIGGER);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Clear irq status after reading all message. */
131*4882a593Smuzhiyun writel(SPRD_MBOX_IRQ_CLR, priv->outbox_base + SPRD_MBOX_IRQ_STS);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return IRQ_HANDLED;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
sprd_mbox_inbox_isr(int irq,void * data)136*4882a593Smuzhiyun static irqreturn_t sprd_mbox_inbox_isr(int irq, void *data)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct sprd_mbox_priv *priv = data;
139*4882a593Smuzhiyun struct mbox_chan *chan;
140*4882a593Smuzhiyun u32 fifo_sts, send_sts, busy, id;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun fifo_sts = readl(priv->inbox_base + SPRD_MBOX_FIFO_STS);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Get the inbox data delivery status */
145*4882a593Smuzhiyun send_sts = (fifo_sts & SPRD_INBOX_FIFO_DELIVER_MASK) >>
146*4882a593Smuzhiyun SPRD_INBOX_FIFO_DELIVER_SHIFT;
147*4882a593Smuzhiyun if (!send_sts) {
148*4882a593Smuzhiyun dev_warn_ratelimited(priv->dev, "spurious inbox interrupt\n");
149*4882a593Smuzhiyun return IRQ_NONE;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun while (send_sts) {
153*4882a593Smuzhiyun id = __ffs(send_sts);
154*4882a593Smuzhiyun send_sts &= (send_sts - 1);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun chan = &priv->chan[id];
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Check if the message was fetched by remote traget, if yes,
160*4882a593Smuzhiyun * that means the transmission has been completed.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun busy = fifo_sts & SPRD_INBOX_FIFO_BUSY_MASK;
163*4882a593Smuzhiyun if (!(busy & BIT(id)))
164*4882a593Smuzhiyun mbox_chan_txdone(chan, 0);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Clear FIFO delivery and overflow status */
168*4882a593Smuzhiyun writel(fifo_sts &
169*4882a593Smuzhiyun (SPRD_INBOX_FIFO_DELIVER_MASK | SPRD_INBOX_FIFO_OVERLOW_MASK),
170*4882a593Smuzhiyun priv->inbox_base + SPRD_MBOX_FIFO_RST);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Clear irq status */
173*4882a593Smuzhiyun writel(SPRD_MBOX_IRQ_CLR, priv->inbox_base + SPRD_MBOX_IRQ_STS);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return IRQ_HANDLED;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
sprd_mbox_send_data(struct mbox_chan * chan,void * msg)178*4882a593Smuzhiyun static int sprd_mbox_send_data(struct mbox_chan *chan, void *msg)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
181*4882a593Smuzhiyun unsigned long id = (unsigned long)chan->con_priv;
182*4882a593Smuzhiyun u32 *data = msg;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Write data into inbox FIFO, and only support 8 bytes every time */
185*4882a593Smuzhiyun writel(data[0], priv->inbox_base + SPRD_MBOX_MSG_LOW);
186*4882a593Smuzhiyun writel(data[1], priv->inbox_base + SPRD_MBOX_MSG_HIGH);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Set target core id */
189*4882a593Smuzhiyun writel(id, priv->inbox_base + SPRD_MBOX_ID);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Trigger remote request */
192*4882a593Smuzhiyun writel(0x1, priv->inbox_base + SPRD_MBOX_TRIGGER);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
sprd_mbox_flush(struct mbox_chan * chan,unsigned long timeout)197*4882a593Smuzhiyun static int sprd_mbox_flush(struct mbox_chan *chan, unsigned long timeout)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
200*4882a593Smuzhiyun unsigned long id = (unsigned long)chan->con_priv;
201*4882a593Smuzhiyun u32 busy;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(timeout);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
206*4882a593Smuzhiyun busy = readl(priv->inbox_base + SPRD_MBOX_FIFO_STS) &
207*4882a593Smuzhiyun SPRD_INBOX_FIFO_BUSY_MASK;
208*4882a593Smuzhiyun if (!(busy & BIT(id))) {
209*4882a593Smuzhiyun mbox_chan_txdone(chan, 0);
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun udelay(1);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return -ETIME;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
sprd_mbox_startup(struct mbox_chan * chan)219*4882a593Smuzhiyun static int sprd_mbox_startup(struct mbox_chan *chan)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
222*4882a593Smuzhiyun u32 val;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun mutex_lock(&priv->lock);
225*4882a593Smuzhiyun if (priv->refcnt++ == 0) {
226*4882a593Smuzhiyun /* Select outbox FIFO mode and reset the outbox FIFO status */
227*4882a593Smuzhiyun writel(0x0, priv->outbox_base + SPRD_MBOX_FIFO_RST);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Enable inbox FIFO overflow and delivery interrupt */
230*4882a593Smuzhiyun val = readl(priv->inbox_base + SPRD_MBOX_IRQ_MSK);
231*4882a593Smuzhiyun val &= ~(SPRD_INBOX_FIFO_OVERFLOW_IRQ | SPRD_INBOX_FIFO_DELIVER_IRQ);
232*4882a593Smuzhiyun writel(val, priv->inbox_base + SPRD_MBOX_IRQ_MSK);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Enable outbox FIFO not empty interrupt */
235*4882a593Smuzhiyun val = readl(priv->outbox_base + SPRD_MBOX_IRQ_MSK);
236*4882a593Smuzhiyun val &= ~SPRD_OUTBOX_FIFO_NOT_EMPTY_IRQ;
237*4882a593Smuzhiyun writel(val, priv->outbox_base + SPRD_MBOX_IRQ_MSK);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun mutex_unlock(&priv->lock);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
sprd_mbox_shutdown(struct mbox_chan * chan)244*4882a593Smuzhiyun static void sprd_mbox_shutdown(struct mbox_chan *chan)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun mutex_lock(&priv->lock);
249*4882a593Smuzhiyun if (--priv->refcnt == 0) {
250*4882a593Smuzhiyun /* Disable inbox & outbox interrupt */
251*4882a593Smuzhiyun writel(SPRD_INBOX_FIFO_IRQ_MASK, priv->inbox_base + SPRD_MBOX_IRQ_MSK);
252*4882a593Smuzhiyun writel(SPRD_OUTBOX_FIFO_IRQ_MASK, priv->outbox_base + SPRD_MBOX_IRQ_MSK);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun mutex_unlock(&priv->lock);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct mbox_chan_ops sprd_mbox_ops = {
258*4882a593Smuzhiyun .send_data = sprd_mbox_send_data,
259*4882a593Smuzhiyun .flush = sprd_mbox_flush,
260*4882a593Smuzhiyun .startup = sprd_mbox_startup,
261*4882a593Smuzhiyun .shutdown = sprd_mbox_shutdown,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
sprd_mbox_disable(void * data)264*4882a593Smuzhiyun static void sprd_mbox_disable(void *data)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct sprd_mbox_priv *priv = data;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
sprd_mbox_probe(struct platform_device * pdev)271*4882a593Smuzhiyun static int sprd_mbox_probe(struct platform_device *pdev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct device *dev = &pdev->dev;
274*4882a593Smuzhiyun struct sprd_mbox_priv *priv;
275*4882a593Smuzhiyun int ret, inbox_irq, outbox_irq;
276*4882a593Smuzhiyun unsigned long id;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
279*4882a593Smuzhiyun if (!priv)
280*4882a593Smuzhiyun return -ENOMEM;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun priv->dev = dev;
283*4882a593Smuzhiyun mutex_init(&priv->lock);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * The Spreadtrum mailbox uses an inbox to send messages to the target
287*4882a593Smuzhiyun * core, and uses an outbox to receive messages from other cores.
288*4882a593Smuzhiyun *
289*4882a593Smuzhiyun * Thus the mailbox controller supplies 2 different register addresses
290*4882a593Smuzhiyun * and IRQ numbers for inbox and outbox.
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun priv->inbox_base = devm_platform_ioremap_resource(pdev, 0);
293*4882a593Smuzhiyun if (IS_ERR(priv->inbox_base))
294*4882a593Smuzhiyun return PTR_ERR(priv->inbox_base);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun priv->outbox_base = devm_platform_ioremap_resource(pdev, 1);
297*4882a593Smuzhiyun if (IS_ERR(priv->outbox_base))
298*4882a593Smuzhiyun return PTR_ERR(priv->outbox_base);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun priv->clk = devm_clk_get(dev, "enable");
301*4882a593Smuzhiyun if (IS_ERR(priv->clk)) {
302*4882a593Smuzhiyun dev_err(dev, "failed to get mailbox clock\n");
303*4882a593Smuzhiyun return PTR_ERR(priv->clk);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
307*4882a593Smuzhiyun if (ret)
308*4882a593Smuzhiyun return ret;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, sprd_mbox_disable, priv);
311*4882a593Smuzhiyun if (ret) {
312*4882a593Smuzhiyun dev_err(dev, "failed to add mailbox disable action\n");
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun inbox_irq = platform_get_irq(pdev, 0);
317*4882a593Smuzhiyun if (inbox_irq < 0)
318*4882a593Smuzhiyun return inbox_irq;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun ret = devm_request_irq(dev, inbox_irq, sprd_mbox_inbox_isr,
321*4882a593Smuzhiyun IRQF_NO_SUSPEND, dev_name(dev), priv);
322*4882a593Smuzhiyun if (ret) {
323*4882a593Smuzhiyun dev_err(dev, "failed to request inbox IRQ: %d\n", ret);
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun outbox_irq = platform_get_irq(pdev, 1);
328*4882a593Smuzhiyun if (outbox_irq < 0)
329*4882a593Smuzhiyun return outbox_irq;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun ret = devm_request_irq(dev, outbox_irq, sprd_mbox_outbox_isr,
332*4882a593Smuzhiyun IRQF_NO_SUSPEND, dev_name(dev), priv);
333*4882a593Smuzhiyun if (ret) {
334*4882a593Smuzhiyun dev_err(dev, "failed to request outbox IRQ: %d\n", ret);
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Get the default outbox FIFO depth */
339*4882a593Smuzhiyun priv->outbox_fifo_depth =
340*4882a593Smuzhiyun readl(priv->outbox_base + SPRD_MBOX_FIFO_DEPTH) + 1;
341*4882a593Smuzhiyun priv->mbox.dev = dev;
342*4882a593Smuzhiyun priv->mbox.chans = &priv->chan[0];
343*4882a593Smuzhiyun priv->mbox.num_chans = SPRD_MBOX_CHAN_MAX;
344*4882a593Smuzhiyun priv->mbox.ops = &sprd_mbox_ops;
345*4882a593Smuzhiyun priv->mbox.txdone_irq = true;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun for (id = 0; id < SPRD_MBOX_CHAN_MAX; id++)
348*4882a593Smuzhiyun priv->chan[id].con_priv = (void *)id;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun ret = devm_mbox_controller_register(dev, &priv->mbox);
351*4882a593Smuzhiyun if (ret) {
352*4882a593Smuzhiyun dev_err(dev, "failed to register mailbox: %d\n", ret);
353*4882a593Smuzhiyun return ret;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct of_device_id sprd_mbox_of_match[] = {
360*4882a593Smuzhiyun { .compatible = "sprd,sc9860-mailbox", },
361*4882a593Smuzhiyun { },
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_mbox_of_match);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static struct platform_driver sprd_mbox_driver = {
366*4882a593Smuzhiyun .driver = {
367*4882a593Smuzhiyun .name = "sprd-mailbox",
368*4882a593Smuzhiyun .of_match_table = sprd_mbox_of_match,
369*4882a593Smuzhiyun },
370*4882a593Smuzhiyun .probe = sprd_mbox_probe,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun module_platform_driver(sprd_mbox_driver);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun MODULE_AUTHOR("Baolin Wang <baolin.wang@unisoc.com>");
375*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum mailbox driver");
376*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
377