1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/irqdomain.h>
10*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/mailbox/qcom-ipcc.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define IPCC_MBOX_MAX_CHAN 48
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* IPCC Register offsets */
19*4882a593Smuzhiyun #define IPCC_REG_SEND_ID 0x0c
20*4882a593Smuzhiyun #define IPCC_REG_RECV_ID 0x10
21*4882a593Smuzhiyun #define IPCC_REG_RECV_SIGNAL_ENABLE 0x14
22*4882a593Smuzhiyun #define IPCC_REG_RECV_SIGNAL_DISABLE 0x18
23*4882a593Smuzhiyun #define IPCC_REG_RECV_SIGNAL_CLEAR 0x1c
24*4882a593Smuzhiyun #define IPCC_REG_CLIENT_CLEAR 0x38
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define IPCC_SIGNAL_ID_MASK GENMASK(15, 0)
27*4882a593Smuzhiyun #define IPCC_CLIENT_ID_MASK GENMASK(31, 16)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define IPCC_NO_PENDING_IRQ GENMASK(31, 0)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun * struct qcom_ipcc_chan_info - Per-mailbox-channel info
33*4882a593Smuzhiyun * @client_id: The client-id to which the interrupt has to be triggered
34*4882a593Smuzhiyun * @signal_id: The signal-id to which the interrupt has to be triggered
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun struct qcom_ipcc_chan_info {
37*4882a593Smuzhiyun u16 client_id;
38*4882a593Smuzhiyun u16 signal_id;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /**
42*4882a593Smuzhiyun * struct qcom_ipcc - Holder for the mailbox driver
43*4882a593Smuzhiyun * @dev: Device associated with this instance
44*4882a593Smuzhiyun * @base: Base address of the IPCC frame associated to APSS
45*4882a593Smuzhiyun * @irq_domain: The irq_domain associated with this instance
46*4882a593Smuzhiyun * @chan: The mailbox channels array
47*4882a593Smuzhiyun * @mchan: The per-mailbox channel info array
48*4882a593Smuzhiyun * @mbox: The mailbox controller
49*4882a593Smuzhiyun * @irq: Summary irq
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun struct qcom_ipcc {
52*4882a593Smuzhiyun struct device *dev;
53*4882a593Smuzhiyun void __iomem *base;
54*4882a593Smuzhiyun struct irq_domain *irq_domain;
55*4882a593Smuzhiyun struct mbox_chan chan[IPCC_MBOX_MAX_CHAN];
56*4882a593Smuzhiyun struct qcom_ipcc_chan_info mchan[IPCC_MBOX_MAX_CHAN];
57*4882a593Smuzhiyun struct mbox_controller mbox;
58*4882a593Smuzhiyun int irq;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
to_qcom_ipcc(struct mbox_controller * mbox)61*4882a593Smuzhiyun static inline struct qcom_ipcc *to_qcom_ipcc(struct mbox_controller *mbox)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return container_of(mbox, struct qcom_ipcc, mbox);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
qcom_ipcc_get_hwirq(u16 client_id,u16 signal_id)66*4882a593Smuzhiyun static inline u32 qcom_ipcc_get_hwirq(u16 client_id, u16 signal_id)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun return FIELD_PREP(IPCC_CLIENT_ID_MASK, client_id) |
69*4882a593Smuzhiyun FIELD_PREP(IPCC_SIGNAL_ID_MASK, signal_id);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
qcom_ipcc_irq_fn(int irq,void * data)72*4882a593Smuzhiyun static irqreturn_t qcom_ipcc_irq_fn(int irq, void *data)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct qcom_ipcc *ipcc = data;
75*4882a593Smuzhiyun u32 hwirq;
76*4882a593Smuzhiyun int virq;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun for (;;) {
79*4882a593Smuzhiyun hwirq = readl(ipcc->base + IPCC_REG_RECV_ID);
80*4882a593Smuzhiyun if (hwirq == IPCC_NO_PENDING_IRQ)
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun virq = irq_find_mapping(ipcc->irq_domain, hwirq);
84*4882a593Smuzhiyun writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_CLEAR);
85*4882a593Smuzhiyun generic_handle_irq(virq);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return IRQ_HANDLED;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
qcom_ipcc_mask_irq(struct irq_data * irqd)91*4882a593Smuzhiyun static void qcom_ipcc_mask_irq(struct irq_data *irqd)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct qcom_ipcc *ipcc = irq_data_get_irq_chip_data(irqd);
94*4882a593Smuzhiyun irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_DISABLE);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
qcom_ipcc_unmask_irq(struct irq_data * irqd)99*4882a593Smuzhiyun static void qcom_ipcc_unmask_irq(struct irq_data *irqd)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct qcom_ipcc *ipcc = irq_data_get_irq_chip_data(irqd);
102*4882a593Smuzhiyun irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_ENABLE);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static struct irq_chip qcom_ipcc_irq_chip = {
108*4882a593Smuzhiyun .name = "ipcc",
109*4882a593Smuzhiyun .irq_mask = qcom_ipcc_mask_irq,
110*4882a593Smuzhiyun .irq_unmask = qcom_ipcc_unmask_irq,
111*4882a593Smuzhiyun .flags = IRQCHIP_SKIP_SET_WAKE,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
qcom_ipcc_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)114*4882a593Smuzhiyun static int qcom_ipcc_domain_map(struct irq_domain *d, unsigned int irq,
115*4882a593Smuzhiyun irq_hw_number_t hw)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct qcom_ipcc *ipcc = d->host_data;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &qcom_ipcc_irq_chip, handle_level_irq);
120*4882a593Smuzhiyun irq_set_chip_data(irq, ipcc);
121*4882a593Smuzhiyun irq_set_noprobe(irq);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
qcom_ipcc_domain_xlate(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)126*4882a593Smuzhiyun static int qcom_ipcc_domain_xlate(struct irq_domain *d,
127*4882a593Smuzhiyun struct device_node *node, const u32 *intspec,
128*4882a593Smuzhiyun unsigned int intsize,
129*4882a593Smuzhiyun unsigned long *out_hwirq,
130*4882a593Smuzhiyun unsigned int *out_type)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun if (intsize != 3)
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun *out_hwirq = qcom_ipcc_get_hwirq(intspec[0], intspec[1]);
136*4882a593Smuzhiyun *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static const struct irq_domain_ops qcom_ipcc_irq_ops = {
142*4882a593Smuzhiyun .map = qcom_ipcc_domain_map,
143*4882a593Smuzhiyun .xlate = qcom_ipcc_domain_xlate,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
qcom_ipcc_mbox_send_data(struct mbox_chan * chan,void * data)146*4882a593Smuzhiyun static int qcom_ipcc_mbox_send_data(struct mbox_chan *chan, void *data)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct qcom_ipcc *ipcc = to_qcom_ipcc(chan->mbox);
149*4882a593Smuzhiyun struct qcom_ipcc_chan_info *mchan = chan->con_priv;
150*4882a593Smuzhiyun u32 hwirq;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun hwirq = qcom_ipcc_get_hwirq(mchan->client_id, mchan->signal_id);
153*4882a593Smuzhiyun writel(hwirq, ipcc->base + IPCC_REG_SEND_ID);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
qcom_ipcc_mbox_shutdown(struct mbox_chan * chan)158*4882a593Smuzhiyun static void qcom_ipcc_mbox_shutdown(struct mbox_chan *chan)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun chan->con_priv = NULL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
qcom_ipcc_mbox_xlate(struct mbox_controller * mbox,const struct of_phandle_args * ph)163*4882a593Smuzhiyun static struct mbox_chan *qcom_ipcc_mbox_xlate(struct mbox_controller *mbox,
164*4882a593Smuzhiyun const struct of_phandle_args *ph)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct qcom_ipcc *ipcc = to_qcom_ipcc(mbox);
167*4882a593Smuzhiyun struct qcom_ipcc_chan_info *mchan;
168*4882a593Smuzhiyun struct mbox_chan *chan;
169*4882a593Smuzhiyun unsigned int i;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (ph->args_count != 2)
172*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun for (i = 0; i < IPCC_MBOX_MAX_CHAN; i++) {
175*4882a593Smuzhiyun chan = &ipcc->chan[i];
176*4882a593Smuzhiyun if (!chan->con_priv) {
177*4882a593Smuzhiyun mchan = &ipcc->mchan[i];
178*4882a593Smuzhiyun mchan->client_id = ph->args[0];
179*4882a593Smuzhiyun mchan->signal_id = ph->args[1];
180*4882a593Smuzhiyun chan->con_priv = mchan;
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun chan = NULL;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return chan ?: ERR_PTR(-EBUSY);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct mbox_chan_ops ipcc_mbox_chan_ops = {
191*4882a593Smuzhiyun .send_data = qcom_ipcc_mbox_send_data,
192*4882a593Smuzhiyun .shutdown = qcom_ipcc_mbox_shutdown,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
qcom_ipcc_setup_mbox(struct qcom_ipcc * ipcc)195*4882a593Smuzhiyun static int qcom_ipcc_setup_mbox(struct qcom_ipcc *ipcc)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct mbox_controller *mbox;
198*4882a593Smuzhiyun struct device *dev = ipcc->dev;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun mbox = &ipcc->mbox;
201*4882a593Smuzhiyun mbox->dev = dev;
202*4882a593Smuzhiyun mbox->num_chans = IPCC_MBOX_MAX_CHAN;
203*4882a593Smuzhiyun mbox->chans = ipcc->chan;
204*4882a593Smuzhiyun mbox->ops = &ipcc_mbox_chan_ops;
205*4882a593Smuzhiyun mbox->of_xlate = qcom_ipcc_mbox_xlate;
206*4882a593Smuzhiyun mbox->txdone_irq = false;
207*4882a593Smuzhiyun mbox->txdone_poll = false;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return devm_mbox_controller_register(dev, mbox);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
qcom_ipcc_probe(struct platform_device * pdev)212*4882a593Smuzhiyun static int qcom_ipcc_probe(struct platform_device *pdev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct qcom_ipcc *ipcc;
215*4882a593Smuzhiyun int ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun ipcc = devm_kzalloc(&pdev->dev, sizeof(*ipcc), GFP_KERNEL);
218*4882a593Smuzhiyun if (!ipcc)
219*4882a593Smuzhiyun return -ENOMEM;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ipcc->dev = &pdev->dev;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ipcc->base = devm_platform_ioremap_resource(pdev, 0);
224*4882a593Smuzhiyun if (IS_ERR(ipcc->base))
225*4882a593Smuzhiyun return PTR_ERR(ipcc->base);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ipcc->irq = platform_get_irq(pdev, 0);
228*4882a593Smuzhiyun if (ipcc->irq < 0)
229*4882a593Smuzhiyun return ipcc->irq;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ipcc->irq_domain = irq_domain_add_tree(pdev->dev.of_node,
232*4882a593Smuzhiyun &qcom_ipcc_irq_ops, ipcc);
233*4882a593Smuzhiyun if (!ipcc->irq_domain)
234*4882a593Smuzhiyun return -ENOMEM;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = qcom_ipcc_setup_mbox(ipcc);
237*4882a593Smuzhiyun if (ret)
238*4882a593Smuzhiyun goto err_mbox;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, ipcc->irq, qcom_ipcc_irq_fn,
241*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, "ipcc", ipcc);
242*4882a593Smuzhiyun if (ret < 0) {
243*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register the irq: %d\n", ret);
244*4882a593Smuzhiyun goto err_mbox;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun enable_irq_wake(ipcc->irq);
248*4882a593Smuzhiyun platform_set_drvdata(pdev, ipcc);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun err_mbox:
253*4882a593Smuzhiyun irq_domain_remove(ipcc->irq_domain);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
qcom_ipcc_remove(struct platform_device * pdev)258*4882a593Smuzhiyun static int qcom_ipcc_remove(struct platform_device *pdev)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct qcom_ipcc *ipcc = platform_get_drvdata(pdev);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun disable_irq_wake(ipcc->irq);
263*4882a593Smuzhiyun irq_domain_remove(ipcc->irq_domain);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct of_device_id qcom_ipcc_of_match[] = {
269*4882a593Smuzhiyun { .compatible = "qcom,ipcc"},
270*4882a593Smuzhiyun {}
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_ipcc_of_match);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static struct platform_driver qcom_ipcc_driver = {
275*4882a593Smuzhiyun .probe = qcom_ipcc_probe,
276*4882a593Smuzhiyun .remove = qcom_ipcc_remove,
277*4882a593Smuzhiyun .driver = {
278*4882a593Smuzhiyun .name = "qcom-ipcc",
279*4882a593Smuzhiyun .of_match_table = qcom_ipcc_of_match,
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
qcom_ipcc_init(void)283*4882a593Smuzhiyun static int __init qcom_ipcc_init(void)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun return platform_driver_register(&qcom_ipcc_driver);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun arch_initcall(qcom_ipcc_init);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun MODULE_AUTHOR("Venkata Narendra Kumar Gutta <vnkgutta@codeaurora.org>");
290*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
291*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Technologies, Inc. IPCC driver");
292*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
293