1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Calxeda, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/types.h>
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/notifier.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/amba/bus.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/pl320-ipc.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define IPCMxSOURCE(m) ((m) * 0x40)
21*4882a593Smuzhiyun #define IPCMxDSET(m) (((m) * 0x40) + 0x004)
22*4882a593Smuzhiyun #define IPCMxDCLEAR(m) (((m) * 0x40) + 0x008)
23*4882a593Smuzhiyun #define IPCMxDSTATUS(m) (((m) * 0x40) + 0x00C)
24*4882a593Smuzhiyun #define IPCMxMODE(m) (((m) * 0x40) + 0x010)
25*4882a593Smuzhiyun #define IPCMxMSET(m) (((m) * 0x40) + 0x014)
26*4882a593Smuzhiyun #define IPCMxMCLEAR(m) (((m) * 0x40) + 0x018)
27*4882a593Smuzhiyun #define IPCMxMSTATUS(m) (((m) * 0x40) + 0x01C)
28*4882a593Smuzhiyun #define IPCMxSEND(m) (((m) * 0x40) + 0x020)
29*4882a593Smuzhiyun #define IPCMxDR(m, dr) (((m) * 0x40) + ((dr) * 4) + 0x024)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define IPCMMIS(irq) (((irq) * 8) + 0x800)
32*4882a593Smuzhiyun #define IPCMRIS(irq) (((irq) * 8) + 0x804)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MBOX_MASK(n) (1 << (n))
35*4882a593Smuzhiyun #define IPC_TX_MBOX 1
36*4882a593Smuzhiyun #define IPC_RX_MBOX 2
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CHAN_MASK(n) (1 << (n))
39*4882a593Smuzhiyun #define A9_SOURCE 1
40*4882a593Smuzhiyun #define M3_SOURCE 0
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static void __iomem *ipc_base;
43*4882a593Smuzhiyun static int ipc_irq;
44*4882a593Smuzhiyun static DEFINE_MUTEX(ipc_m1_lock);
45*4882a593Smuzhiyun static DECLARE_COMPLETION(ipc_completion);
46*4882a593Smuzhiyun static ATOMIC_NOTIFIER_HEAD(ipc_notifier);
47*4882a593Smuzhiyun
set_destination(int source,int mbox)48*4882a593Smuzhiyun static inline void set_destination(int source, int mbox)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(source), ipc_base + IPCMxDSET(mbox));
51*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(source), ipc_base + IPCMxMSET(mbox));
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
clear_destination(int source,int mbox)54*4882a593Smuzhiyun static inline void clear_destination(int source, int mbox)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(source), ipc_base + IPCMxDCLEAR(mbox));
57*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(source), ipc_base + IPCMxMCLEAR(mbox));
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
__ipc_send(int mbox,u32 * data)60*4882a593Smuzhiyun static void __ipc_send(int mbox, u32 *data)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun int i;
63*4882a593Smuzhiyun for (i = 0; i < 7; i++)
64*4882a593Smuzhiyun writel_relaxed(data[i], ipc_base + IPCMxDR(mbox, i));
65*4882a593Smuzhiyun writel_relaxed(0x1, ipc_base + IPCMxSEND(mbox));
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
__ipc_rcv(int mbox,u32 * data)68*4882a593Smuzhiyun static u32 __ipc_rcv(int mbox, u32 *data)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int i;
71*4882a593Smuzhiyun for (i = 0; i < 7; i++)
72*4882a593Smuzhiyun data[i] = readl_relaxed(ipc_base + IPCMxDR(mbox, i));
73*4882a593Smuzhiyun return data[1];
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* blocking implmentation from the A9 side, not usuable in interrupts! */
pl320_ipc_transmit(u32 * data)77*4882a593Smuzhiyun int pl320_ipc_transmit(u32 *data)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun int ret;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun mutex_lock(&ipc_m1_lock);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun init_completion(&ipc_completion);
84*4882a593Smuzhiyun __ipc_send(IPC_TX_MBOX, data);
85*4882a593Smuzhiyun ret = wait_for_completion_timeout(&ipc_completion,
86*4882a593Smuzhiyun msecs_to_jiffies(1000));
87*4882a593Smuzhiyun if (ret == 0) {
88*4882a593Smuzhiyun ret = -ETIMEDOUT;
89*4882a593Smuzhiyun goto out;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun ret = __ipc_rcv(IPC_TX_MBOX, data);
93*4882a593Smuzhiyun out:
94*4882a593Smuzhiyun mutex_unlock(&ipc_m1_lock);
95*4882a593Smuzhiyun return ret;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pl320_ipc_transmit);
98*4882a593Smuzhiyun
ipc_handler(int irq,void * dev)99*4882a593Smuzhiyun static irqreturn_t ipc_handler(int irq, void *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 irq_stat;
102*4882a593Smuzhiyun u32 data[7];
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun irq_stat = readl_relaxed(ipc_base + IPCMMIS(1));
105*4882a593Smuzhiyun if (irq_stat & MBOX_MASK(IPC_TX_MBOX)) {
106*4882a593Smuzhiyun writel_relaxed(0, ipc_base + IPCMxSEND(IPC_TX_MBOX));
107*4882a593Smuzhiyun complete(&ipc_completion);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun if (irq_stat & MBOX_MASK(IPC_RX_MBOX)) {
110*4882a593Smuzhiyun __ipc_rcv(IPC_RX_MBOX, data);
111*4882a593Smuzhiyun atomic_notifier_call_chain(&ipc_notifier, data[0], data + 1);
112*4882a593Smuzhiyun writel_relaxed(2, ipc_base + IPCMxSEND(IPC_RX_MBOX));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return IRQ_HANDLED;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
pl320_ipc_register_notifier(struct notifier_block * nb)118*4882a593Smuzhiyun int pl320_ipc_register_notifier(struct notifier_block *nb)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun return atomic_notifier_chain_register(&ipc_notifier, nb);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pl320_ipc_register_notifier);
123*4882a593Smuzhiyun
pl320_ipc_unregister_notifier(struct notifier_block * nb)124*4882a593Smuzhiyun int pl320_ipc_unregister_notifier(struct notifier_block *nb)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return atomic_notifier_chain_unregister(&ipc_notifier, nb);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pl320_ipc_unregister_notifier);
129*4882a593Smuzhiyun
pl320_probe(struct amba_device * adev,const struct amba_id * id)130*4882a593Smuzhiyun static int pl320_probe(struct amba_device *adev, const struct amba_id *id)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ipc_base = ioremap(adev->res.start, resource_size(&adev->res));
135*4882a593Smuzhiyun if (ipc_base == NULL)
136*4882a593Smuzhiyun return -ENOMEM;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun writel_relaxed(0, ipc_base + IPCMxSEND(IPC_TX_MBOX));
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun ipc_irq = adev->irq[0];
141*4882a593Smuzhiyun ret = request_irq(ipc_irq, ipc_handler, 0, dev_name(&adev->dev), NULL);
142*4882a593Smuzhiyun if (ret < 0)
143*4882a593Smuzhiyun goto err;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Init slow mailbox */
146*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(A9_SOURCE),
147*4882a593Smuzhiyun ipc_base + IPCMxSOURCE(IPC_TX_MBOX));
148*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(M3_SOURCE),
149*4882a593Smuzhiyun ipc_base + IPCMxDSET(IPC_TX_MBOX));
150*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(M3_SOURCE) | CHAN_MASK(A9_SOURCE),
151*4882a593Smuzhiyun ipc_base + IPCMxMSET(IPC_TX_MBOX));
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Init receive mailbox */
154*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(M3_SOURCE),
155*4882a593Smuzhiyun ipc_base + IPCMxSOURCE(IPC_RX_MBOX));
156*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(A9_SOURCE),
157*4882a593Smuzhiyun ipc_base + IPCMxDSET(IPC_RX_MBOX));
158*4882a593Smuzhiyun writel_relaxed(CHAN_MASK(M3_SOURCE) | CHAN_MASK(A9_SOURCE),
159*4882a593Smuzhiyun ipc_base + IPCMxMSET(IPC_RX_MBOX));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun err:
163*4882a593Smuzhiyun iounmap(ipc_base);
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static struct amba_id pl320_ids[] = {
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun .id = 0x00041320,
170*4882a593Smuzhiyun .mask = 0x000fffff,
171*4882a593Smuzhiyun },
172*4882a593Smuzhiyun { 0, 0 },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct amba_driver pl320_driver = {
176*4882a593Smuzhiyun .drv = {
177*4882a593Smuzhiyun .name = "pl320",
178*4882a593Smuzhiyun },
179*4882a593Smuzhiyun .id_table = pl320_ids,
180*4882a593Smuzhiyun .probe = pl320_probe,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
ipc_init(void)183*4882a593Smuzhiyun static int __init ipc_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun return amba_driver_register(&pl320_driver);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun subsys_initcall(ipc_init);
188