1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
17*4882a593Smuzhiyun #include <linux/mailbox/mtk-cmdq-mailbox.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define CMDQ_OP_CODE_MASK (0xff << CMDQ_OP_CODE_SHIFT)
21*4882a593Smuzhiyun #define CMDQ_NUM_CMD(t) (t->cmd_buf_size / CMDQ_INST_SIZE)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CMDQ_CURR_IRQ_STATUS 0x10
24*4882a593Smuzhiyun #define CMDQ_SYNC_TOKEN_UPDATE 0x68
25*4882a593Smuzhiyun #define CMDQ_THR_SLOT_CYCLES 0x30
26*4882a593Smuzhiyun #define CMDQ_THR_BASE 0x100
27*4882a593Smuzhiyun #define CMDQ_THR_SIZE 0x80
28*4882a593Smuzhiyun #define CMDQ_THR_WARM_RESET 0x00
29*4882a593Smuzhiyun #define CMDQ_THR_ENABLE_TASK 0x04
30*4882a593Smuzhiyun #define CMDQ_THR_SUSPEND_TASK 0x08
31*4882a593Smuzhiyun #define CMDQ_THR_CURR_STATUS 0x0c
32*4882a593Smuzhiyun #define CMDQ_THR_IRQ_STATUS 0x10
33*4882a593Smuzhiyun #define CMDQ_THR_IRQ_ENABLE 0x14
34*4882a593Smuzhiyun #define CMDQ_THR_CURR_ADDR 0x20
35*4882a593Smuzhiyun #define CMDQ_THR_END_ADDR 0x24
36*4882a593Smuzhiyun #define CMDQ_THR_WAIT_TOKEN 0x30
37*4882a593Smuzhiyun #define CMDQ_THR_PRIORITY 0x40
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define CMDQ_THR_ACTIVE_SLOT_CYCLES 0x3200
40*4882a593Smuzhiyun #define CMDQ_THR_ENABLED 0x1
41*4882a593Smuzhiyun #define CMDQ_THR_DISABLED 0x0
42*4882a593Smuzhiyun #define CMDQ_THR_SUSPEND 0x1
43*4882a593Smuzhiyun #define CMDQ_THR_RESUME 0x0
44*4882a593Smuzhiyun #define CMDQ_THR_STATUS_SUSPENDED BIT(1)
45*4882a593Smuzhiyun #define CMDQ_THR_DO_WARM_RESET BIT(0)
46*4882a593Smuzhiyun #define CMDQ_THR_IRQ_DONE 0x1
47*4882a593Smuzhiyun #define CMDQ_THR_IRQ_ERROR 0x12
48*4882a593Smuzhiyun #define CMDQ_THR_IRQ_EN (CMDQ_THR_IRQ_ERROR | CMDQ_THR_IRQ_DONE)
49*4882a593Smuzhiyun #define CMDQ_THR_IS_WAITING BIT(31)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define CMDQ_JUMP_BY_OFFSET 0x10000000
52*4882a593Smuzhiyun #define CMDQ_JUMP_BY_PA 0x10000001
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct cmdq_thread {
55*4882a593Smuzhiyun struct mbox_chan *chan;
56*4882a593Smuzhiyun void __iomem *base;
57*4882a593Smuzhiyun struct list_head task_busy_list;
58*4882a593Smuzhiyun u32 priority;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct cmdq_task {
62*4882a593Smuzhiyun struct cmdq *cmdq;
63*4882a593Smuzhiyun struct list_head list_entry;
64*4882a593Smuzhiyun dma_addr_t pa_base;
65*4882a593Smuzhiyun struct cmdq_thread *thread;
66*4882a593Smuzhiyun struct cmdq_pkt *pkt; /* the packet sent from mailbox client */
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct cmdq {
70*4882a593Smuzhiyun struct mbox_controller mbox;
71*4882a593Smuzhiyun void __iomem *base;
72*4882a593Smuzhiyun int irq;
73*4882a593Smuzhiyun u32 thread_nr;
74*4882a593Smuzhiyun u32 irq_mask;
75*4882a593Smuzhiyun struct cmdq_thread *thread;
76*4882a593Smuzhiyun struct clk *clock;
77*4882a593Smuzhiyun bool suspended;
78*4882a593Smuzhiyun u8 shift_pa;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct gce_plat {
82*4882a593Smuzhiyun u32 thread_nr;
83*4882a593Smuzhiyun u8 shift;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
cmdq_get_shift_pa(struct mbox_chan * chan)86*4882a593Smuzhiyun u8 cmdq_get_shift_pa(struct mbox_chan *chan)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct cmdq *cmdq = container_of(chan->mbox, struct cmdq, mbox);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return cmdq->shift_pa;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun EXPORT_SYMBOL(cmdq_get_shift_pa);
93*4882a593Smuzhiyun
cmdq_thread_suspend(struct cmdq * cmdq,struct cmdq_thread * thread)94*4882a593Smuzhiyun static int cmdq_thread_suspend(struct cmdq *cmdq, struct cmdq_thread *thread)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u32 status;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun writel(CMDQ_THR_SUSPEND, thread->base + CMDQ_THR_SUSPEND_TASK);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* If already disabled, treat as suspended successful. */
101*4882a593Smuzhiyun if (!(readl(thread->base + CMDQ_THR_ENABLE_TASK) & CMDQ_THR_ENABLED))
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (readl_poll_timeout_atomic(thread->base + CMDQ_THR_CURR_STATUS,
105*4882a593Smuzhiyun status, status & CMDQ_THR_STATUS_SUSPENDED, 0, 10)) {
106*4882a593Smuzhiyun dev_err(cmdq->mbox.dev, "suspend GCE thread 0x%x failed\n",
107*4882a593Smuzhiyun (u32)(thread->base - cmdq->base));
108*4882a593Smuzhiyun return -EFAULT;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
cmdq_thread_resume(struct cmdq_thread * thread)114*4882a593Smuzhiyun static void cmdq_thread_resume(struct cmdq_thread *thread)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun writel(CMDQ_THR_RESUME, thread->base + CMDQ_THR_SUSPEND_TASK);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
cmdq_init(struct cmdq * cmdq)119*4882a593Smuzhiyun static void cmdq_init(struct cmdq *cmdq)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun int i;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun WARN_ON(clk_enable(cmdq->clock) < 0);
124*4882a593Smuzhiyun writel(CMDQ_THR_ACTIVE_SLOT_CYCLES, cmdq->base + CMDQ_THR_SLOT_CYCLES);
125*4882a593Smuzhiyun for (i = 0; i <= CMDQ_MAX_EVENT; i++)
126*4882a593Smuzhiyun writel(i, cmdq->base + CMDQ_SYNC_TOKEN_UPDATE);
127*4882a593Smuzhiyun clk_disable(cmdq->clock);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
cmdq_thread_reset(struct cmdq * cmdq,struct cmdq_thread * thread)130*4882a593Smuzhiyun static int cmdq_thread_reset(struct cmdq *cmdq, struct cmdq_thread *thread)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun u32 warm_reset;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun writel(CMDQ_THR_DO_WARM_RESET, thread->base + CMDQ_THR_WARM_RESET);
135*4882a593Smuzhiyun if (readl_poll_timeout_atomic(thread->base + CMDQ_THR_WARM_RESET,
136*4882a593Smuzhiyun warm_reset, !(warm_reset & CMDQ_THR_DO_WARM_RESET),
137*4882a593Smuzhiyun 0, 10)) {
138*4882a593Smuzhiyun dev_err(cmdq->mbox.dev, "reset GCE thread 0x%x failed\n",
139*4882a593Smuzhiyun (u32)(thread->base - cmdq->base));
140*4882a593Smuzhiyun return -EFAULT;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
cmdq_thread_disable(struct cmdq * cmdq,struct cmdq_thread * thread)146*4882a593Smuzhiyun static void cmdq_thread_disable(struct cmdq *cmdq, struct cmdq_thread *thread)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun cmdq_thread_reset(cmdq, thread);
149*4882a593Smuzhiyun writel(CMDQ_THR_DISABLED, thread->base + CMDQ_THR_ENABLE_TASK);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* notify GCE to re-fetch commands by setting GCE thread PC */
cmdq_thread_invalidate_fetched_data(struct cmdq_thread * thread)153*4882a593Smuzhiyun static void cmdq_thread_invalidate_fetched_data(struct cmdq_thread *thread)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun writel(readl(thread->base + CMDQ_THR_CURR_ADDR),
156*4882a593Smuzhiyun thread->base + CMDQ_THR_CURR_ADDR);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
cmdq_task_insert_into_thread(struct cmdq_task * task)159*4882a593Smuzhiyun static void cmdq_task_insert_into_thread(struct cmdq_task *task)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct device *dev = task->cmdq->mbox.dev;
162*4882a593Smuzhiyun struct cmdq_thread *thread = task->thread;
163*4882a593Smuzhiyun struct cmdq_task *prev_task = list_last_entry(
164*4882a593Smuzhiyun &thread->task_busy_list, typeof(*task), list_entry);
165*4882a593Smuzhiyun u64 *prev_task_base = prev_task->pkt->va_base;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* let previous task jump to this task */
168*4882a593Smuzhiyun dma_sync_single_for_cpu(dev, prev_task->pa_base,
169*4882a593Smuzhiyun prev_task->pkt->cmd_buf_size, DMA_TO_DEVICE);
170*4882a593Smuzhiyun prev_task_base[CMDQ_NUM_CMD(prev_task->pkt) - 1] =
171*4882a593Smuzhiyun (u64)CMDQ_JUMP_BY_PA << 32 |
172*4882a593Smuzhiyun (task->pa_base >> task->cmdq->shift_pa);
173*4882a593Smuzhiyun dma_sync_single_for_device(dev, prev_task->pa_base,
174*4882a593Smuzhiyun prev_task->pkt->cmd_buf_size, DMA_TO_DEVICE);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun cmdq_thread_invalidate_fetched_data(thread);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
cmdq_thread_is_in_wfe(struct cmdq_thread * thread)179*4882a593Smuzhiyun static bool cmdq_thread_is_in_wfe(struct cmdq_thread *thread)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return readl(thread->base + CMDQ_THR_WAIT_TOKEN) & CMDQ_THR_IS_WAITING;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
cmdq_task_exec_done(struct cmdq_task * task,enum cmdq_cb_status sta)184*4882a593Smuzhiyun static void cmdq_task_exec_done(struct cmdq_task *task, enum cmdq_cb_status sta)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct cmdq_task_cb *cb = &task->pkt->async_cb;
187*4882a593Smuzhiyun struct cmdq_cb_data data;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun WARN_ON(cb->cb == (cmdq_async_flush_cb)NULL);
190*4882a593Smuzhiyun data.sta = sta;
191*4882a593Smuzhiyun data.data = cb->data;
192*4882a593Smuzhiyun cb->cb(data);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun list_del(&task->list_entry);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
cmdq_task_handle_error(struct cmdq_task * task)197*4882a593Smuzhiyun static void cmdq_task_handle_error(struct cmdq_task *task)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct cmdq_thread *thread = task->thread;
200*4882a593Smuzhiyun struct cmdq_task *next_task;
201*4882a593Smuzhiyun struct cmdq *cmdq = task->cmdq;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun dev_err(cmdq->mbox.dev, "task 0x%p error\n", task);
204*4882a593Smuzhiyun WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
205*4882a593Smuzhiyun next_task = list_first_entry_or_null(&thread->task_busy_list,
206*4882a593Smuzhiyun struct cmdq_task, list_entry);
207*4882a593Smuzhiyun if (next_task)
208*4882a593Smuzhiyun writel(next_task->pa_base >> cmdq->shift_pa,
209*4882a593Smuzhiyun thread->base + CMDQ_THR_CURR_ADDR);
210*4882a593Smuzhiyun cmdq_thread_resume(thread);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
cmdq_thread_irq_handler(struct cmdq * cmdq,struct cmdq_thread * thread)213*4882a593Smuzhiyun static void cmdq_thread_irq_handler(struct cmdq *cmdq,
214*4882a593Smuzhiyun struct cmdq_thread *thread)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct cmdq_task *task, *tmp, *curr_task = NULL;
217*4882a593Smuzhiyun u32 curr_pa, irq_flag, task_end_pa;
218*4882a593Smuzhiyun bool err;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun irq_flag = readl(thread->base + CMDQ_THR_IRQ_STATUS);
221*4882a593Smuzhiyun writel(~irq_flag, thread->base + CMDQ_THR_IRQ_STATUS);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * When ISR call this function, another CPU core could run
225*4882a593Smuzhiyun * "release task" right before we acquire the spin lock, and thus
226*4882a593Smuzhiyun * reset / disable this GCE thread, so we need to check the enable
227*4882a593Smuzhiyun * bit of this GCE thread.
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun if (!(readl(thread->base + CMDQ_THR_ENABLE_TASK) & CMDQ_THR_ENABLED))
230*4882a593Smuzhiyun return;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (irq_flag & CMDQ_THR_IRQ_ERROR)
233*4882a593Smuzhiyun err = true;
234*4882a593Smuzhiyun else if (irq_flag & CMDQ_THR_IRQ_DONE)
235*4882a593Smuzhiyun err = false;
236*4882a593Smuzhiyun else
237*4882a593Smuzhiyun return;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun curr_pa = readl(thread->base + CMDQ_THR_CURR_ADDR) << cmdq->shift_pa;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun list_for_each_entry_safe(task, tmp, &thread->task_busy_list,
242*4882a593Smuzhiyun list_entry) {
243*4882a593Smuzhiyun task_end_pa = task->pa_base + task->pkt->cmd_buf_size;
244*4882a593Smuzhiyun if (curr_pa >= task->pa_base && curr_pa < task_end_pa)
245*4882a593Smuzhiyun curr_task = task;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (!curr_task || curr_pa == task_end_pa - CMDQ_INST_SIZE) {
248*4882a593Smuzhiyun cmdq_task_exec_done(task, CMDQ_CB_NORMAL);
249*4882a593Smuzhiyun kfree(task);
250*4882a593Smuzhiyun } else if (err) {
251*4882a593Smuzhiyun cmdq_task_exec_done(task, CMDQ_CB_ERROR);
252*4882a593Smuzhiyun cmdq_task_handle_error(curr_task);
253*4882a593Smuzhiyun kfree(task);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (curr_task)
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (list_empty(&thread->task_busy_list)) {
261*4882a593Smuzhiyun cmdq_thread_disable(cmdq, thread);
262*4882a593Smuzhiyun clk_disable(cmdq->clock);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
cmdq_irq_handler(int irq,void * dev)266*4882a593Smuzhiyun static irqreturn_t cmdq_irq_handler(int irq, void *dev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct cmdq *cmdq = dev;
269*4882a593Smuzhiyun unsigned long irq_status, flags = 0L;
270*4882a593Smuzhiyun int bit;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun irq_status = readl(cmdq->base + CMDQ_CURR_IRQ_STATUS) & cmdq->irq_mask;
273*4882a593Smuzhiyun if (!(irq_status ^ cmdq->irq_mask))
274*4882a593Smuzhiyun return IRQ_NONE;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun for_each_clear_bit(bit, &irq_status, cmdq->thread_nr) {
277*4882a593Smuzhiyun struct cmdq_thread *thread = &cmdq->thread[bit];
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun spin_lock_irqsave(&thread->chan->lock, flags);
280*4882a593Smuzhiyun cmdq_thread_irq_handler(cmdq, thread);
281*4882a593Smuzhiyun spin_unlock_irqrestore(&thread->chan->lock, flags);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return IRQ_HANDLED;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
cmdq_suspend(struct device * dev)287*4882a593Smuzhiyun static int cmdq_suspend(struct device *dev)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct cmdq *cmdq = dev_get_drvdata(dev);
290*4882a593Smuzhiyun struct cmdq_thread *thread;
291*4882a593Smuzhiyun int i;
292*4882a593Smuzhiyun bool task_running = false;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun cmdq->suspended = true;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun for (i = 0; i < cmdq->thread_nr; i++) {
297*4882a593Smuzhiyun thread = &cmdq->thread[i];
298*4882a593Smuzhiyun if (!list_empty(&thread->task_busy_list)) {
299*4882a593Smuzhiyun task_running = true;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (task_running)
305*4882a593Smuzhiyun dev_warn(dev, "exist running task(s) in suspend\n");
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun clk_unprepare(cmdq->clock);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
cmdq_resume(struct device * dev)312*4882a593Smuzhiyun static int cmdq_resume(struct device *dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct cmdq *cmdq = dev_get_drvdata(dev);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun WARN_ON(clk_prepare(cmdq->clock) < 0);
317*4882a593Smuzhiyun cmdq->suspended = false;
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
cmdq_remove(struct platform_device * pdev)321*4882a593Smuzhiyun static int cmdq_remove(struct platform_device *pdev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct cmdq *cmdq = platform_get_drvdata(pdev);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun clk_unprepare(cmdq->clock);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
cmdq_mbox_send_data(struct mbox_chan * chan,void * data)330*4882a593Smuzhiyun static int cmdq_mbox_send_data(struct mbox_chan *chan, void *data)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct cmdq_pkt *pkt = (struct cmdq_pkt *)data;
333*4882a593Smuzhiyun struct cmdq_thread *thread = (struct cmdq_thread *)chan->con_priv;
334*4882a593Smuzhiyun struct cmdq *cmdq = dev_get_drvdata(chan->mbox->dev);
335*4882a593Smuzhiyun struct cmdq_task *task;
336*4882a593Smuzhiyun unsigned long curr_pa, end_pa;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Client should not flush new tasks if suspended. */
339*4882a593Smuzhiyun WARN_ON(cmdq->suspended);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun task = kzalloc(sizeof(*task), GFP_ATOMIC);
342*4882a593Smuzhiyun if (!task)
343*4882a593Smuzhiyun return -ENOMEM;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun task->cmdq = cmdq;
346*4882a593Smuzhiyun INIT_LIST_HEAD(&task->list_entry);
347*4882a593Smuzhiyun task->pa_base = pkt->pa_base;
348*4882a593Smuzhiyun task->thread = thread;
349*4882a593Smuzhiyun task->pkt = pkt;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (list_empty(&thread->task_busy_list)) {
352*4882a593Smuzhiyun WARN_ON(clk_enable(cmdq->clock) < 0);
353*4882a593Smuzhiyun /*
354*4882a593Smuzhiyun * The thread reset will clear thread related register to 0,
355*4882a593Smuzhiyun * including pc, end, priority, irq, suspend and enable. Thus
356*4882a593Smuzhiyun * set CMDQ_THR_ENABLED to CMDQ_THR_ENABLE_TASK will enable
357*4882a593Smuzhiyun * thread and make it running.
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun WARN_ON(cmdq_thread_reset(cmdq, thread) < 0);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun writel(task->pa_base >> cmdq->shift_pa,
362*4882a593Smuzhiyun thread->base + CMDQ_THR_CURR_ADDR);
363*4882a593Smuzhiyun writel((task->pa_base + pkt->cmd_buf_size) >> cmdq->shift_pa,
364*4882a593Smuzhiyun thread->base + CMDQ_THR_END_ADDR);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun writel(thread->priority, thread->base + CMDQ_THR_PRIORITY);
367*4882a593Smuzhiyun writel(CMDQ_THR_IRQ_EN, thread->base + CMDQ_THR_IRQ_ENABLE);
368*4882a593Smuzhiyun writel(CMDQ_THR_ENABLED, thread->base + CMDQ_THR_ENABLE_TASK);
369*4882a593Smuzhiyun } else {
370*4882a593Smuzhiyun WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
371*4882a593Smuzhiyun curr_pa = readl(thread->base + CMDQ_THR_CURR_ADDR) <<
372*4882a593Smuzhiyun cmdq->shift_pa;
373*4882a593Smuzhiyun end_pa = readl(thread->base + CMDQ_THR_END_ADDR) <<
374*4882a593Smuzhiyun cmdq->shift_pa;
375*4882a593Smuzhiyun /* check boundary */
376*4882a593Smuzhiyun if (curr_pa == end_pa - CMDQ_INST_SIZE ||
377*4882a593Smuzhiyun curr_pa == end_pa) {
378*4882a593Smuzhiyun /* set to this task directly */
379*4882a593Smuzhiyun writel(task->pa_base >> cmdq->shift_pa,
380*4882a593Smuzhiyun thread->base + CMDQ_THR_CURR_ADDR);
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun cmdq_task_insert_into_thread(task);
383*4882a593Smuzhiyun smp_mb(); /* modify jump before enable thread */
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun writel((task->pa_base + pkt->cmd_buf_size) >> cmdq->shift_pa,
386*4882a593Smuzhiyun thread->base + CMDQ_THR_END_ADDR);
387*4882a593Smuzhiyun cmdq_thread_resume(thread);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun list_move_tail(&task->list_entry, &thread->task_busy_list);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
cmdq_mbox_startup(struct mbox_chan * chan)394*4882a593Smuzhiyun static int cmdq_mbox_startup(struct mbox_chan *chan)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
cmdq_mbox_shutdown(struct mbox_chan * chan)399*4882a593Smuzhiyun static void cmdq_mbox_shutdown(struct mbox_chan *chan)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct cmdq_thread *thread = (struct cmdq_thread *)chan->con_priv;
402*4882a593Smuzhiyun struct cmdq *cmdq = dev_get_drvdata(chan->mbox->dev);
403*4882a593Smuzhiyun struct cmdq_task *task, *tmp;
404*4882a593Smuzhiyun unsigned long flags;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun spin_lock_irqsave(&thread->chan->lock, flags);
407*4882a593Smuzhiyun if (list_empty(&thread->task_busy_list))
408*4882a593Smuzhiyun goto done;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* make sure executed tasks have success callback */
413*4882a593Smuzhiyun cmdq_thread_irq_handler(cmdq, thread);
414*4882a593Smuzhiyun if (list_empty(&thread->task_busy_list))
415*4882a593Smuzhiyun goto done;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun list_for_each_entry_safe(task, tmp, &thread->task_busy_list,
418*4882a593Smuzhiyun list_entry) {
419*4882a593Smuzhiyun cmdq_task_exec_done(task, CMDQ_CB_ERROR);
420*4882a593Smuzhiyun kfree(task);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun cmdq_thread_disable(cmdq, thread);
424*4882a593Smuzhiyun clk_disable(cmdq->clock);
425*4882a593Smuzhiyun done:
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * The thread->task_busy_list empty means thread already disable. The
428*4882a593Smuzhiyun * cmdq_mbox_send_data() always reset thread which clear disable and
429*4882a593Smuzhiyun * suspend statue when first pkt send to channel, so there is no need
430*4882a593Smuzhiyun * to do any operation here, only unlock and leave.
431*4882a593Smuzhiyun */
432*4882a593Smuzhiyun spin_unlock_irqrestore(&thread->chan->lock, flags);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
cmdq_mbox_flush(struct mbox_chan * chan,unsigned long timeout)435*4882a593Smuzhiyun static int cmdq_mbox_flush(struct mbox_chan *chan, unsigned long timeout)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct cmdq_thread *thread = (struct cmdq_thread *)chan->con_priv;
438*4882a593Smuzhiyun struct cmdq_task_cb *cb;
439*4882a593Smuzhiyun struct cmdq_cb_data data;
440*4882a593Smuzhiyun struct cmdq *cmdq = dev_get_drvdata(chan->mbox->dev);
441*4882a593Smuzhiyun struct cmdq_task *task, *tmp;
442*4882a593Smuzhiyun unsigned long flags;
443*4882a593Smuzhiyun u32 enable;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun spin_lock_irqsave(&thread->chan->lock, flags);
446*4882a593Smuzhiyun if (list_empty(&thread->task_busy_list))
447*4882a593Smuzhiyun goto out;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
450*4882a593Smuzhiyun if (!cmdq_thread_is_in_wfe(thread))
451*4882a593Smuzhiyun goto wait;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun list_for_each_entry_safe(task, tmp, &thread->task_busy_list,
454*4882a593Smuzhiyun list_entry) {
455*4882a593Smuzhiyun cb = &task->pkt->async_cb;
456*4882a593Smuzhiyun if (cb->cb) {
457*4882a593Smuzhiyun data.sta = CMDQ_CB_ERROR;
458*4882a593Smuzhiyun data.data = cb->data;
459*4882a593Smuzhiyun cb->cb(data);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun list_del(&task->list_entry);
462*4882a593Smuzhiyun kfree(task);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun cmdq_thread_resume(thread);
466*4882a593Smuzhiyun cmdq_thread_disable(cmdq, thread);
467*4882a593Smuzhiyun clk_disable(cmdq->clock);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun out:
470*4882a593Smuzhiyun spin_unlock_irqrestore(&thread->chan->lock, flags);
471*4882a593Smuzhiyun return 0;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun wait:
474*4882a593Smuzhiyun cmdq_thread_resume(thread);
475*4882a593Smuzhiyun spin_unlock_irqrestore(&thread->chan->lock, flags);
476*4882a593Smuzhiyun if (readl_poll_timeout_atomic(thread->base + CMDQ_THR_ENABLE_TASK,
477*4882a593Smuzhiyun enable, enable == 0, 1, timeout)) {
478*4882a593Smuzhiyun dev_err(cmdq->mbox.dev, "Fail to wait GCE thread 0x%x done\n",
479*4882a593Smuzhiyun (u32)(thread->base - cmdq->base));
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return -EFAULT;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static const struct mbox_chan_ops cmdq_mbox_chan_ops = {
487*4882a593Smuzhiyun .send_data = cmdq_mbox_send_data,
488*4882a593Smuzhiyun .startup = cmdq_mbox_startup,
489*4882a593Smuzhiyun .shutdown = cmdq_mbox_shutdown,
490*4882a593Smuzhiyun .flush = cmdq_mbox_flush,
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
cmdq_xlate(struct mbox_controller * mbox,const struct of_phandle_args * sp)493*4882a593Smuzhiyun static struct mbox_chan *cmdq_xlate(struct mbox_controller *mbox,
494*4882a593Smuzhiyun const struct of_phandle_args *sp)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun int ind = sp->args[0];
497*4882a593Smuzhiyun struct cmdq_thread *thread;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (ind >= mbox->num_chans)
500*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun thread = (struct cmdq_thread *)mbox->chans[ind].con_priv;
503*4882a593Smuzhiyun thread->priority = sp->args[1];
504*4882a593Smuzhiyun thread->chan = &mbox->chans[ind];
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return &mbox->chans[ind];
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
cmdq_probe(struct platform_device * pdev)509*4882a593Smuzhiyun static int cmdq_probe(struct platform_device *pdev)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct device *dev = &pdev->dev;
512*4882a593Smuzhiyun struct resource *res;
513*4882a593Smuzhiyun struct cmdq *cmdq;
514*4882a593Smuzhiyun int err, i;
515*4882a593Smuzhiyun struct gce_plat *plat_data;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun cmdq = devm_kzalloc(dev, sizeof(*cmdq), GFP_KERNEL);
518*4882a593Smuzhiyun if (!cmdq)
519*4882a593Smuzhiyun return -ENOMEM;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
522*4882a593Smuzhiyun cmdq->base = devm_ioremap_resource(dev, res);
523*4882a593Smuzhiyun if (IS_ERR(cmdq->base)) {
524*4882a593Smuzhiyun dev_err(dev, "failed to ioremap gce\n");
525*4882a593Smuzhiyun return PTR_ERR(cmdq->base);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun cmdq->irq = platform_get_irq(pdev, 0);
529*4882a593Smuzhiyun if (cmdq->irq < 0)
530*4882a593Smuzhiyun return cmdq->irq;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun plat_data = (struct gce_plat *)of_device_get_match_data(dev);
533*4882a593Smuzhiyun if (!plat_data) {
534*4882a593Smuzhiyun dev_err(dev, "failed to get match data\n");
535*4882a593Smuzhiyun return -EINVAL;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun cmdq->thread_nr = plat_data->thread_nr;
539*4882a593Smuzhiyun cmdq->shift_pa = plat_data->shift;
540*4882a593Smuzhiyun cmdq->irq_mask = GENMASK(cmdq->thread_nr - 1, 0);
541*4882a593Smuzhiyun err = devm_request_irq(dev, cmdq->irq, cmdq_irq_handler, IRQF_SHARED,
542*4882a593Smuzhiyun "mtk_cmdq", cmdq);
543*4882a593Smuzhiyun if (err < 0) {
544*4882a593Smuzhiyun dev_err(dev, "failed to register ISR (%d)\n", err);
545*4882a593Smuzhiyun return err;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun dev_dbg(dev, "cmdq device: addr:0x%p, va:0x%p, irq:%d\n",
549*4882a593Smuzhiyun dev, cmdq->base, cmdq->irq);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun cmdq->clock = devm_clk_get(dev, "gce");
552*4882a593Smuzhiyun if (IS_ERR(cmdq->clock)) {
553*4882a593Smuzhiyun dev_err(dev, "failed to get gce clk\n");
554*4882a593Smuzhiyun return PTR_ERR(cmdq->clock);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun cmdq->mbox.dev = dev;
558*4882a593Smuzhiyun cmdq->mbox.chans = devm_kcalloc(dev, cmdq->thread_nr,
559*4882a593Smuzhiyun sizeof(*cmdq->mbox.chans), GFP_KERNEL);
560*4882a593Smuzhiyun if (!cmdq->mbox.chans)
561*4882a593Smuzhiyun return -ENOMEM;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun cmdq->mbox.num_chans = cmdq->thread_nr;
564*4882a593Smuzhiyun cmdq->mbox.ops = &cmdq_mbox_chan_ops;
565*4882a593Smuzhiyun cmdq->mbox.of_xlate = cmdq_xlate;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* make use of TXDONE_BY_ACK */
568*4882a593Smuzhiyun cmdq->mbox.txdone_irq = false;
569*4882a593Smuzhiyun cmdq->mbox.txdone_poll = false;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun cmdq->thread = devm_kcalloc(dev, cmdq->thread_nr,
572*4882a593Smuzhiyun sizeof(*cmdq->thread), GFP_KERNEL);
573*4882a593Smuzhiyun if (!cmdq->thread)
574*4882a593Smuzhiyun return -ENOMEM;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun for (i = 0; i < cmdq->thread_nr; i++) {
577*4882a593Smuzhiyun cmdq->thread[i].base = cmdq->base + CMDQ_THR_BASE +
578*4882a593Smuzhiyun CMDQ_THR_SIZE * i;
579*4882a593Smuzhiyun INIT_LIST_HEAD(&cmdq->thread[i].task_busy_list);
580*4882a593Smuzhiyun cmdq->mbox.chans[i].con_priv = (void *)&cmdq->thread[i];
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun err = devm_mbox_controller_register(dev, &cmdq->mbox);
584*4882a593Smuzhiyun if (err < 0) {
585*4882a593Smuzhiyun dev_err(dev, "failed to register mailbox: %d\n", err);
586*4882a593Smuzhiyun return err;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun platform_set_drvdata(pdev, cmdq);
590*4882a593Smuzhiyun WARN_ON(clk_prepare(cmdq->clock) < 0);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun cmdq_init(cmdq);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct dev_pm_ops cmdq_pm_ops = {
598*4882a593Smuzhiyun .suspend = cmdq_suspend,
599*4882a593Smuzhiyun .resume = cmdq_resume,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static const struct gce_plat gce_plat_v2 = {.thread_nr = 16};
603*4882a593Smuzhiyun static const struct gce_plat gce_plat_v3 = {.thread_nr = 24};
604*4882a593Smuzhiyun static const struct gce_plat gce_plat_v4 = {.thread_nr = 24, .shift = 3};
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun static const struct of_device_id cmdq_of_ids[] = {
607*4882a593Smuzhiyun {.compatible = "mediatek,mt8173-gce", .data = (void *)&gce_plat_v2},
608*4882a593Smuzhiyun {.compatible = "mediatek,mt8183-gce", .data = (void *)&gce_plat_v3},
609*4882a593Smuzhiyun {.compatible = "mediatek,mt6779-gce", .data = (void *)&gce_plat_v4},
610*4882a593Smuzhiyun {}
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static struct platform_driver cmdq_drv = {
614*4882a593Smuzhiyun .probe = cmdq_probe,
615*4882a593Smuzhiyun .remove = cmdq_remove,
616*4882a593Smuzhiyun .driver = {
617*4882a593Smuzhiyun .name = "mtk_cmdq",
618*4882a593Smuzhiyun .pm = &cmdq_pm_ops,
619*4882a593Smuzhiyun .of_match_table = cmdq_of_ids,
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun
cmdq_drv_init(void)623*4882a593Smuzhiyun static int __init cmdq_drv_init(void)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun return platform_driver_register(&cmdq_drv);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
cmdq_drv_exit(void)628*4882a593Smuzhiyun static void __exit cmdq_drv_exit(void)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun platform_driver_unregister(&cmdq_drv);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun subsys_initcall(cmdq_drv_init);
634*4882a593Smuzhiyun module_exit(cmdq_drv_exit);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
637