xref: /OK3568_Linux_fs/kernel/drivers/mailbox/bcm-flexrm-mailbox.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Broadcom
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11*4882a593Smuzhiyun  * GNU General Public License for more details.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * Broadcom FlexRM Mailbox Driver
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Each Broadcom FlexSparx4 offload engine is implemented as an
18*4882a593Smuzhiyun  * extension to Broadcom FlexRM ring manager. The FlexRM ring
19*4882a593Smuzhiyun  * manager provides a set of rings which can be used to submit
20*4882a593Smuzhiyun  * work to a FlexSparx4 offload engine.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * This driver creates a mailbox controller using a set of FlexRM
23*4882a593Smuzhiyun  * rings where each mailbox channel represents a separate FlexRM ring.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <asm/barrier.h>
27*4882a593Smuzhiyun #include <asm/byteorder.h>
28*4882a593Smuzhiyun #include <linux/atomic.h>
29*4882a593Smuzhiyun #include <linux/bitmap.h>
30*4882a593Smuzhiyun #include <linux/debugfs.h>
31*4882a593Smuzhiyun #include <linux/delay.h>
32*4882a593Smuzhiyun #include <linux/device.h>
33*4882a593Smuzhiyun #include <linux/dma-mapping.h>
34*4882a593Smuzhiyun #include <linux/dmapool.h>
35*4882a593Smuzhiyun #include <linux/err.h>
36*4882a593Smuzhiyun #include <linux/interrupt.h>
37*4882a593Smuzhiyun #include <linux/kernel.h>
38*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
39*4882a593Smuzhiyun #include <linux/mailbox_client.h>
40*4882a593Smuzhiyun #include <linux/mailbox/brcm-message.h>
41*4882a593Smuzhiyun #include <linux/module.h>
42*4882a593Smuzhiyun #include <linux/msi.h>
43*4882a593Smuzhiyun #include <linux/of_address.h>
44*4882a593Smuzhiyun #include <linux/of_irq.h>
45*4882a593Smuzhiyun #include <linux/platform_device.h>
46*4882a593Smuzhiyun #include <linux/spinlock.h>
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* ====== FlexRM register defines ===== */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* FlexRM configuration */
51*4882a593Smuzhiyun #define RING_REGS_SIZE					0x10000
52*4882a593Smuzhiyun #define RING_DESC_SIZE					8
53*4882a593Smuzhiyun #define RING_DESC_INDEX(offset)				\
54*4882a593Smuzhiyun 			((offset) / RING_DESC_SIZE)
55*4882a593Smuzhiyun #define RING_DESC_OFFSET(index)				\
56*4882a593Smuzhiyun 			((index) * RING_DESC_SIZE)
57*4882a593Smuzhiyun #define RING_MAX_REQ_COUNT				1024
58*4882a593Smuzhiyun #define RING_BD_ALIGN_ORDER				12
59*4882a593Smuzhiyun #define RING_BD_ALIGN_CHECK(addr)			\
60*4882a593Smuzhiyun 			(!((addr) & ((0x1 << RING_BD_ALIGN_ORDER) - 1)))
61*4882a593Smuzhiyun #define RING_BD_TOGGLE_INVALID(offset)			\
62*4882a593Smuzhiyun 			(((offset) >> RING_BD_ALIGN_ORDER) & 0x1)
63*4882a593Smuzhiyun #define RING_BD_TOGGLE_VALID(offset)			\
64*4882a593Smuzhiyun 			(!RING_BD_TOGGLE_INVALID(offset))
65*4882a593Smuzhiyun #define RING_BD_DESC_PER_REQ				32
66*4882a593Smuzhiyun #define RING_BD_DESC_COUNT				\
67*4882a593Smuzhiyun 			(RING_MAX_REQ_COUNT * RING_BD_DESC_PER_REQ)
68*4882a593Smuzhiyun #define RING_BD_SIZE					\
69*4882a593Smuzhiyun 			(RING_BD_DESC_COUNT * RING_DESC_SIZE)
70*4882a593Smuzhiyun #define RING_CMPL_ALIGN_ORDER				13
71*4882a593Smuzhiyun #define RING_CMPL_DESC_COUNT				RING_MAX_REQ_COUNT
72*4882a593Smuzhiyun #define RING_CMPL_SIZE					\
73*4882a593Smuzhiyun 			(RING_CMPL_DESC_COUNT * RING_DESC_SIZE)
74*4882a593Smuzhiyun #define RING_VER_MAGIC					0x76303031
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Per-Ring register offsets */
77*4882a593Smuzhiyun #define RING_VER					0x000
78*4882a593Smuzhiyun #define RING_BD_START_ADDR				0x004
79*4882a593Smuzhiyun #define RING_BD_READ_PTR				0x008
80*4882a593Smuzhiyun #define RING_BD_WRITE_PTR				0x00c
81*4882a593Smuzhiyun #define RING_BD_READ_PTR_DDR_LS				0x010
82*4882a593Smuzhiyun #define RING_BD_READ_PTR_DDR_MS				0x014
83*4882a593Smuzhiyun #define RING_CMPL_START_ADDR				0x018
84*4882a593Smuzhiyun #define RING_CMPL_WRITE_PTR				0x01c
85*4882a593Smuzhiyun #define RING_NUM_REQ_RECV_LS				0x020
86*4882a593Smuzhiyun #define RING_NUM_REQ_RECV_MS				0x024
87*4882a593Smuzhiyun #define RING_NUM_REQ_TRANS_LS				0x028
88*4882a593Smuzhiyun #define RING_NUM_REQ_TRANS_MS				0x02c
89*4882a593Smuzhiyun #define RING_NUM_REQ_OUTSTAND				0x030
90*4882a593Smuzhiyun #define RING_CONTROL					0x034
91*4882a593Smuzhiyun #define RING_FLUSH_DONE					0x038
92*4882a593Smuzhiyun #define RING_MSI_ADDR_LS				0x03c
93*4882a593Smuzhiyun #define RING_MSI_ADDR_MS				0x040
94*4882a593Smuzhiyun #define RING_MSI_CONTROL				0x048
95*4882a593Smuzhiyun #define RING_BD_READ_PTR_DDR_CONTROL			0x04c
96*4882a593Smuzhiyun #define RING_MSI_DATA_VALUE				0x064
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* Register RING_BD_START_ADDR fields */
99*4882a593Smuzhiyun #define BD_LAST_UPDATE_HW_SHIFT				28
100*4882a593Smuzhiyun #define BD_LAST_UPDATE_HW_MASK				0x1
101*4882a593Smuzhiyun #define BD_START_ADDR_VALUE(pa)				\
102*4882a593Smuzhiyun 	((u32)((((dma_addr_t)(pa)) >> RING_BD_ALIGN_ORDER) & 0x0fffffff))
103*4882a593Smuzhiyun #define BD_START_ADDR_DECODE(val)			\
104*4882a593Smuzhiyun 	((dma_addr_t)((val) & 0x0fffffff) << RING_BD_ALIGN_ORDER)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Register RING_CMPL_START_ADDR fields */
107*4882a593Smuzhiyun #define CMPL_START_ADDR_VALUE(pa)			\
108*4882a593Smuzhiyun 	((u32)((((u64)(pa)) >> RING_CMPL_ALIGN_ORDER) & 0x07ffffff))
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Register RING_CONTROL fields */
111*4882a593Smuzhiyun #define CONTROL_MASK_DISABLE_CONTROL			12
112*4882a593Smuzhiyun #define CONTROL_FLUSH_SHIFT				5
113*4882a593Smuzhiyun #define CONTROL_ACTIVE_SHIFT				4
114*4882a593Smuzhiyun #define CONTROL_RATE_ADAPT_MASK				0xf
115*4882a593Smuzhiyun #define CONTROL_RATE_DYNAMIC				0x0
116*4882a593Smuzhiyun #define CONTROL_RATE_FAST				0x8
117*4882a593Smuzhiyun #define CONTROL_RATE_MEDIUM				0x9
118*4882a593Smuzhiyun #define CONTROL_RATE_SLOW				0xa
119*4882a593Smuzhiyun #define CONTROL_RATE_IDLE				0xb
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* Register RING_FLUSH_DONE fields */
122*4882a593Smuzhiyun #define FLUSH_DONE_MASK					0x1
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Register RING_MSI_CONTROL fields */
125*4882a593Smuzhiyun #define MSI_TIMER_VAL_SHIFT				16
126*4882a593Smuzhiyun #define MSI_TIMER_VAL_MASK				0xffff
127*4882a593Smuzhiyun #define MSI_ENABLE_SHIFT				15
128*4882a593Smuzhiyun #define MSI_ENABLE_MASK					0x1
129*4882a593Smuzhiyun #define MSI_COUNT_SHIFT					0
130*4882a593Smuzhiyun #define MSI_COUNT_MASK					0x3ff
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Register RING_BD_READ_PTR_DDR_CONTROL fields */
133*4882a593Smuzhiyun #define BD_READ_PTR_DDR_TIMER_VAL_SHIFT			16
134*4882a593Smuzhiyun #define BD_READ_PTR_DDR_TIMER_VAL_MASK			0xffff
135*4882a593Smuzhiyun #define BD_READ_PTR_DDR_ENABLE_SHIFT			15
136*4882a593Smuzhiyun #define BD_READ_PTR_DDR_ENABLE_MASK			0x1
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* ====== FlexRM ring descriptor defines ===== */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Completion descriptor format */
141*4882a593Smuzhiyun #define CMPL_OPAQUE_SHIFT			0
142*4882a593Smuzhiyun #define CMPL_OPAQUE_MASK			0xffff
143*4882a593Smuzhiyun #define CMPL_ENGINE_STATUS_SHIFT		16
144*4882a593Smuzhiyun #define CMPL_ENGINE_STATUS_MASK			0xffff
145*4882a593Smuzhiyun #define CMPL_DME_STATUS_SHIFT			32
146*4882a593Smuzhiyun #define CMPL_DME_STATUS_MASK			0xffff
147*4882a593Smuzhiyun #define CMPL_RM_STATUS_SHIFT			48
148*4882a593Smuzhiyun #define CMPL_RM_STATUS_MASK			0xffff
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Completion DME status code */
151*4882a593Smuzhiyun #define DME_STATUS_MEM_COR_ERR			BIT(0)
152*4882a593Smuzhiyun #define DME_STATUS_MEM_UCOR_ERR			BIT(1)
153*4882a593Smuzhiyun #define DME_STATUS_FIFO_UNDERFLOW		BIT(2)
154*4882a593Smuzhiyun #define DME_STATUS_FIFO_OVERFLOW		BIT(3)
155*4882a593Smuzhiyun #define DME_STATUS_RRESP_ERR			BIT(4)
156*4882a593Smuzhiyun #define DME_STATUS_BRESP_ERR			BIT(5)
157*4882a593Smuzhiyun #define DME_STATUS_ERROR_MASK			(DME_STATUS_MEM_COR_ERR | \
158*4882a593Smuzhiyun 						 DME_STATUS_MEM_UCOR_ERR | \
159*4882a593Smuzhiyun 						 DME_STATUS_FIFO_UNDERFLOW | \
160*4882a593Smuzhiyun 						 DME_STATUS_FIFO_OVERFLOW | \
161*4882a593Smuzhiyun 						 DME_STATUS_RRESP_ERR | \
162*4882a593Smuzhiyun 						 DME_STATUS_BRESP_ERR)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Completion RM status code */
165*4882a593Smuzhiyun #define RM_STATUS_CODE_SHIFT			0
166*4882a593Smuzhiyun #define RM_STATUS_CODE_MASK			0x3ff
167*4882a593Smuzhiyun #define RM_STATUS_CODE_GOOD			0x0
168*4882a593Smuzhiyun #define RM_STATUS_CODE_AE_TIMEOUT		0x3ff
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* General descriptor format */
171*4882a593Smuzhiyun #define DESC_TYPE_SHIFT				60
172*4882a593Smuzhiyun #define DESC_TYPE_MASK				0xf
173*4882a593Smuzhiyun #define DESC_PAYLOAD_SHIFT			0
174*4882a593Smuzhiyun #define DESC_PAYLOAD_MASK			0x0fffffffffffffff
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* Null descriptor format  */
177*4882a593Smuzhiyun #define NULL_TYPE				0
178*4882a593Smuzhiyun #define NULL_TOGGLE_SHIFT			58
179*4882a593Smuzhiyun #define NULL_TOGGLE_MASK			0x1
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Header descriptor format */
182*4882a593Smuzhiyun #define HEADER_TYPE				1
183*4882a593Smuzhiyun #define HEADER_TOGGLE_SHIFT			58
184*4882a593Smuzhiyun #define HEADER_TOGGLE_MASK			0x1
185*4882a593Smuzhiyun #define HEADER_ENDPKT_SHIFT			57
186*4882a593Smuzhiyun #define HEADER_ENDPKT_MASK			0x1
187*4882a593Smuzhiyun #define HEADER_STARTPKT_SHIFT			56
188*4882a593Smuzhiyun #define HEADER_STARTPKT_MASK			0x1
189*4882a593Smuzhiyun #define HEADER_BDCOUNT_SHIFT			36
190*4882a593Smuzhiyun #define HEADER_BDCOUNT_MASK			0x1f
191*4882a593Smuzhiyun #define HEADER_BDCOUNT_MAX			HEADER_BDCOUNT_MASK
192*4882a593Smuzhiyun #define HEADER_FLAGS_SHIFT			16
193*4882a593Smuzhiyun #define HEADER_FLAGS_MASK			0xffff
194*4882a593Smuzhiyun #define HEADER_OPAQUE_SHIFT			0
195*4882a593Smuzhiyun #define HEADER_OPAQUE_MASK			0xffff
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* Source (SRC) descriptor format */
198*4882a593Smuzhiyun #define SRC_TYPE				2
199*4882a593Smuzhiyun #define SRC_LENGTH_SHIFT			44
200*4882a593Smuzhiyun #define SRC_LENGTH_MASK				0xffff
201*4882a593Smuzhiyun #define SRC_ADDR_SHIFT				0
202*4882a593Smuzhiyun #define SRC_ADDR_MASK				0x00000fffffffffff
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* Destination (DST) descriptor format */
205*4882a593Smuzhiyun #define DST_TYPE				3
206*4882a593Smuzhiyun #define DST_LENGTH_SHIFT			44
207*4882a593Smuzhiyun #define DST_LENGTH_MASK				0xffff
208*4882a593Smuzhiyun #define DST_ADDR_SHIFT				0
209*4882a593Smuzhiyun #define DST_ADDR_MASK				0x00000fffffffffff
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* Immediate (IMM) descriptor format */
212*4882a593Smuzhiyun #define IMM_TYPE				4
213*4882a593Smuzhiyun #define IMM_DATA_SHIFT				0
214*4882a593Smuzhiyun #define IMM_DATA_MASK				0x0fffffffffffffff
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* Next pointer (NPTR) descriptor format */
217*4882a593Smuzhiyun #define NPTR_TYPE				5
218*4882a593Smuzhiyun #define NPTR_TOGGLE_SHIFT			58
219*4882a593Smuzhiyun #define NPTR_TOGGLE_MASK			0x1
220*4882a593Smuzhiyun #define NPTR_ADDR_SHIFT				0
221*4882a593Smuzhiyun #define NPTR_ADDR_MASK				0x00000fffffffffff
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* Mega source (MSRC) descriptor format */
224*4882a593Smuzhiyun #define MSRC_TYPE				6
225*4882a593Smuzhiyun #define MSRC_LENGTH_SHIFT			44
226*4882a593Smuzhiyun #define MSRC_LENGTH_MASK			0xffff
227*4882a593Smuzhiyun #define MSRC_ADDR_SHIFT				0
228*4882a593Smuzhiyun #define MSRC_ADDR_MASK				0x00000fffffffffff
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* Mega destination (MDST) descriptor format */
231*4882a593Smuzhiyun #define MDST_TYPE				7
232*4882a593Smuzhiyun #define MDST_LENGTH_SHIFT			44
233*4882a593Smuzhiyun #define MDST_LENGTH_MASK			0xffff
234*4882a593Smuzhiyun #define MDST_ADDR_SHIFT				0
235*4882a593Smuzhiyun #define MDST_ADDR_MASK				0x00000fffffffffff
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* Source with tlast (SRCT) descriptor format */
238*4882a593Smuzhiyun #define SRCT_TYPE				8
239*4882a593Smuzhiyun #define SRCT_LENGTH_SHIFT			44
240*4882a593Smuzhiyun #define SRCT_LENGTH_MASK			0xffff
241*4882a593Smuzhiyun #define SRCT_ADDR_SHIFT				0
242*4882a593Smuzhiyun #define SRCT_ADDR_MASK				0x00000fffffffffff
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* Destination with tlast (DSTT) descriptor format */
245*4882a593Smuzhiyun #define DSTT_TYPE				9
246*4882a593Smuzhiyun #define DSTT_LENGTH_SHIFT			44
247*4882a593Smuzhiyun #define DSTT_LENGTH_MASK			0xffff
248*4882a593Smuzhiyun #define DSTT_ADDR_SHIFT				0
249*4882a593Smuzhiyun #define DSTT_ADDR_MASK				0x00000fffffffffff
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Immediate with tlast (IMMT) descriptor format */
252*4882a593Smuzhiyun #define IMMT_TYPE				10
253*4882a593Smuzhiyun #define IMMT_DATA_SHIFT				0
254*4882a593Smuzhiyun #define IMMT_DATA_MASK				0x0fffffffffffffff
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* Descriptor helper macros */
257*4882a593Smuzhiyun #define DESC_DEC(_d, _s, _m)			(((_d) >> (_s)) & (_m))
258*4882a593Smuzhiyun #define DESC_ENC(_d, _v, _s, _m)		\
259*4882a593Smuzhiyun 			do { \
260*4882a593Smuzhiyun 				(_d) &= ~((u64)(_m) << (_s)); \
261*4882a593Smuzhiyun 				(_d) |= (((u64)(_v) & (_m)) << (_s)); \
262*4882a593Smuzhiyun 			} while (0)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* ====== FlexRM data structures ===== */
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct flexrm_ring {
267*4882a593Smuzhiyun 	/* Unprotected members */
268*4882a593Smuzhiyun 	int num;
269*4882a593Smuzhiyun 	struct flexrm_mbox *mbox;
270*4882a593Smuzhiyun 	void __iomem *regs;
271*4882a593Smuzhiyun 	bool irq_requested;
272*4882a593Smuzhiyun 	unsigned int irq;
273*4882a593Smuzhiyun 	cpumask_t irq_aff_hint;
274*4882a593Smuzhiyun 	unsigned int msi_timer_val;
275*4882a593Smuzhiyun 	unsigned int msi_count_threshold;
276*4882a593Smuzhiyun 	struct brcm_message *requests[RING_MAX_REQ_COUNT];
277*4882a593Smuzhiyun 	void *bd_base;
278*4882a593Smuzhiyun 	dma_addr_t bd_dma_base;
279*4882a593Smuzhiyun 	u32 bd_write_offset;
280*4882a593Smuzhiyun 	void *cmpl_base;
281*4882a593Smuzhiyun 	dma_addr_t cmpl_dma_base;
282*4882a593Smuzhiyun 	/* Atomic stats */
283*4882a593Smuzhiyun 	atomic_t msg_send_count;
284*4882a593Smuzhiyun 	atomic_t msg_cmpl_count;
285*4882a593Smuzhiyun 	/* Protected members */
286*4882a593Smuzhiyun 	spinlock_t lock;
287*4882a593Smuzhiyun 	DECLARE_BITMAP(requests_bmap, RING_MAX_REQ_COUNT);
288*4882a593Smuzhiyun 	u32 cmpl_read_offset;
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun struct flexrm_mbox {
292*4882a593Smuzhiyun 	struct device *dev;
293*4882a593Smuzhiyun 	void __iomem *regs;
294*4882a593Smuzhiyun 	u32 num_rings;
295*4882a593Smuzhiyun 	struct flexrm_ring *rings;
296*4882a593Smuzhiyun 	struct dma_pool *bd_pool;
297*4882a593Smuzhiyun 	struct dma_pool *cmpl_pool;
298*4882a593Smuzhiyun 	struct dentry *root;
299*4882a593Smuzhiyun 	struct mbox_controller controller;
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* ====== FlexRM ring descriptor helper routines ===== */
303*4882a593Smuzhiyun 
flexrm_read_desc(void * desc_ptr)304*4882a593Smuzhiyun static u64 flexrm_read_desc(void *desc_ptr)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	return le64_to_cpu(*((u64 *)desc_ptr));
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
flexrm_write_desc(void * desc_ptr,u64 desc)309*4882a593Smuzhiyun static void flexrm_write_desc(void *desc_ptr, u64 desc)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	*((u64 *)desc_ptr) = cpu_to_le64(desc);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
flexrm_cmpl_desc_to_reqid(u64 cmpl_desc)314*4882a593Smuzhiyun static u32 flexrm_cmpl_desc_to_reqid(u64 cmpl_desc)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	return (u32)(cmpl_desc & CMPL_OPAQUE_MASK);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
flexrm_cmpl_desc_to_error(u64 cmpl_desc)319*4882a593Smuzhiyun static int flexrm_cmpl_desc_to_error(u64 cmpl_desc)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	u32 status;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	status = DESC_DEC(cmpl_desc, CMPL_DME_STATUS_SHIFT,
324*4882a593Smuzhiyun 			  CMPL_DME_STATUS_MASK);
325*4882a593Smuzhiyun 	if (status & DME_STATUS_ERROR_MASK)
326*4882a593Smuzhiyun 		return -EIO;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	status = DESC_DEC(cmpl_desc, CMPL_RM_STATUS_SHIFT,
329*4882a593Smuzhiyun 			  CMPL_RM_STATUS_MASK);
330*4882a593Smuzhiyun 	status &= RM_STATUS_CODE_MASK;
331*4882a593Smuzhiyun 	if (status == RM_STATUS_CODE_AE_TIMEOUT)
332*4882a593Smuzhiyun 		return -ETIMEDOUT;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
flexrm_is_next_table_desc(void * desc_ptr)337*4882a593Smuzhiyun static bool flexrm_is_next_table_desc(void *desc_ptr)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	u64 desc = flexrm_read_desc(desc_ptr);
340*4882a593Smuzhiyun 	u32 type = DESC_DEC(desc, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return (type == NPTR_TYPE) ? true : false;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
flexrm_next_table_desc(u32 toggle,dma_addr_t next_addr)345*4882a593Smuzhiyun static u64 flexrm_next_table_desc(u32 toggle, dma_addr_t next_addr)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	u64 desc = 0;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	DESC_ENC(desc, NPTR_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
350*4882a593Smuzhiyun 	DESC_ENC(desc, toggle, NPTR_TOGGLE_SHIFT, NPTR_TOGGLE_MASK);
351*4882a593Smuzhiyun 	DESC_ENC(desc, next_addr, NPTR_ADDR_SHIFT, NPTR_ADDR_MASK);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return desc;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
flexrm_null_desc(u32 toggle)356*4882a593Smuzhiyun static u64 flexrm_null_desc(u32 toggle)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	u64 desc = 0;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	DESC_ENC(desc, NULL_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
361*4882a593Smuzhiyun 	DESC_ENC(desc, toggle, NULL_TOGGLE_SHIFT, NULL_TOGGLE_MASK);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return desc;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
flexrm_estimate_header_desc_count(u32 nhcnt)366*4882a593Smuzhiyun static u32 flexrm_estimate_header_desc_count(u32 nhcnt)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	u32 hcnt = nhcnt / HEADER_BDCOUNT_MAX;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (!(nhcnt % HEADER_BDCOUNT_MAX))
371*4882a593Smuzhiyun 		hcnt += 1;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return hcnt;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
flexrm_flip_header_toggle(void * desc_ptr)376*4882a593Smuzhiyun static void flexrm_flip_header_toggle(void *desc_ptr)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	u64 desc = flexrm_read_desc(desc_ptr);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (desc & ((u64)0x1 << HEADER_TOGGLE_SHIFT))
381*4882a593Smuzhiyun 		desc &= ~((u64)0x1 << HEADER_TOGGLE_SHIFT);
382*4882a593Smuzhiyun 	else
383*4882a593Smuzhiyun 		desc |= ((u64)0x1 << HEADER_TOGGLE_SHIFT);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	flexrm_write_desc(desc_ptr, desc);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
flexrm_header_desc(u32 toggle,u32 startpkt,u32 endpkt,u32 bdcount,u32 flags,u32 opaque)388*4882a593Smuzhiyun static u64 flexrm_header_desc(u32 toggle, u32 startpkt, u32 endpkt,
389*4882a593Smuzhiyun 			       u32 bdcount, u32 flags, u32 opaque)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	u64 desc = 0;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	DESC_ENC(desc, HEADER_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
394*4882a593Smuzhiyun 	DESC_ENC(desc, toggle, HEADER_TOGGLE_SHIFT, HEADER_TOGGLE_MASK);
395*4882a593Smuzhiyun 	DESC_ENC(desc, startpkt, HEADER_STARTPKT_SHIFT, HEADER_STARTPKT_MASK);
396*4882a593Smuzhiyun 	DESC_ENC(desc, endpkt, HEADER_ENDPKT_SHIFT, HEADER_ENDPKT_MASK);
397*4882a593Smuzhiyun 	DESC_ENC(desc, bdcount, HEADER_BDCOUNT_SHIFT, HEADER_BDCOUNT_MASK);
398*4882a593Smuzhiyun 	DESC_ENC(desc, flags, HEADER_FLAGS_SHIFT, HEADER_FLAGS_MASK);
399*4882a593Smuzhiyun 	DESC_ENC(desc, opaque, HEADER_OPAQUE_SHIFT, HEADER_OPAQUE_MASK);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return desc;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
flexrm_enqueue_desc(u32 nhpos,u32 nhcnt,u32 reqid,u64 desc,void ** desc_ptr,u32 * toggle,void * start_desc,void * end_desc)404*4882a593Smuzhiyun static void flexrm_enqueue_desc(u32 nhpos, u32 nhcnt, u32 reqid,
405*4882a593Smuzhiyun 				 u64 desc, void **desc_ptr, u32 *toggle,
406*4882a593Smuzhiyun 				 void *start_desc, void *end_desc)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	u64 d;
409*4882a593Smuzhiyun 	u32 nhavail, _toggle, _startpkt, _endpkt, _bdcount;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Sanity check */
412*4882a593Smuzhiyun 	if (nhcnt <= nhpos)
413*4882a593Smuzhiyun 		return;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/*
416*4882a593Smuzhiyun 	 * Each request or packet start with a HEADER descriptor followed
417*4882a593Smuzhiyun 	 * by one or more non-HEADER descriptors (SRC, SRCT, MSRC, DST,
418*4882a593Smuzhiyun 	 * DSTT, MDST, IMM, and IMMT). The number of non-HEADER descriptors
419*4882a593Smuzhiyun 	 * following a HEADER descriptor is represented by BDCOUNT field
420*4882a593Smuzhiyun 	 * of HEADER descriptor. The max value of BDCOUNT field is 31 which
421*4882a593Smuzhiyun 	 * means we can only have 31 non-HEADER descriptors following one
422*4882a593Smuzhiyun 	 * HEADER descriptor.
423*4882a593Smuzhiyun 	 *
424*4882a593Smuzhiyun 	 * In general use, number of non-HEADER descriptors can easily go
425*4882a593Smuzhiyun 	 * beyond 31. To tackle this situation, we have packet (or request)
426*4882a593Smuzhiyun 	 * extenstion bits (STARTPKT and ENDPKT) in the HEADER descriptor.
427*4882a593Smuzhiyun 	 *
428*4882a593Smuzhiyun 	 * To use packet extension, the first HEADER descriptor of request
429*4882a593Smuzhiyun 	 * (or packet) will have STARTPKT=1 and ENDPKT=0. The intermediate
430*4882a593Smuzhiyun 	 * HEADER descriptors will have STARTPKT=0 and ENDPKT=0. The last
431*4882a593Smuzhiyun 	 * HEADER descriptor will have STARTPKT=0 and ENDPKT=1. Also, the
432*4882a593Smuzhiyun 	 * TOGGLE bit of the first HEADER will be set to invalid state to
433*4882a593Smuzhiyun 	 * ensure that FlexRM does not start fetching descriptors till all
434*4882a593Smuzhiyun 	 * descriptors are enqueued. The user of this function will flip
435*4882a593Smuzhiyun 	 * the TOGGLE bit of first HEADER after all descriptors are
436*4882a593Smuzhiyun 	 * enqueued.
437*4882a593Smuzhiyun 	 */
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if ((nhpos % HEADER_BDCOUNT_MAX == 0) && (nhcnt - nhpos)) {
440*4882a593Smuzhiyun 		/* Prepare the header descriptor */
441*4882a593Smuzhiyun 		nhavail = (nhcnt - nhpos);
442*4882a593Smuzhiyun 		_toggle = (nhpos == 0) ? !(*toggle) : (*toggle);
443*4882a593Smuzhiyun 		_startpkt = (nhpos == 0) ? 0x1 : 0x0;
444*4882a593Smuzhiyun 		_endpkt = (nhavail <= HEADER_BDCOUNT_MAX) ? 0x1 : 0x0;
445*4882a593Smuzhiyun 		_bdcount = (nhavail <= HEADER_BDCOUNT_MAX) ?
446*4882a593Smuzhiyun 				nhavail : HEADER_BDCOUNT_MAX;
447*4882a593Smuzhiyun 		if (nhavail <= HEADER_BDCOUNT_MAX)
448*4882a593Smuzhiyun 			_bdcount = nhavail;
449*4882a593Smuzhiyun 		else
450*4882a593Smuzhiyun 			_bdcount = HEADER_BDCOUNT_MAX;
451*4882a593Smuzhiyun 		d = flexrm_header_desc(_toggle, _startpkt, _endpkt,
452*4882a593Smuzhiyun 					_bdcount, 0x0, reqid);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 		/* Write header descriptor */
455*4882a593Smuzhiyun 		flexrm_write_desc(*desc_ptr, d);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		/* Point to next descriptor */
458*4882a593Smuzhiyun 		*desc_ptr += sizeof(desc);
459*4882a593Smuzhiyun 		if (*desc_ptr == end_desc)
460*4882a593Smuzhiyun 			*desc_ptr = start_desc;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		/* Skip next pointer descriptors */
463*4882a593Smuzhiyun 		while (flexrm_is_next_table_desc(*desc_ptr)) {
464*4882a593Smuzhiyun 			*toggle = (*toggle) ? 0 : 1;
465*4882a593Smuzhiyun 			*desc_ptr += sizeof(desc);
466*4882a593Smuzhiyun 			if (*desc_ptr == end_desc)
467*4882a593Smuzhiyun 				*desc_ptr = start_desc;
468*4882a593Smuzhiyun 		}
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/* Write desired descriptor */
472*4882a593Smuzhiyun 	flexrm_write_desc(*desc_ptr, desc);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/* Point to next descriptor */
475*4882a593Smuzhiyun 	*desc_ptr += sizeof(desc);
476*4882a593Smuzhiyun 	if (*desc_ptr == end_desc)
477*4882a593Smuzhiyun 		*desc_ptr = start_desc;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* Skip next pointer descriptors */
480*4882a593Smuzhiyun 	while (flexrm_is_next_table_desc(*desc_ptr)) {
481*4882a593Smuzhiyun 		*toggle = (*toggle) ? 0 : 1;
482*4882a593Smuzhiyun 		*desc_ptr += sizeof(desc);
483*4882a593Smuzhiyun 		if (*desc_ptr == end_desc)
484*4882a593Smuzhiyun 			*desc_ptr = start_desc;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
flexrm_src_desc(dma_addr_t addr,unsigned int length)488*4882a593Smuzhiyun static u64 flexrm_src_desc(dma_addr_t addr, unsigned int length)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	u64 desc = 0;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	DESC_ENC(desc, SRC_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
493*4882a593Smuzhiyun 	DESC_ENC(desc, length, SRC_LENGTH_SHIFT, SRC_LENGTH_MASK);
494*4882a593Smuzhiyun 	DESC_ENC(desc, addr, SRC_ADDR_SHIFT, SRC_ADDR_MASK);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	return desc;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
flexrm_msrc_desc(dma_addr_t addr,unsigned int length_div_16)499*4882a593Smuzhiyun static u64 flexrm_msrc_desc(dma_addr_t addr, unsigned int length_div_16)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	u64 desc = 0;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	DESC_ENC(desc, MSRC_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
504*4882a593Smuzhiyun 	DESC_ENC(desc, length_div_16, MSRC_LENGTH_SHIFT, MSRC_LENGTH_MASK);
505*4882a593Smuzhiyun 	DESC_ENC(desc, addr, MSRC_ADDR_SHIFT, MSRC_ADDR_MASK);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return desc;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
flexrm_dst_desc(dma_addr_t addr,unsigned int length)510*4882a593Smuzhiyun static u64 flexrm_dst_desc(dma_addr_t addr, unsigned int length)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	u64 desc = 0;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	DESC_ENC(desc, DST_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
515*4882a593Smuzhiyun 	DESC_ENC(desc, length, DST_LENGTH_SHIFT, DST_LENGTH_MASK);
516*4882a593Smuzhiyun 	DESC_ENC(desc, addr, DST_ADDR_SHIFT, DST_ADDR_MASK);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return desc;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
flexrm_mdst_desc(dma_addr_t addr,unsigned int length_div_16)521*4882a593Smuzhiyun static u64 flexrm_mdst_desc(dma_addr_t addr, unsigned int length_div_16)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	u64 desc = 0;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	DESC_ENC(desc, MDST_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
526*4882a593Smuzhiyun 	DESC_ENC(desc, length_div_16, MDST_LENGTH_SHIFT, MDST_LENGTH_MASK);
527*4882a593Smuzhiyun 	DESC_ENC(desc, addr, MDST_ADDR_SHIFT, MDST_ADDR_MASK);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return desc;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
flexrm_imm_desc(u64 data)532*4882a593Smuzhiyun static u64 flexrm_imm_desc(u64 data)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	u64 desc = 0;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	DESC_ENC(desc, IMM_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
537*4882a593Smuzhiyun 	DESC_ENC(desc, data, IMM_DATA_SHIFT, IMM_DATA_MASK);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return desc;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
flexrm_srct_desc(dma_addr_t addr,unsigned int length)542*4882a593Smuzhiyun static u64 flexrm_srct_desc(dma_addr_t addr, unsigned int length)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	u64 desc = 0;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	DESC_ENC(desc, SRCT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
547*4882a593Smuzhiyun 	DESC_ENC(desc, length, SRCT_LENGTH_SHIFT, SRCT_LENGTH_MASK);
548*4882a593Smuzhiyun 	DESC_ENC(desc, addr, SRCT_ADDR_SHIFT, SRCT_ADDR_MASK);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return desc;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
flexrm_dstt_desc(dma_addr_t addr,unsigned int length)553*4882a593Smuzhiyun static u64 flexrm_dstt_desc(dma_addr_t addr, unsigned int length)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	u64 desc = 0;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	DESC_ENC(desc, DSTT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
558*4882a593Smuzhiyun 	DESC_ENC(desc, length, DSTT_LENGTH_SHIFT, DSTT_LENGTH_MASK);
559*4882a593Smuzhiyun 	DESC_ENC(desc, addr, DSTT_ADDR_SHIFT, DSTT_ADDR_MASK);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return desc;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
flexrm_immt_desc(u64 data)564*4882a593Smuzhiyun static u64 flexrm_immt_desc(u64 data)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	u64 desc = 0;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	DESC_ENC(desc, IMMT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
569*4882a593Smuzhiyun 	DESC_ENC(desc, data, IMMT_DATA_SHIFT, IMMT_DATA_MASK);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return desc;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
flexrm_spu_sanity_check(struct brcm_message * msg)574*4882a593Smuzhiyun static bool flexrm_spu_sanity_check(struct brcm_message *msg)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct scatterlist *sg;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (!msg->spu.src || !msg->spu.dst)
579*4882a593Smuzhiyun 		return false;
580*4882a593Smuzhiyun 	for (sg = msg->spu.src; sg; sg = sg_next(sg)) {
581*4882a593Smuzhiyun 		if (sg->length & 0xf) {
582*4882a593Smuzhiyun 			if (sg->length > SRC_LENGTH_MASK)
583*4882a593Smuzhiyun 				return false;
584*4882a593Smuzhiyun 		} else {
585*4882a593Smuzhiyun 			if (sg->length > (MSRC_LENGTH_MASK * 16))
586*4882a593Smuzhiyun 				return false;
587*4882a593Smuzhiyun 		}
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 	for (sg = msg->spu.dst; sg; sg = sg_next(sg)) {
590*4882a593Smuzhiyun 		if (sg->length & 0xf) {
591*4882a593Smuzhiyun 			if (sg->length > DST_LENGTH_MASK)
592*4882a593Smuzhiyun 				return false;
593*4882a593Smuzhiyun 		} else {
594*4882a593Smuzhiyun 			if (sg->length > (MDST_LENGTH_MASK * 16))
595*4882a593Smuzhiyun 				return false;
596*4882a593Smuzhiyun 		}
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return true;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
flexrm_spu_estimate_nonheader_desc_count(struct brcm_message * msg)602*4882a593Smuzhiyun static u32 flexrm_spu_estimate_nonheader_desc_count(struct brcm_message *msg)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	u32 cnt = 0;
605*4882a593Smuzhiyun 	unsigned int dst_target = 0;
606*4882a593Smuzhiyun 	struct scatterlist *src_sg = msg->spu.src, *dst_sg = msg->spu.dst;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	while (src_sg || dst_sg) {
609*4882a593Smuzhiyun 		if (src_sg) {
610*4882a593Smuzhiyun 			cnt++;
611*4882a593Smuzhiyun 			dst_target = src_sg->length;
612*4882a593Smuzhiyun 			src_sg = sg_next(src_sg);
613*4882a593Smuzhiyun 		} else
614*4882a593Smuzhiyun 			dst_target = UINT_MAX;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		while (dst_target && dst_sg) {
617*4882a593Smuzhiyun 			cnt++;
618*4882a593Smuzhiyun 			if (dst_sg->length < dst_target)
619*4882a593Smuzhiyun 				dst_target -= dst_sg->length;
620*4882a593Smuzhiyun 			else
621*4882a593Smuzhiyun 				dst_target = 0;
622*4882a593Smuzhiyun 			dst_sg = sg_next(dst_sg);
623*4882a593Smuzhiyun 		}
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return cnt;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
flexrm_spu_dma_map(struct device * dev,struct brcm_message * msg)629*4882a593Smuzhiyun static int flexrm_spu_dma_map(struct device *dev, struct brcm_message *msg)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	int rc;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	rc = dma_map_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
634*4882a593Smuzhiyun 			DMA_TO_DEVICE);
635*4882a593Smuzhiyun 	if (!rc)
636*4882a593Smuzhiyun 		return -EIO;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	rc = dma_map_sg(dev, msg->spu.dst, sg_nents(msg->spu.dst),
639*4882a593Smuzhiyun 			DMA_FROM_DEVICE);
640*4882a593Smuzhiyun 	if (!rc) {
641*4882a593Smuzhiyun 		dma_unmap_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
642*4882a593Smuzhiyun 			     DMA_TO_DEVICE);
643*4882a593Smuzhiyun 		return -EIO;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
flexrm_spu_dma_unmap(struct device * dev,struct brcm_message * msg)649*4882a593Smuzhiyun static void flexrm_spu_dma_unmap(struct device *dev, struct brcm_message *msg)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	dma_unmap_sg(dev, msg->spu.dst, sg_nents(msg->spu.dst),
652*4882a593Smuzhiyun 		     DMA_FROM_DEVICE);
653*4882a593Smuzhiyun 	dma_unmap_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
654*4882a593Smuzhiyun 		     DMA_TO_DEVICE);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
flexrm_spu_write_descs(struct brcm_message * msg,u32 nhcnt,u32 reqid,void * desc_ptr,u32 toggle,void * start_desc,void * end_desc)657*4882a593Smuzhiyun static void *flexrm_spu_write_descs(struct brcm_message *msg, u32 nhcnt,
658*4882a593Smuzhiyun 				     u32 reqid, void *desc_ptr, u32 toggle,
659*4882a593Smuzhiyun 				     void *start_desc, void *end_desc)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	u64 d;
662*4882a593Smuzhiyun 	u32 nhpos = 0;
663*4882a593Smuzhiyun 	void *orig_desc_ptr = desc_ptr;
664*4882a593Smuzhiyun 	unsigned int dst_target = 0;
665*4882a593Smuzhiyun 	struct scatterlist *src_sg = msg->spu.src, *dst_sg = msg->spu.dst;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	while (src_sg || dst_sg) {
668*4882a593Smuzhiyun 		if (src_sg) {
669*4882a593Smuzhiyun 			if (sg_dma_len(src_sg) & 0xf)
670*4882a593Smuzhiyun 				d = flexrm_src_desc(sg_dma_address(src_sg),
671*4882a593Smuzhiyun 						     sg_dma_len(src_sg));
672*4882a593Smuzhiyun 			else
673*4882a593Smuzhiyun 				d = flexrm_msrc_desc(sg_dma_address(src_sg),
674*4882a593Smuzhiyun 						      sg_dma_len(src_sg)/16);
675*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
676*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
677*4882a593Smuzhiyun 					     start_desc, end_desc);
678*4882a593Smuzhiyun 			nhpos++;
679*4882a593Smuzhiyun 			dst_target = sg_dma_len(src_sg);
680*4882a593Smuzhiyun 			src_sg = sg_next(src_sg);
681*4882a593Smuzhiyun 		} else
682*4882a593Smuzhiyun 			dst_target = UINT_MAX;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 		while (dst_target && dst_sg) {
685*4882a593Smuzhiyun 			if (sg_dma_len(dst_sg) & 0xf)
686*4882a593Smuzhiyun 				d = flexrm_dst_desc(sg_dma_address(dst_sg),
687*4882a593Smuzhiyun 						     sg_dma_len(dst_sg));
688*4882a593Smuzhiyun 			else
689*4882a593Smuzhiyun 				d = flexrm_mdst_desc(sg_dma_address(dst_sg),
690*4882a593Smuzhiyun 						      sg_dma_len(dst_sg)/16);
691*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
692*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
693*4882a593Smuzhiyun 					     start_desc, end_desc);
694*4882a593Smuzhiyun 			nhpos++;
695*4882a593Smuzhiyun 			if (sg_dma_len(dst_sg) < dst_target)
696*4882a593Smuzhiyun 				dst_target -= sg_dma_len(dst_sg);
697*4882a593Smuzhiyun 			else
698*4882a593Smuzhiyun 				dst_target = 0;
699*4882a593Smuzhiyun 			dst_sg = sg_next(dst_sg);
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* Null descriptor with invalid toggle bit */
704*4882a593Smuzhiyun 	flexrm_write_desc(desc_ptr, flexrm_null_desc(!toggle));
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/* Ensure that descriptors have been written to memory */
707*4882a593Smuzhiyun 	wmb();
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/* Flip toggle bit in header */
710*4882a593Smuzhiyun 	flexrm_flip_header_toggle(orig_desc_ptr);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return desc_ptr;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
flexrm_sba_sanity_check(struct brcm_message * msg)715*4882a593Smuzhiyun static bool flexrm_sba_sanity_check(struct brcm_message *msg)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	u32 i;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (!msg->sba.cmds || !msg->sba.cmds_count)
720*4882a593Smuzhiyun 		return false;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	for (i = 0; i < msg->sba.cmds_count; i++) {
723*4882a593Smuzhiyun 		if (((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) ||
724*4882a593Smuzhiyun 		     (msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C)) &&
725*4882a593Smuzhiyun 		    (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT))
726*4882a593Smuzhiyun 			return false;
727*4882a593Smuzhiyun 		if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) &&
728*4882a593Smuzhiyun 		    (msg->sba.cmds[i].data_len > SRCT_LENGTH_MASK))
729*4882a593Smuzhiyun 			return false;
730*4882a593Smuzhiyun 		if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C) &&
731*4882a593Smuzhiyun 		    (msg->sba.cmds[i].data_len > SRCT_LENGTH_MASK))
732*4882a593Smuzhiyun 			return false;
733*4882a593Smuzhiyun 		if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_RESP) &&
734*4882a593Smuzhiyun 		    (msg->sba.cmds[i].resp_len > DSTT_LENGTH_MASK))
735*4882a593Smuzhiyun 			return false;
736*4882a593Smuzhiyun 		if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT) &&
737*4882a593Smuzhiyun 		    (msg->sba.cmds[i].data_len > DSTT_LENGTH_MASK))
738*4882a593Smuzhiyun 			return false;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return true;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
flexrm_sba_estimate_nonheader_desc_count(struct brcm_message * msg)744*4882a593Smuzhiyun static u32 flexrm_sba_estimate_nonheader_desc_count(struct brcm_message *msg)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	u32 i, cnt;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	cnt = 0;
749*4882a593Smuzhiyun 	for (i = 0; i < msg->sba.cmds_count; i++) {
750*4882a593Smuzhiyun 		cnt++;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 		if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) ||
753*4882a593Smuzhiyun 		    (msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C))
754*4882a593Smuzhiyun 			cnt++;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 		if (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_RESP)
757*4882a593Smuzhiyun 			cnt++;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		if (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT)
760*4882a593Smuzhiyun 			cnt++;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return cnt;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
flexrm_sba_write_descs(struct brcm_message * msg,u32 nhcnt,u32 reqid,void * desc_ptr,u32 toggle,void * start_desc,void * end_desc)766*4882a593Smuzhiyun static void *flexrm_sba_write_descs(struct brcm_message *msg, u32 nhcnt,
767*4882a593Smuzhiyun 				     u32 reqid, void *desc_ptr, u32 toggle,
768*4882a593Smuzhiyun 				     void *start_desc, void *end_desc)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	u64 d;
771*4882a593Smuzhiyun 	u32 i, nhpos = 0;
772*4882a593Smuzhiyun 	struct brcm_sba_command *c;
773*4882a593Smuzhiyun 	void *orig_desc_ptr = desc_ptr;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* Convert SBA commands into descriptors */
776*4882a593Smuzhiyun 	for (i = 0; i < msg->sba.cmds_count; i++) {
777*4882a593Smuzhiyun 		c = &msg->sba.cmds[i];
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		if ((c->flags & BRCM_SBA_CMD_HAS_RESP) &&
780*4882a593Smuzhiyun 		    (c->flags & BRCM_SBA_CMD_HAS_OUTPUT)) {
781*4882a593Smuzhiyun 			/* Destination response descriptor */
782*4882a593Smuzhiyun 			d = flexrm_dst_desc(c->resp, c->resp_len);
783*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
784*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
785*4882a593Smuzhiyun 					     start_desc, end_desc);
786*4882a593Smuzhiyun 			nhpos++;
787*4882a593Smuzhiyun 		} else if (c->flags & BRCM_SBA_CMD_HAS_RESP) {
788*4882a593Smuzhiyun 			/* Destination response with tlast descriptor */
789*4882a593Smuzhiyun 			d = flexrm_dstt_desc(c->resp, c->resp_len);
790*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
791*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
792*4882a593Smuzhiyun 					     start_desc, end_desc);
793*4882a593Smuzhiyun 			nhpos++;
794*4882a593Smuzhiyun 		}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 		if (c->flags & BRCM_SBA_CMD_HAS_OUTPUT) {
797*4882a593Smuzhiyun 			/* Destination with tlast descriptor */
798*4882a593Smuzhiyun 			d = flexrm_dstt_desc(c->data, c->data_len);
799*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
800*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
801*4882a593Smuzhiyun 					     start_desc, end_desc);
802*4882a593Smuzhiyun 			nhpos++;
803*4882a593Smuzhiyun 		}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		if (c->flags & BRCM_SBA_CMD_TYPE_B) {
806*4882a593Smuzhiyun 			/* Command as immediate descriptor */
807*4882a593Smuzhiyun 			d = flexrm_imm_desc(c->cmd);
808*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
809*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
810*4882a593Smuzhiyun 					     start_desc, end_desc);
811*4882a593Smuzhiyun 			nhpos++;
812*4882a593Smuzhiyun 		} else {
813*4882a593Smuzhiyun 			/* Command as immediate descriptor with tlast */
814*4882a593Smuzhiyun 			d = flexrm_immt_desc(c->cmd);
815*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
816*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
817*4882a593Smuzhiyun 					     start_desc, end_desc);
818*4882a593Smuzhiyun 			nhpos++;
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		if ((c->flags & BRCM_SBA_CMD_TYPE_B) ||
822*4882a593Smuzhiyun 		    (c->flags & BRCM_SBA_CMD_TYPE_C)) {
823*4882a593Smuzhiyun 			/* Source with tlast descriptor */
824*4882a593Smuzhiyun 			d = flexrm_srct_desc(c->data, c->data_len);
825*4882a593Smuzhiyun 			flexrm_enqueue_desc(nhpos, nhcnt, reqid,
826*4882a593Smuzhiyun 					     d, &desc_ptr, &toggle,
827*4882a593Smuzhiyun 					     start_desc, end_desc);
828*4882a593Smuzhiyun 			nhpos++;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* Null descriptor with invalid toggle bit */
833*4882a593Smuzhiyun 	flexrm_write_desc(desc_ptr, flexrm_null_desc(!toggle));
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/* Ensure that descriptors have been written to memory */
836*4882a593Smuzhiyun 	wmb();
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* Flip toggle bit in header */
839*4882a593Smuzhiyun 	flexrm_flip_header_toggle(orig_desc_ptr);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return desc_ptr;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
flexrm_sanity_check(struct brcm_message * msg)844*4882a593Smuzhiyun static bool flexrm_sanity_check(struct brcm_message *msg)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	if (!msg)
847*4882a593Smuzhiyun 		return false;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	switch (msg->type) {
850*4882a593Smuzhiyun 	case BRCM_MESSAGE_SPU:
851*4882a593Smuzhiyun 		return flexrm_spu_sanity_check(msg);
852*4882a593Smuzhiyun 	case BRCM_MESSAGE_SBA:
853*4882a593Smuzhiyun 		return flexrm_sba_sanity_check(msg);
854*4882a593Smuzhiyun 	default:
855*4882a593Smuzhiyun 		return false;
856*4882a593Smuzhiyun 	};
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
flexrm_estimate_nonheader_desc_count(struct brcm_message * msg)859*4882a593Smuzhiyun static u32 flexrm_estimate_nonheader_desc_count(struct brcm_message *msg)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	if (!msg)
862*4882a593Smuzhiyun 		return 0;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	switch (msg->type) {
865*4882a593Smuzhiyun 	case BRCM_MESSAGE_SPU:
866*4882a593Smuzhiyun 		return flexrm_spu_estimate_nonheader_desc_count(msg);
867*4882a593Smuzhiyun 	case BRCM_MESSAGE_SBA:
868*4882a593Smuzhiyun 		return flexrm_sba_estimate_nonheader_desc_count(msg);
869*4882a593Smuzhiyun 	default:
870*4882a593Smuzhiyun 		return 0;
871*4882a593Smuzhiyun 	};
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
flexrm_dma_map(struct device * dev,struct brcm_message * msg)874*4882a593Smuzhiyun static int flexrm_dma_map(struct device *dev, struct brcm_message *msg)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	if (!dev || !msg)
877*4882a593Smuzhiyun 		return -EINVAL;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	switch (msg->type) {
880*4882a593Smuzhiyun 	case BRCM_MESSAGE_SPU:
881*4882a593Smuzhiyun 		return flexrm_spu_dma_map(dev, msg);
882*4882a593Smuzhiyun 	default:
883*4882a593Smuzhiyun 		break;
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
flexrm_dma_unmap(struct device * dev,struct brcm_message * msg)889*4882a593Smuzhiyun static void flexrm_dma_unmap(struct device *dev, struct brcm_message *msg)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	if (!dev || !msg)
892*4882a593Smuzhiyun 		return;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	switch (msg->type) {
895*4882a593Smuzhiyun 	case BRCM_MESSAGE_SPU:
896*4882a593Smuzhiyun 		flexrm_spu_dma_unmap(dev, msg);
897*4882a593Smuzhiyun 		break;
898*4882a593Smuzhiyun 	default:
899*4882a593Smuzhiyun 		break;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
flexrm_write_descs(struct brcm_message * msg,u32 nhcnt,u32 reqid,void * desc_ptr,u32 toggle,void * start_desc,void * end_desc)903*4882a593Smuzhiyun static void *flexrm_write_descs(struct brcm_message *msg, u32 nhcnt,
904*4882a593Smuzhiyun 				u32 reqid, void *desc_ptr, u32 toggle,
905*4882a593Smuzhiyun 				void *start_desc, void *end_desc)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	if (!msg || !desc_ptr || !start_desc || !end_desc)
908*4882a593Smuzhiyun 		return ERR_PTR(-ENOTSUPP);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if ((desc_ptr < start_desc) || (end_desc <= desc_ptr))
911*4882a593Smuzhiyun 		return ERR_PTR(-ERANGE);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	switch (msg->type) {
914*4882a593Smuzhiyun 	case BRCM_MESSAGE_SPU:
915*4882a593Smuzhiyun 		return flexrm_spu_write_descs(msg, nhcnt, reqid,
916*4882a593Smuzhiyun 					       desc_ptr, toggle,
917*4882a593Smuzhiyun 					       start_desc, end_desc);
918*4882a593Smuzhiyun 	case BRCM_MESSAGE_SBA:
919*4882a593Smuzhiyun 		return flexrm_sba_write_descs(msg, nhcnt, reqid,
920*4882a593Smuzhiyun 					       desc_ptr, toggle,
921*4882a593Smuzhiyun 					       start_desc, end_desc);
922*4882a593Smuzhiyun 	default:
923*4882a593Smuzhiyun 		return ERR_PTR(-ENOTSUPP);
924*4882a593Smuzhiyun 	};
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun /* ====== FlexRM driver helper routines ===== */
928*4882a593Smuzhiyun 
flexrm_write_config_in_seqfile(struct flexrm_mbox * mbox,struct seq_file * file)929*4882a593Smuzhiyun static void flexrm_write_config_in_seqfile(struct flexrm_mbox *mbox,
930*4882a593Smuzhiyun 					   struct seq_file *file)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	int i;
933*4882a593Smuzhiyun 	const char *state;
934*4882a593Smuzhiyun 	struct flexrm_ring *ring;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	seq_printf(file, "%-5s %-9s %-18s %-10s %-18s %-10s\n",
937*4882a593Smuzhiyun 		   "Ring#", "State", "BD_Addr", "BD_Size",
938*4882a593Smuzhiyun 		   "Cmpl_Addr", "Cmpl_Size");
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	for (i = 0; i < mbox->num_rings; i++) {
941*4882a593Smuzhiyun 		ring = &mbox->rings[i];
942*4882a593Smuzhiyun 		if (readl(ring->regs + RING_CONTROL) &
943*4882a593Smuzhiyun 		    BIT(CONTROL_ACTIVE_SHIFT))
944*4882a593Smuzhiyun 			state = "active";
945*4882a593Smuzhiyun 		else
946*4882a593Smuzhiyun 			state = "inactive";
947*4882a593Smuzhiyun 		seq_printf(file,
948*4882a593Smuzhiyun 			   "%-5d %-9s 0x%016llx 0x%08x 0x%016llx 0x%08x\n",
949*4882a593Smuzhiyun 			   ring->num, state,
950*4882a593Smuzhiyun 			   (unsigned long long)ring->bd_dma_base,
951*4882a593Smuzhiyun 			   (u32)RING_BD_SIZE,
952*4882a593Smuzhiyun 			   (unsigned long long)ring->cmpl_dma_base,
953*4882a593Smuzhiyun 			   (u32)RING_CMPL_SIZE);
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
flexrm_write_stats_in_seqfile(struct flexrm_mbox * mbox,struct seq_file * file)957*4882a593Smuzhiyun static void flexrm_write_stats_in_seqfile(struct flexrm_mbox *mbox,
958*4882a593Smuzhiyun 					  struct seq_file *file)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	int i;
961*4882a593Smuzhiyun 	u32 val, bd_read_offset;
962*4882a593Smuzhiyun 	struct flexrm_ring *ring;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	seq_printf(file, "%-5s %-10s %-10s %-10s %-11s %-11s\n",
965*4882a593Smuzhiyun 		   "Ring#", "BD_Read", "BD_Write",
966*4882a593Smuzhiyun 		   "Cmpl_Read", "Submitted", "Completed");
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	for (i = 0; i < mbox->num_rings; i++) {
969*4882a593Smuzhiyun 		ring = &mbox->rings[i];
970*4882a593Smuzhiyun 		bd_read_offset = readl_relaxed(ring->regs + RING_BD_READ_PTR);
971*4882a593Smuzhiyun 		val = readl_relaxed(ring->regs + RING_BD_START_ADDR);
972*4882a593Smuzhiyun 		bd_read_offset *= RING_DESC_SIZE;
973*4882a593Smuzhiyun 		bd_read_offset += (u32)(BD_START_ADDR_DECODE(val) -
974*4882a593Smuzhiyun 					ring->bd_dma_base);
975*4882a593Smuzhiyun 		seq_printf(file, "%-5d 0x%08x 0x%08x 0x%08x %-11d %-11d\n",
976*4882a593Smuzhiyun 			   ring->num,
977*4882a593Smuzhiyun 			   (u32)bd_read_offset,
978*4882a593Smuzhiyun 			   (u32)ring->bd_write_offset,
979*4882a593Smuzhiyun 			   (u32)ring->cmpl_read_offset,
980*4882a593Smuzhiyun 			   (u32)atomic_read(&ring->msg_send_count),
981*4882a593Smuzhiyun 			   (u32)atomic_read(&ring->msg_cmpl_count));
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
flexrm_new_request(struct flexrm_ring * ring,struct brcm_message * batch_msg,struct brcm_message * msg)985*4882a593Smuzhiyun static int flexrm_new_request(struct flexrm_ring *ring,
986*4882a593Smuzhiyun 				struct brcm_message *batch_msg,
987*4882a593Smuzhiyun 				struct brcm_message *msg)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	void *next;
990*4882a593Smuzhiyun 	unsigned long flags;
991*4882a593Smuzhiyun 	u32 val, count, nhcnt;
992*4882a593Smuzhiyun 	u32 read_offset, write_offset;
993*4882a593Smuzhiyun 	bool exit_cleanup = false;
994*4882a593Smuzhiyun 	int ret = 0, reqid;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* Do sanity check on message */
997*4882a593Smuzhiyun 	if (!flexrm_sanity_check(msg))
998*4882a593Smuzhiyun 		return -EIO;
999*4882a593Smuzhiyun 	msg->error = 0;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* If no requests possible then save data pointer and goto done. */
1002*4882a593Smuzhiyun 	spin_lock_irqsave(&ring->lock, flags);
1003*4882a593Smuzhiyun 	reqid = bitmap_find_free_region(ring->requests_bmap,
1004*4882a593Smuzhiyun 					RING_MAX_REQ_COUNT, 0);
1005*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ring->lock, flags);
1006*4882a593Smuzhiyun 	if (reqid < 0)
1007*4882a593Smuzhiyun 		return -ENOSPC;
1008*4882a593Smuzhiyun 	ring->requests[reqid] = msg;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	/* Do DMA mappings for the message */
1011*4882a593Smuzhiyun 	ret = flexrm_dma_map(ring->mbox->dev, msg);
1012*4882a593Smuzhiyun 	if (ret < 0) {
1013*4882a593Smuzhiyun 		ring->requests[reqid] = NULL;
1014*4882a593Smuzhiyun 		spin_lock_irqsave(&ring->lock, flags);
1015*4882a593Smuzhiyun 		bitmap_release_region(ring->requests_bmap, reqid, 0);
1016*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ring->lock, flags);
1017*4882a593Smuzhiyun 		return ret;
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* Determine current HW BD read offset */
1021*4882a593Smuzhiyun 	read_offset = readl_relaxed(ring->regs + RING_BD_READ_PTR);
1022*4882a593Smuzhiyun 	val = readl_relaxed(ring->regs + RING_BD_START_ADDR);
1023*4882a593Smuzhiyun 	read_offset *= RING_DESC_SIZE;
1024*4882a593Smuzhiyun 	read_offset += (u32)(BD_START_ADDR_DECODE(val) - ring->bd_dma_base);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/*
1027*4882a593Smuzhiyun 	 * Number required descriptors = number of non-header descriptors +
1028*4882a593Smuzhiyun 	 *				 number of header descriptors +
1029*4882a593Smuzhiyun 	 *				 1x null descriptor
1030*4882a593Smuzhiyun 	 */
1031*4882a593Smuzhiyun 	nhcnt = flexrm_estimate_nonheader_desc_count(msg);
1032*4882a593Smuzhiyun 	count = flexrm_estimate_header_desc_count(nhcnt) + nhcnt + 1;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* Check for available descriptor space. */
1035*4882a593Smuzhiyun 	write_offset = ring->bd_write_offset;
1036*4882a593Smuzhiyun 	while (count) {
1037*4882a593Smuzhiyun 		if (!flexrm_is_next_table_desc(ring->bd_base + write_offset))
1038*4882a593Smuzhiyun 			count--;
1039*4882a593Smuzhiyun 		write_offset += RING_DESC_SIZE;
1040*4882a593Smuzhiyun 		if (write_offset == RING_BD_SIZE)
1041*4882a593Smuzhiyun 			write_offset = 0x0;
1042*4882a593Smuzhiyun 		if (write_offset == read_offset)
1043*4882a593Smuzhiyun 			break;
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun 	if (count) {
1046*4882a593Smuzhiyun 		ret = -ENOSPC;
1047*4882a593Smuzhiyun 		exit_cleanup = true;
1048*4882a593Smuzhiyun 		goto exit;
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Write descriptors to ring */
1052*4882a593Smuzhiyun 	next = flexrm_write_descs(msg, nhcnt, reqid,
1053*4882a593Smuzhiyun 			ring->bd_base + ring->bd_write_offset,
1054*4882a593Smuzhiyun 			RING_BD_TOGGLE_VALID(ring->bd_write_offset),
1055*4882a593Smuzhiyun 			ring->bd_base, ring->bd_base + RING_BD_SIZE);
1056*4882a593Smuzhiyun 	if (IS_ERR(next)) {
1057*4882a593Smuzhiyun 		ret = PTR_ERR(next);
1058*4882a593Smuzhiyun 		exit_cleanup = true;
1059*4882a593Smuzhiyun 		goto exit;
1060*4882a593Smuzhiyun 	}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/* Save ring BD write offset */
1063*4882a593Smuzhiyun 	ring->bd_write_offset = (unsigned long)(next - ring->bd_base);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	/* Increment number of messages sent */
1066*4882a593Smuzhiyun 	atomic_inc_return(&ring->msg_send_count);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun exit:
1069*4882a593Smuzhiyun 	/* Update error status in message */
1070*4882a593Smuzhiyun 	msg->error = ret;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* Cleanup if we failed */
1073*4882a593Smuzhiyun 	if (exit_cleanup) {
1074*4882a593Smuzhiyun 		flexrm_dma_unmap(ring->mbox->dev, msg);
1075*4882a593Smuzhiyun 		ring->requests[reqid] = NULL;
1076*4882a593Smuzhiyun 		spin_lock_irqsave(&ring->lock, flags);
1077*4882a593Smuzhiyun 		bitmap_release_region(ring->requests_bmap, reqid, 0);
1078*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ring->lock, flags);
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	return ret;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun 
flexrm_process_completions(struct flexrm_ring * ring)1084*4882a593Smuzhiyun static int flexrm_process_completions(struct flexrm_ring *ring)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	u64 desc;
1087*4882a593Smuzhiyun 	int err, count = 0;
1088*4882a593Smuzhiyun 	unsigned long flags;
1089*4882a593Smuzhiyun 	struct brcm_message *msg = NULL;
1090*4882a593Smuzhiyun 	u32 reqid, cmpl_read_offset, cmpl_write_offset;
1091*4882a593Smuzhiyun 	struct mbox_chan *chan = &ring->mbox->controller.chans[ring->num];
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	spin_lock_irqsave(&ring->lock, flags);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/*
1096*4882a593Smuzhiyun 	 * Get current completion read and write offset
1097*4882a593Smuzhiyun 	 *
1098*4882a593Smuzhiyun 	 * Note: We should read completion write pointer atleast once
1099*4882a593Smuzhiyun 	 * after we get a MSI interrupt because HW maintains internal
1100*4882a593Smuzhiyun 	 * MSI status which will allow next MSI interrupt only after
1101*4882a593Smuzhiyun 	 * completion write pointer is read.
1102*4882a593Smuzhiyun 	 */
1103*4882a593Smuzhiyun 	cmpl_write_offset = readl_relaxed(ring->regs + RING_CMPL_WRITE_PTR);
1104*4882a593Smuzhiyun 	cmpl_write_offset *= RING_DESC_SIZE;
1105*4882a593Smuzhiyun 	cmpl_read_offset = ring->cmpl_read_offset;
1106*4882a593Smuzhiyun 	ring->cmpl_read_offset = cmpl_write_offset;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ring->lock, flags);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* For each completed request notify mailbox clients */
1111*4882a593Smuzhiyun 	reqid = 0;
1112*4882a593Smuzhiyun 	while (cmpl_read_offset != cmpl_write_offset) {
1113*4882a593Smuzhiyun 		/* Dequeue next completion descriptor */
1114*4882a593Smuzhiyun 		desc = *((u64 *)(ring->cmpl_base + cmpl_read_offset));
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 		/* Next read offset */
1117*4882a593Smuzhiyun 		cmpl_read_offset += RING_DESC_SIZE;
1118*4882a593Smuzhiyun 		if (cmpl_read_offset == RING_CMPL_SIZE)
1119*4882a593Smuzhiyun 			cmpl_read_offset = 0;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 		/* Decode error from completion descriptor */
1122*4882a593Smuzhiyun 		err = flexrm_cmpl_desc_to_error(desc);
1123*4882a593Smuzhiyun 		if (err < 0) {
1124*4882a593Smuzhiyun 			dev_warn(ring->mbox->dev,
1125*4882a593Smuzhiyun 			"ring%d got completion desc=0x%lx with error %d\n",
1126*4882a593Smuzhiyun 			ring->num, (unsigned long)desc, err);
1127*4882a593Smuzhiyun 		}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 		/* Determine request id from completion descriptor */
1130*4882a593Smuzhiyun 		reqid = flexrm_cmpl_desc_to_reqid(desc);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 		/* Determine message pointer based on reqid */
1133*4882a593Smuzhiyun 		msg = ring->requests[reqid];
1134*4882a593Smuzhiyun 		if (!msg) {
1135*4882a593Smuzhiyun 			dev_warn(ring->mbox->dev,
1136*4882a593Smuzhiyun 			"ring%d null msg pointer for completion desc=0x%lx\n",
1137*4882a593Smuzhiyun 			ring->num, (unsigned long)desc);
1138*4882a593Smuzhiyun 			continue;
1139*4882a593Smuzhiyun 		}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 		/* Release reqid for recycling */
1142*4882a593Smuzhiyun 		ring->requests[reqid] = NULL;
1143*4882a593Smuzhiyun 		spin_lock_irqsave(&ring->lock, flags);
1144*4882a593Smuzhiyun 		bitmap_release_region(ring->requests_bmap, reqid, 0);
1145*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ring->lock, flags);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		/* Unmap DMA mappings */
1148*4882a593Smuzhiyun 		flexrm_dma_unmap(ring->mbox->dev, msg);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		/* Give-back message to mailbox client */
1151*4882a593Smuzhiyun 		msg->error = err;
1152*4882a593Smuzhiyun 		mbox_chan_received_data(chan, msg);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 		/* Increment number of completions processed */
1155*4882a593Smuzhiyun 		atomic_inc_return(&ring->msg_cmpl_count);
1156*4882a593Smuzhiyun 		count++;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	return count;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun /* ====== FlexRM Debugfs callbacks ====== */
1163*4882a593Smuzhiyun 
flexrm_debugfs_conf_show(struct seq_file * file,void * offset)1164*4882a593Smuzhiyun static int flexrm_debugfs_conf_show(struct seq_file *file, void *offset)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	struct flexrm_mbox *mbox = dev_get_drvdata(file->private);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* Write config in file */
1169*4882a593Smuzhiyun 	flexrm_write_config_in_seqfile(mbox, file);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	return 0;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
flexrm_debugfs_stats_show(struct seq_file * file,void * offset)1174*4882a593Smuzhiyun static int flexrm_debugfs_stats_show(struct seq_file *file, void *offset)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct flexrm_mbox *mbox = dev_get_drvdata(file->private);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* Write stats in file */
1179*4882a593Smuzhiyun 	flexrm_write_stats_in_seqfile(mbox, file);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /* ====== FlexRM interrupt handler ===== */
1185*4882a593Smuzhiyun 
flexrm_irq_event(int irq,void * dev_id)1186*4882a593Smuzhiyun static irqreturn_t flexrm_irq_event(int irq, void *dev_id)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	/* We only have MSI for completions so just wakeup IRQ thread */
1189*4882a593Smuzhiyun 	/* Ring related errors will be informed via completion descriptors */
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
flexrm_irq_thread(int irq,void * dev_id)1194*4882a593Smuzhiyun static irqreturn_t flexrm_irq_thread(int irq, void *dev_id)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun 	flexrm_process_completions(dev_id);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	return IRQ_HANDLED;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun /* ====== FlexRM mailbox callbacks ===== */
1202*4882a593Smuzhiyun 
flexrm_send_data(struct mbox_chan * chan,void * data)1203*4882a593Smuzhiyun static int flexrm_send_data(struct mbox_chan *chan, void *data)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	int i, rc;
1206*4882a593Smuzhiyun 	struct flexrm_ring *ring = chan->con_priv;
1207*4882a593Smuzhiyun 	struct brcm_message *msg = data;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	if (msg->type == BRCM_MESSAGE_BATCH) {
1210*4882a593Smuzhiyun 		for (i = msg->batch.msgs_queued;
1211*4882a593Smuzhiyun 		     i < msg->batch.msgs_count; i++) {
1212*4882a593Smuzhiyun 			rc = flexrm_new_request(ring, msg,
1213*4882a593Smuzhiyun 						 &msg->batch.msgs[i]);
1214*4882a593Smuzhiyun 			if (rc) {
1215*4882a593Smuzhiyun 				msg->error = rc;
1216*4882a593Smuzhiyun 				return rc;
1217*4882a593Smuzhiyun 			}
1218*4882a593Smuzhiyun 			msg->batch.msgs_queued++;
1219*4882a593Smuzhiyun 		}
1220*4882a593Smuzhiyun 		return 0;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	return flexrm_new_request(ring, NULL, data);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun 
flexrm_peek_data(struct mbox_chan * chan)1226*4882a593Smuzhiyun static bool flexrm_peek_data(struct mbox_chan *chan)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	int cnt = flexrm_process_completions(chan->con_priv);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	return (cnt > 0) ? true : false;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun 
flexrm_startup(struct mbox_chan * chan)1233*4882a593Smuzhiyun static int flexrm_startup(struct mbox_chan *chan)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	u64 d;
1236*4882a593Smuzhiyun 	u32 val, off;
1237*4882a593Smuzhiyun 	int ret = 0;
1238*4882a593Smuzhiyun 	dma_addr_t next_addr;
1239*4882a593Smuzhiyun 	struct flexrm_ring *ring = chan->con_priv;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	/* Allocate BD memory */
1242*4882a593Smuzhiyun 	ring->bd_base = dma_pool_alloc(ring->mbox->bd_pool,
1243*4882a593Smuzhiyun 				       GFP_KERNEL, &ring->bd_dma_base);
1244*4882a593Smuzhiyun 	if (!ring->bd_base) {
1245*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1246*4882a593Smuzhiyun 			"can't allocate BD memory for ring%d\n",
1247*4882a593Smuzhiyun 			ring->num);
1248*4882a593Smuzhiyun 		ret = -ENOMEM;
1249*4882a593Smuzhiyun 		goto fail;
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	/* Configure next table pointer entries in BD memory */
1253*4882a593Smuzhiyun 	for (off = 0; off < RING_BD_SIZE; off += RING_DESC_SIZE) {
1254*4882a593Smuzhiyun 		next_addr = off + RING_DESC_SIZE;
1255*4882a593Smuzhiyun 		if (next_addr == RING_BD_SIZE)
1256*4882a593Smuzhiyun 			next_addr = 0;
1257*4882a593Smuzhiyun 		next_addr += ring->bd_dma_base;
1258*4882a593Smuzhiyun 		if (RING_BD_ALIGN_CHECK(next_addr))
1259*4882a593Smuzhiyun 			d = flexrm_next_table_desc(RING_BD_TOGGLE_VALID(off),
1260*4882a593Smuzhiyun 						    next_addr);
1261*4882a593Smuzhiyun 		else
1262*4882a593Smuzhiyun 			d = flexrm_null_desc(RING_BD_TOGGLE_INVALID(off));
1263*4882a593Smuzhiyun 		flexrm_write_desc(ring->bd_base + off, d);
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	/* Allocate completion memory */
1267*4882a593Smuzhiyun 	ring->cmpl_base = dma_pool_zalloc(ring->mbox->cmpl_pool,
1268*4882a593Smuzhiyun 					 GFP_KERNEL, &ring->cmpl_dma_base);
1269*4882a593Smuzhiyun 	if (!ring->cmpl_base) {
1270*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1271*4882a593Smuzhiyun 			"can't allocate completion memory for ring%d\n",
1272*4882a593Smuzhiyun 			ring->num);
1273*4882a593Smuzhiyun 		ret = -ENOMEM;
1274*4882a593Smuzhiyun 		goto fail_free_bd_memory;
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	/* Request IRQ */
1278*4882a593Smuzhiyun 	if (ring->irq == UINT_MAX) {
1279*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1280*4882a593Smuzhiyun 			"ring%d IRQ not available\n", ring->num);
1281*4882a593Smuzhiyun 		ret = -ENODEV;
1282*4882a593Smuzhiyun 		goto fail_free_cmpl_memory;
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 	ret = request_threaded_irq(ring->irq,
1285*4882a593Smuzhiyun 				   flexrm_irq_event,
1286*4882a593Smuzhiyun 				   flexrm_irq_thread,
1287*4882a593Smuzhiyun 				   0, dev_name(ring->mbox->dev), ring);
1288*4882a593Smuzhiyun 	if (ret) {
1289*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1290*4882a593Smuzhiyun 			"failed to request ring%d IRQ\n", ring->num);
1291*4882a593Smuzhiyun 		goto fail_free_cmpl_memory;
1292*4882a593Smuzhiyun 	}
1293*4882a593Smuzhiyun 	ring->irq_requested = true;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/* Set IRQ affinity hint */
1296*4882a593Smuzhiyun 	ring->irq_aff_hint = CPU_MASK_NONE;
1297*4882a593Smuzhiyun 	val = ring->mbox->num_rings;
1298*4882a593Smuzhiyun 	val = (num_online_cpus() < val) ? val / num_online_cpus() : 1;
1299*4882a593Smuzhiyun 	cpumask_set_cpu((ring->num / val) % num_online_cpus(),
1300*4882a593Smuzhiyun 			&ring->irq_aff_hint);
1301*4882a593Smuzhiyun 	ret = irq_set_affinity_hint(ring->irq, &ring->irq_aff_hint);
1302*4882a593Smuzhiyun 	if (ret) {
1303*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1304*4882a593Smuzhiyun 			"failed to set IRQ affinity hint for ring%d\n",
1305*4882a593Smuzhiyun 			ring->num);
1306*4882a593Smuzhiyun 		goto fail_free_irq;
1307*4882a593Smuzhiyun 	}
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	/* Disable/inactivate ring */
1310*4882a593Smuzhiyun 	writel_relaxed(0x0, ring->regs + RING_CONTROL);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* Program BD start address */
1313*4882a593Smuzhiyun 	val = BD_START_ADDR_VALUE(ring->bd_dma_base);
1314*4882a593Smuzhiyun 	writel_relaxed(val, ring->regs + RING_BD_START_ADDR);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* BD write pointer will be same as HW write pointer */
1317*4882a593Smuzhiyun 	ring->bd_write_offset =
1318*4882a593Smuzhiyun 			readl_relaxed(ring->regs + RING_BD_WRITE_PTR);
1319*4882a593Smuzhiyun 	ring->bd_write_offset *= RING_DESC_SIZE;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	/* Program completion start address */
1322*4882a593Smuzhiyun 	val = CMPL_START_ADDR_VALUE(ring->cmpl_dma_base);
1323*4882a593Smuzhiyun 	writel_relaxed(val, ring->regs + RING_CMPL_START_ADDR);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	/* Completion read pointer will be same as HW write pointer */
1326*4882a593Smuzhiyun 	ring->cmpl_read_offset =
1327*4882a593Smuzhiyun 			readl_relaxed(ring->regs + RING_CMPL_WRITE_PTR);
1328*4882a593Smuzhiyun 	ring->cmpl_read_offset *= RING_DESC_SIZE;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* Read ring Tx, Rx, and Outstanding counts to clear */
1331*4882a593Smuzhiyun 	readl_relaxed(ring->regs + RING_NUM_REQ_RECV_LS);
1332*4882a593Smuzhiyun 	readl_relaxed(ring->regs + RING_NUM_REQ_RECV_MS);
1333*4882a593Smuzhiyun 	readl_relaxed(ring->regs + RING_NUM_REQ_TRANS_LS);
1334*4882a593Smuzhiyun 	readl_relaxed(ring->regs + RING_NUM_REQ_TRANS_MS);
1335*4882a593Smuzhiyun 	readl_relaxed(ring->regs + RING_NUM_REQ_OUTSTAND);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* Configure RING_MSI_CONTROL */
1338*4882a593Smuzhiyun 	val = 0;
1339*4882a593Smuzhiyun 	val |= (ring->msi_timer_val << MSI_TIMER_VAL_SHIFT);
1340*4882a593Smuzhiyun 	val |= BIT(MSI_ENABLE_SHIFT);
1341*4882a593Smuzhiyun 	val |= (ring->msi_count_threshold & MSI_COUNT_MASK) << MSI_COUNT_SHIFT;
1342*4882a593Smuzhiyun 	writel_relaxed(val, ring->regs + RING_MSI_CONTROL);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	/* Enable/activate ring */
1345*4882a593Smuzhiyun 	val = BIT(CONTROL_ACTIVE_SHIFT);
1346*4882a593Smuzhiyun 	writel_relaxed(val, ring->regs + RING_CONTROL);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	/* Reset stats to zero */
1349*4882a593Smuzhiyun 	atomic_set(&ring->msg_send_count, 0);
1350*4882a593Smuzhiyun 	atomic_set(&ring->msg_cmpl_count, 0);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	return 0;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun fail_free_irq:
1355*4882a593Smuzhiyun 	free_irq(ring->irq, ring);
1356*4882a593Smuzhiyun 	ring->irq_requested = false;
1357*4882a593Smuzhiyun fail_free_cmpl_memory:
1358*4882a593Smuzhiyun 	dma_pool_free(ring->mbox->cmpl_pool,
1359*4882a593Smuzhiyun 		      ring->cmpl_base, ring->cmpl_dma_base);
1360*4882a593Smuzhiyun 	ring->cmpl_base = NULL;
1361*4882a593Smuzhiyun fail_free_bd_memory:
1362*4882a593Smuzhiyun 	dma_pool_free(ring->mbox->bd_pool,
1363*4882a593Smuzhiyun 		      ring->bd_base, ring->bd_dma_base);
1364*4882a593Smuzhiyun 	ring->bd_base = NULL;
1365*4882a593Smuzhiyun fail:
1366*4882a593Smuzhiyun 	return ret;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
flexrm_shutdown(struct mbox_chan * chan)1369*4882a593Smuzhiyun static void flexrm_shutdown(struct mbox_chan *chan)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun 	u32 reqid;
1372*4882a593Smuzhiyun 	unsigned int timeout;
1373*4882a593Smuzhiyun 	struct brcm_message *msg;
1374*4882a593Smuzhiyun 	struct flexrm_ring *ring = chan->con_priv;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	/* Disable/inactivate ring */
1377*4882a593Smuzhiyun 	writel_relaxed(0x0, ring->regs + RING_CONTROL);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* Set ring flush state */
1380*4882a593Smuzhiyun 	timeout = 1000; /* timeout of 1s */
1381*4882a593Smuzhiyun 	writel_relaxed(BIT(CONTROL_FLUSH_SHIFT),
1382*4882a593Smuzhiyun 			ring->regs + RING_CONTROL);
1383*4882a593Smuzhiyun 	do {
1384*4882a593Smuzhiyun 		if (readl_relaxed(ring->regs + RING_FLUSH_DONE) &
1385*4882a593Smuzhiyun 		    FLUSH_DONE_MASK)
1386*4882a593Smuzhiyun 			break;
1387*4882a593Smuzhiyun 		mdelay(1);
1388*4882a593Smuzhiyun 	} while (--timeout);
1389*4882a593Smuzhiyun 	if (!timeout)
1390*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1391*4882a593Smuzhiyun 			"setting ring%d flush state timedout\n", ring->num);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	/* Clear ring flush state */
1394*4882a593Smuzhiyun 	timeout = 1000; /* timeout of 1s */
1395*4882a593Smuzhiyun 	writel_relaxed(0x0, ring->regs + RING_CONTROL);
1396*4882a593Smuzhiyun 	do {
1397*4882a593Smuzhiyun 		if (!(readl_relaxed(ring->regs + RING_FLUSH_DONE) &
1398*4882a593Smuzhiyun 		      FLUSH_DONE_MASK))
1399*4882a593Smuzhiyun 			break;
1400*4882a593Smuzhiyun 		mdelay(1);
1401*4882a593Smuzhiyun 	} while (--timeout);
1402*4882a593Smuzhiyun 	if (!timeout)
1403*4882a593Smuzhiyun 		dev_err(ring->mbox->dev,
1404*4882a593Smuzhiyun 			"clearing ring%d flush state timedout\n", ring->num);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/* Abort all in-flight requests */
1407*4882a593Smuzhiyun 	for (reqid = 0; reqid < RING_MAX_REQ_COUNT; reqid++) {
1408*4882a593Smuzhiyun 		msg = ring->requests[reqid];
1409*4882a593Smuzhiyun 		if (!msg)
1410*4882a593Smuzhiyun 			continue;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 		/* Release reqid for recycling */
1413*4882a593Smuzhiyun 		ring->requests[reqid] = NULL;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 		/* Unmap DMA mappings */
1416*4882a593Smuzhiyun 		flexrm_dma_unmap(ring->mbox->dev, msg);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 		/* Give-back message to mailbox client */
1419*4882a593Smuzhiyun 		msg->error = -EIO;
1420*4882a593Smuzhiyun 		mbox_chan_received_data(chan, msg);
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	/* Clear requests bitmap */
1424*4882a593Smuzhiyun 	bitmap_zero(ring->requests_bmap, RING_MAX_REQ_COUNT);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	/* Release IRQ */
1427*4882a593Smuzhiyun 	if (ring->irq_requested) {
1428*4882a593Smuzhiyun 		irq_set_affinity_hint(ring->irq, NULL);
1429*4882a593Smuzhiyun 		free_irq(ring->irq, ring);
1430*4882a593Smuzhiyun 		ring->irq_requested = false;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	/* Free-up completion descriptor ring */
1434*4882a593Smuzhiyun 	if (ring->cmpl_base) {
1435*4882a593Smuzhiyun 		dma_pool_free(ring->mbox->cmpl_pool,
1436*4882a593Smuzhiyun 			      ring->cmpl_base, ring->cmpl_dma_base);
1437*4882a593Smuzhiyun 		ring->cmpl_base = NULL;
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* Free-up BD descriptor ring */
1441*4882a593Smuzhiyun 	if (ring->bd_base) {
1442*4882a593Smuzhiyun 		dma_pool_free(ring->mbox->bd_pool,
1443*4882a593Smuzhiyun 			      ring->bd_base, ring->bd_dma_base);
1444*4882a593Smuzhiyun 		ring->bd_base = NULL;
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun static const struct mbox_chan_ops flexrm_mbox_chan_ops = {
1449*4882a593Smuzhiyun 	.send_data	= flexrm_send_data,
1450*4882a593Smuzhiyun 	.startup	= flexrm_startup,
1451*4882a593Smuzhiyun 	.shutdown	= flexrm_shutdown,
1452*4882a593Smuzhiyun 	.peek_data	= flexrm_peek_data,
1453*4882a593Smuzhiyun };
1454*4882a593Smuzhiyun 
flexrm_mbox_of_xlate(struct mbox_controller * cntlr,const struct of_phandle_args * pa)1455*4882a593Smuzhiyun static struct mbox_chan *flexrm_mbox_of_xlate(struct mbox_controller *cntlr,
1456*4882a593Smuzhiyun 					const struct of_phandle_args *pa)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	struct mbox_chan *chan;
1459*4882a593Smuzhiyun 	struct flexrm_ring *ring;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	if (pa->args_count < 3)
1462*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	if (pa->args[0] >= cntlr->num_chans)
1465*4882a593Smuzhiyun 		return ERR_PTR(-ENOENT);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	if (pa->args[1] > MSI_COUNT_MASK)
1468*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	if (pa->args[2] > MSI_TIMER_VAL_MASK)
1471*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	chan = &cntlr->chans[pa->args[0]];
1474*4882a593Smuzhiyun 	ring = chan->con_priv;
1475*4882a593Smuzhiyun 	ring->msi_count_threshold = pa->args[1];
1476*4882a593Smuzhiyun 	ring->msi_timer_val = pa->args[2];
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	return chan;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun /* ====== FlexRM platform driver ===== */
1482*4882a593Smuzhiyun 
flexrm_mbox_msi_write(struct msi_desc * desc,struct msi_msg * msg)1483*4882a593Smuzhiyun static void flexrm_mbox_msi_write(struct msi_desc *desc, struct msi_msg *msg)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	struct device *dev = msi_desc_to_dev(desc);
1486*4882a593Smuzhiyun 	struct flexrm_mbox *mbox = dev_get_drvdata(dev);
1487*4882a593Smuzhiyun 	struct flexrm_ring *ring = &mbox->rings[desc->platform.msi_index];
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	/* Configure per-Ring MSI registers */
1490*4882a593Smuzhiyun 	writel_relaxed(msg->address_lo, ring->regs + RING_MSI_ADDR_LS);
1491*4882a593Smuzhiyun 	writel_relaxed(msg->address_hi, ring->regs + RING_MSI_ADDR_MS);
1492*4882a593Smuzhiyun 	writel_relaxed(msg->data, ring->regs + RING_MSI_DATA_VALUE);
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun 
flexrm_mbox_probe(struct platform_device * pdev)1495*4882a593Smuzhiyun static int flexrm_mbox_probe(struct platform_device *pdev)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun 	int index, ret = 0;
1498*4882a593Smuzhiyun 	void __iomem *regs;
1499*4882a593Smuzhiyun 	void __iomem *regs_end;
1500*4882a593Smuzhiyun 	struct msi_desc *desc;
1501*4882a593Smuzhiyun 	struct resource *iomem;
1502*4882a593Smuzhiyun 	struct flexrm_ring *ring;
1503*4882a593Smuzhiyun 	struct flexrm_mbox *mbox;
1504*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	/* Allocate driver mailbox struct */
1507*4882a593Smuzhiyun 	mbox = devm_kzalloc(dev, sizeof(*mbox), GFP_KERNEL);
1508*4882a593Smuzhiyun 	if (!mbox) {
1509*4882a593Smuzhiyun 		ret = -ENOMEM;
1510*4882a593Smuzhiyun 		goto fail;
1511*4882a593Smuzhiyun 	}
1512*4882a593Smuzhiyun 	mbox->dev = dev;
1513*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mbox);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* Get resource for registers */
1516*4882a593Smuzhiyun 	iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1517*4882a593Smuzhiyun 	if (!iomem || (resource_size(iomem) < RING_REGS_SIZE)) {
1518*4882a593Smuzhiyun 		ret = -ENODEV;
1519*4882a593Smuzhiyun 		goto fail;
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/* Map registers of all rings */
1523*4882a593Smuzhiyun 	mbox->regs = devm_ioremap_resource(&pdev->dev, iomem);
1524*4882a593Smuzhiyun 	if (IS_ERR(mbox->regs)) {
1525*4882a593Smuzhiyun 		ret = PTR_ERR(mbox->regs);
1526*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to remap mailbox regs: %d\n", ret);
1527*4882a593Smuzhiyun 		goto fail;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 	regs_end = mbox->regs + resource_size(iomem);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/* Scan and count available rings */
1532*4882a593Smuzhiyun 	mbox->num_rings = 0;
1533*4882a593Smuzhiyun 	for (regs = mbox->regs; regs < regs_end; regs += RING_REGS_SIZE) {
1534*4882a593Smuzhiyun 		if (readl_relaxed(regs + RING_VER) == RING_VER_MAGIC)
1535*4882a593Smuzhiyun 			mbox->num_rings++;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 	if (!mbox->num_rings) {
1538*4882a593Smuzhiyun 		ret = -ENODEV;
1539*4882a593Smuzhiyun 		goto fail;
1540*4882a593Smuzhiyun 	}
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	/* Allocate driver ring structs */
1543*4882a593Smuzhiyun 	ring = devm_kcalloc(dev, mbox->num_rings, sizeof(*ring), GFP_KERNEL);
1544*4882a593Smuzhiyun 	if (!ring) {
1545*4882a593Smuzhiyun 		ret = -ENOMEM;
1546*4882a593Smuzhiyun 		goto fail;
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun 	mbox->rings = ring;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/* Initialize members of driver ring structs */
1551*4882a593Smuzhiyun 	regs = mbox->regs;
1552*4882a593Smuzhiyun 	for (index = 0; index < mbox->num_rings; index++) {
1553*4882a593Smuzhiyun 		ring = &mbox->rings[index];
1554*4882a593Smuzhiyun 		ring->num = index;
1555*4882a593Smuzhiyun 		ring->mbox = mbox;
1556*4882a593Smuzhiyun 		while ((regs < regs_end) &&
1557*4882a593Smuzhiyun 		       (readl_relaxed(regs + RING_VER) != RING_VER_MAGIC))
1558*4882a593Smuzhiyun 			regs += RING_REGS_SIZE;
1559*4882a593Smuzhiyun 		if (regs_end <= regs) {
1560*4882a593Smuzhiyun 			ret = -ENODEV;
1561*4882a593Smuzhiyun 			goto fail;
1562*4882a593Smuzhiyun 		}
1563*4882a593Smuzhiyun 		ring->regs = regs;
1564*4882a593Smuzhiyun 		regs += RING_REGS_SIZE;
1565*4882a593Smuzhiyun 		ring->irq = UINT_MAX;
1566*4882a593Smuzhiyun 		ring->irq_requested = false;
1567*4882a593Smuzhiyun 		ring->msi_timer_val = MSI_TIMER_VAL_MASK;
1568*4882a593Smuzhiyun 		ring->msi_count_threshold = 0x1;
1569*4882a593Smuzhiyun 		memset(ring->requests, 0, sizeof(ring->requests));
1570*4882a593Smuzhiyun 		ring->bd_base = NULL;
1571*4882a593Smuzhiyun 		ring->bd_dma_base = 0;
1572*4882a593Smuzhiyun 		ring->cmpl_base = NULL;
1573*4882a593Smuzhiyun 		ring->cmpl_dma_base = 0;
1574*4882a593Smuzhiyun 		atomic_set(&ring->msg_send_count, 0);
1575*4882a593Smuzhiyun 		atomic_set(&ring->msg_cmpl_count, 0);
1576*4882a593Smuzhiyun 		spin_lock_init(&ring->lock);
1577*4882a593Smuzhiyun 		bitmap_zero(ring->requests_bmap, RING_MAX_REQ_COUNT);
1578*4882a593Smuzhiyun 		ring->cmpl_read_offset = 0;
1579*4882a593Smuzhiyun 	}
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	/* FlexRM is capable of 40-bit physical addresses only */
1582*4882a593Smuzhiyun 	ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
1583*4882a593Smuzhiyun 	if (ret) {
1584*4882a593Smuzhiyun 		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
1585*4882a593Smuzhiyun 		if (ret)
1586*4882a593Smuzhiyun 			goto fail;
1587*4882a593Smuzhiyun 	}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	/* Create DMA pool for ring BD memory */
1590*4882a593Smuzhiyun 	mbox->bd_pool = dma_pool_create("bd", dev, RING_BD_SIZE,
1591*4882a593Smuzhiyun 					1 << RING_BD_ALIGN_ORDER, 0);
1592*4882a593Smuzhiyun 	if (!mbox->bd_pool) {
1593*4882a593Smuzhiyun 		ret = -ENOMEM;
1594*4882a593Smuzhiyun 		goto fail;
1595*4882a593Smuzhiyun 	}
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	/* Create DMA pool for ring completion memory */
1598*4882a593Smuzhiyun 	mbox->cmpl_pool = dma_pool_create("cmpl", dev, RING_CMPL_SIZE,
1599*4882a593Smuzhiyun 					  1 << RING_CMPL_ALIGN_ORDER, 0);
1600*4882a593Smuzhiyun 	if (!mbox->cmpl_pool) {
1601*4882a593Smuzhiyun 		ret = -ENOMEM;
1602*4882a593Smuzhiyun 		goto fail_destroy_bd_pool;
1603*4882a593Smuzhiyun 	}
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	/* Allocate platform MSIs for each ring */
1606*4882a593Smuzhiyun 	ret = platform_msi_domain_alloc_irqs(dev, mbox->num_rings,
1607*4882a593Smuzhiyun 						flexrm_mbox_msi_write);
1608*4882a593Smuzhiyun 	if (ret)
1609*4882a593Smuzhiyun 		goto fail_destroy_cmpl_pool;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	/* Save alloced IRQ numbers for each ring */
1612*4882a593Smuzhiyun 	for_each_msi_entry(desc, dev) {
1613*4882a593Smuzhiyun 		ring = &mbox->rings[desc->platform.msi_index];
1614*4882a593Smuzhiyun 		ring->irq = desc->irq;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/* Check availability of debugfs */
1618*4882a593Smuzhiyun 	if (!debugfs_initialized())
1619*4882a593Smuzhiyun 		goto skip_debugfs;
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	/* Create debugfs root entry */
1622*4882a593Smuzhiyun 	mbox->root = debugfs_create_dir(dev_name(mbox->dev), NULL);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	/* Create debugfs config entry */
1625*4882a593Smuzhiyun 	debugfs_create_devm_seqfile(mbox->dev, "config", mbox->root,
1626*4882a593Smuzhiyun 				    flexrm_debugfs_conf_show);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* Create debugfs stats entry */
1629*4882a593Smuzhiyun 	debugfs_create_devm_seqfile(mbox->dev, "stats", mbox->root,
1630*4882a593Smuzhiyun 				    flexrm_debugfs_stats_show);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun skip_debugfs:
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	/* Initialize mailbox controller */
1635*4882a593Smuzhiyun 	mbox->controller.txdone_irq = false;
1636*4882a593Smuzhiyun 	mbox->controller.txdone_poll = false;
1637*4882a593Smuzhiyun 	mbox->controller.ops = &flexrm_mbox_chan_ops;
1638*4882a593Smuzhiyun 	mbox->controller.dev = dev;
1639*4882a593Smuzhiyun 	mbox->controller.num_chans = mbox->num_rings;
1640*4882a593Smuzhiyun 	mbox->controller.of_xlate = flexrm_mbox_of_xlate;
1641*4882a593Smuzhiyun 	mbox->controller.chans = devm_kcalloc(dev, mbox->num_rings,
1642*4882a593Smuzhiyun 				sizeof(*mbox->controller.chans), GFP_KERNEL);
1643*4882a593Smuzhiyun 	if (!mbox->controller.chans) {
1644*4882a593Smuzhiyun 		ret = -ENOMEM;
1645*4882a593Smuzhiyun 		goto fail_free_debugfs_root;
1646*4882a593Smuzhiyun 	}
1647*4882a593Smuzhiyun 	for (index = 0; index < mbox->num_rings; index++)
1648*4882a593Smuzhiyun 		mbox->controller.chans[index].con_priv = &mbox->rings[index];
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	/* Register mailbox controller */
1651*4882a593Smuzhiyun 	ret = devm_mbox_controller_register(dev, &mbox->controller);
1652*4882a593Smuzhiyun 	if (ret)
1653*4882a593Smuzhiyun 		goto fail_free_debugfs_root;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	dev_info(dev, "registered flexrm mailbox with %d channels\n",
1656*4882a593Smuzhiyun 			mbox->controller.num_chans);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	return 0;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun fail_free_debugfs_root:
1661*4882a593Smuzhiyun 	debugfs_remove_recursive(mbox->root);
1662*4882a593Smuzhiyun 	platform_msi_domain_free_irqs(dev);
1663*4882a593Smuzhiyun fail_destroy_cmpl_pool:
1664*4882a593Smuzhiyun 	dma_pool_destroy(mbox->cmpl_pool);
1665*4882a593Smuzhiyun fail_destroy_bd_pool:
1666*4882a593Smuzhiyun 	dma_pool_destroy(mbox->bd_pool);
1667*4882a593Smuzhiyun fail:
1668*4882a593Smuzhiyun 	return ret;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun 
flexrm_mbox_remove(struct platform_device * pdev)1671*4882a593Smuzhiyun static int flexrm_mbox_remove(struct platform_device *pdev)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1674*4882a593Smuzhiyun 	struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	debugfs_remove_recursive(mbox->root);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	platform_msi_domain_free_irqs(dev);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	dma_pool_destroy(mbox->cmpl_pool);
1681*4882a593Smuzhiyun 	dma_pool_destroy(mbox->bd_pool);
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	return 0;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun static const struct of_device_id flexrm_mbox_of_match[] = {
1687*4882a593Smuzhiyun 	{ .compatible = "brcm,iproc-flexrm-mbox", },
1688*4882a593Smuzhiyun 	{},
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, flexrm_mbox_of_match);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun static struct platform_driver flexrm_mbox_driver = {
1693*4882a593Smuzhiyun 	.driver = {
1694*4882a593Smuzhiyun 		.name = "brcm-flexrm-mbox",
1695*4882a593Smuzhiyun 		.of_match_table = flexrm_mbox_of_match,
1696*4882a593Smuzhiyun 	},
1697*4882a593Smuzhiyun 	.probe		= flexrm_mbox_probe,
1698*4882a593Smuzhiyun 	.remove		= flexrm_mbox_remove,
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun module_platform_driver(flexrm_mbox_driver);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun MODULE_AUTHOR("Anup Patel <anup.patel@broadcom.com>");
1703*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom FlexRM mailbox driver");
1704*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1705