1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013-2015 Fujitsu Semiconductor Ltd.
4*4882a593Smuzhiyun * Copyright (C) 2015 Linaro Ltd.
5*4882a593Smuzhiyun * Author: Jassi Brar <jaswinder.singh@linaro.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/amba/bus.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/mailbox_controller.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define INTR_STAT_OFS 0x0
17*4882a593Smuzhiyun #define INTR_SET_OFS 0x8
18*4882a593Smuzhiyun #define INTR_CLR_OFS 0x10
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MHU_LP_OFFSET 0x0
21*4882a593Smuzhiyun #define MHU_HP_OFFSET 0x20
22*4882a593Smuzhiyun #define MHU_SEC_OFFSET 0x200
23*4882a593Smuzhiyun #define TX_REG_OFFSET 0x100
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MHU_CHANS 3
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct mhu_link {
28*4882a593Smuzhiyun unsigned irq;
29*4882a593Smuzhiyun void __iomem *tx_reg;
30*4882a593Smuzhiyun void __iomem *rx_reg;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct arm_mhu {
34*4882a593Smuzhiyun void __iomem *base;
35*4882a593Smuzhiyun struct mhu_link mlink[MHU_CHANS];
36*4882a593Smuzhiyun struct mbox_chan chan[MHU_CHANS];
37*4882a593Smuzhiyun struct mbox_controller mbox;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
mhu_rx_interrupt(int irq,void * p)40*4882a593Smuzhiyun static irqreturn_t mhu_rx_interrupt(int irq, void *p)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct mbox_chan *chan = p;
43*4882a593Smuzhiyun struct mhu_link *mlink = chan->con_priv;
44*4882a593Smuzhiyun u32 val;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun val = readl_relaxed(mlink->rx_reg + INTR_STAT_OFS);
47*4882a593Smuzhiyun if (!val)
48*4882a593Smuzhiyun return IRQ_NONE;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun mbox_chan_received_data(chan, (void *)&val);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun writel_relaxed(val, mlink->rx_reg + INTR_CLR_OFS);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return IRQ_HANDLED;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
mhu_last_tx_done(struct mbox_chan * chan)57*4882a593Smuzhiyun static bool mhu_last_tx_done(struct mbox_chan *chan)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct mhu_link *mlink = chan->con_priv;
60*4882a593Smuzhiyun u32 val = readl_relaxed(mlink->tx_reg + INTR_STAT_OFS);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return (val == 0);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
mhu_send_data(struct mbox_chan * chan,void * data)65*4882a593Smuzhiyun static int mhu_send_data(struct mbox_chan *chan, void *data)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct mhu_link *mlink = chan->con_priv;
68*4882a593Smuzhiyun u32 *arg = data;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun writel_relaxed(*arg, mlink->tx_reg + INTR_SET_OFS);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
mhu_startup(struct mbox_chan * chan)75*4882a593Smuzhiyun static int mhu_startup(struct mbox_chan *chan)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct mhu_link *mlink = chan->con_priv;
78*4882a593Smuzhiyun u32 val;
79*4882a593Smuzhiyun int ret;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun val = readl_relaxed(mlink->tx_reg + INTR_STAT_OFS);
82*4882a593Smuzhiyun writel_relaxed(val, mlink->tx_reg + INTR_CLR_OFS);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun ret = request_irq(mlink->irq, mhu_rx_interrupt,
85*4882a593Smuzhiyun IRQF_SHARED, "mhu_link", chan);
86*4882a593Smuzhiyun if (ret) {
87*4882a593Smuzhiyun dev_err(chan->mbox->dev,
88*4882a593Smuzhiyun "Unable to acquire IRQ %d\n", mlink->irq);
89*4882a593Smuzhiyun return ret;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
mhu_shutdown(struct mbox_chan * chan)95*4882a593Smuzhiyun static void mhu_shutdown(struct mbox_chan *chan)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct mhu_link *mlink = chan->con_priv;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun free_irq(mlink->irq, chan);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct mbox_chan_ops mhu_ops = {
103*4882a593Smuzhiyun .send_data = mhu_send_data,
104*4882a593Smuzhiyun .startup = mhu_startup,
105*4882a593Smuzhiyun .shutdown = mhu_shutdown,
106*4882a593Smuzhiyun .last_tx_done = mhu_last_tx_done,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
mhu_probe(struct amba_device * adev,const struct amba_id * id)109*4882a593Smuzhiyun static int mhu_probe(struct amba_device *adev, const struct amba_id *id)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun int i, err;
112*4882a593Smuzhiyun struct arm_mhu *mhu;
113*4882a593Smuzhiyun struct device *dev = &adev->dev;
114*4882a593Smuzhiyun int mhu_reg[MHU_CHANS] = {MHU_LP_OFFSET, MHU_HP_OFFSET, MHU_SEC_OFFSET};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (!of_device_is_compatible(dev->of_node, "arm,mhu"))
117*4882a593Smuzhiyun return -ENODEV;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Allocate memory for device */
120*4882a593Smuzhiyun mhu = devm_kzalloc(dev, sizeof(*mhu), GFP_KERNEL);
121*4882a593Smuzhiyun if (!mhu)
122*4882a593Smuzhiyun return -ENOMEM;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun mhu->base = devm_ioremap_resource(dev, &adev->res);
125*4882a593Smuzhiyun if (IS_ERR(mhu->base)) {
126*4882a593Smuzhiyun dev_err(dev, "ioremap failed\n");
127*4882a593Smuzhiyun return PTR_ERR(mhu->base);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun for (i = 0; i < MHU_CHANS; i++) {
131*4882a593Smuzhiyun mhu->chan[i].con_priv = &mhu->mlink[i];
132*4882a593Smuzhiyun mhu->mlink[i].irq = adev->irq[i];
133*4882a593Smuzhiyun mhu->mlink[i].rx_reg = mhu->base + mhu_reg[i];
134*4882a593Smuzhiyun mhu->mlink[i].tx_reg = mhu->mlink[i].rx_reg + TX_REG_OFFSET;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun mhu->mbox.dev = dev;
138*4882a593Smuzhiyun mhu->mbox.chans = &mhu->chan[0];
139*4882a593Smuzhiyun mhu->mbox.num_chans = MHU_CHANS;
140*4882a593Smuzhiyun mhu->mbox.ops = &mhu_ops;
141*4882a593Smuzhiyun mhu->mbox.txdone_irq = false;
142*4882a593Smuzhiyun mhu->mbox.txdone_poll = true;
143*4882a593Smuzhiyun mhu->mbox.txpoll_period = 1;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun amba_set_drvdata(adev, mhu);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun err = devm_mbox_controller_register(dev, &mhu->mbox);
148*4882a593Smuzhiyun if (err) {
149*4882a593Smuzhiyun dev_err(dev, "Failed to register mailboxes %d\n", err);
150*4882a593Smuzhiyun return err;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun dev_info(dev, "ARM MHU Mailbox registered\n");
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct amba_id mhu_ids[] = {
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun .id = 0x1bb098,
160*4882a593Smuzhiyun .mask = 0xffffff,
161*4882a593Smuzhiyun },
162*4882a593Smuzhiyun { 0, 0 },
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun MODULE_DEVICE_TABLE(amba, mhu_ids);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct amba_driver arm_mhu_driver = {
167*4882a593Smuzhiyun .drv = {
168*4882a593Smuzhiyun .name = "mhu",
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun .id_table = mhu_ids,
171*4882a593Smuzhiyun .probe = mhu_probe,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun module_amba_driver(arm_mhu_driver);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
176*4882a593Smuzhiyun MODULE_DESCRIPTION("ARM MHU Driver");
177*4882a593Smuzhiyun MODULE_AUTHOR("Jassi Brar <jassisinghbrar@gmail.com>");
178