1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * mISDNinfineon.c
4*4882a593Smuzhiyun * Support for cards based on following Infineon ISDN chipsets
5*4882a593Smuzhiyun * - ISAC + HSCX
6*4882a593Smuzhiyun * - IPAC and IPAC-X
7*4882a593Smuzhiyun * - ISAC-SX + HSCX
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Supported cards:
10*4882a593Smuzhiyun * - Dialogic Diva 2.0
11*4882a593Smuzhiyun * - Dialogic Diva 2.0U
12*4882a593Smuzhiyun * - Dialogic Diva 2.01
13*4882a593Smuzhiyun * - Dialogic Diva 2.02
14*4882a593Smuzhiyun * - Sedlbauer Speedwin
15*4882a593Smuzhiyun * - HST Saphir3
16*4882a593Smuzhiyun * - Develo (former ELSA) Microlink PCI (Quickstep 1000)
17*4882a593Smuzhiyun * - Develo (former ELSA) Quickstep 3000
18*4882a593Smuzhiyun * - Berkom Scitel BRIX Quadro
19*4882a593Smuzhiyun * - Dr.Neuhaus (Sagem) Niccy
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Author Karsten Keil <keil@isdn4linux.de>
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Copyright 2009 by Karsten Keil <keil@isdn4linux.de>
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/interrupt.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/pci.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/mISDNhw.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun #include "ipac.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define INFINEON_REV "1.0"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static int inf_cnt;
37*4882a593Smuzhiyun static u32 debug;
38*4882a593Smuzhiyun static u32 irqloops = 4;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun enum inf_types {
41*4882a593Smuzhiyun INF_NONE,
42*4882a593Smuzhiyun INF_DIVA20,
43*4882a593Smuzhiyun INF_DIVA20U,
44*4882a593Smuzhiyun INF_DIVA201,
45*4882a593Smuzhiyun INF_DIVA202,
46*4882a593Smuzhiyun INF_SPEEDWIN,
47*4882a593Smuzhiyun INF_SAPHIR3,
48*4882a593Smuzhiyun INF_QS1000,
49*4882a593Smuzhiyun INF_QS3000,
50*4882a593Smuzhiyun INF_NICCY,
51*4882a593Smuzhiyun INF_SCT_1,
52*4882a593Smuzhiyun INF_SCT_2,
53*4882a593Smuzhiyun INF_SCT_3,
54*4882a593Smuzhiyun INF_SCT_4,
55*4882a593Smuzhiyun INF_GAZEL_R685,
56*4882a593Smuzhiyun INF_GAZEL_R753
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun enum addr_mode {
60*4882a593Smuzhiyun AM_NONE = 0,
61*4882a593Smuzhiyun AM_IO,
62*4882a593Smuzhiyun AM_MEMIO,
63*4882a593Smuzhiyun AM_IND_IO,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct inf_cinfo {
67*4882a593Smuzhiyun enum inf_types typ;
68*4882a593Smuzhiyun const char *full;
69*4882a593Smuzhiyun const char *name;
70*4882a593Smuzhiyun enum addr_mode cfg_mode;
71*4882a593Smuzhiyun enum addr_mode addr_mode;
72*4882a593Smuzhiyun u8 cfg_bar;
73*4882a593Smuzhiyun u8 addr_bar;
74*4882a593Smuzhiyun void *irqfunc;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct _ioaddr {
78*4882a593Smuzhiyun enum addr_mode mode;
79*4882a593Smuzhiyun union {
80*4882a593Smuzhiyun void __iomem *p;
81*4882a593Smuzhiyun struct _ioport io;
82*4882a593Smuzhiyun } a;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct _iohandle {
86*4882a593Smuzhiyun enum addr_mode mode;
87*4882a593Smuzhiyun resource_size_t size;
88*4882a593Smuzhiyun resource_size_t start;
89*4882a593Smuzhiyun void __iomem *p;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct inf_hw {
93*4882a593Smuzhiyun struct list_head list;
94*4882a593Smuzhiyun struct pci_dev *pdev;
95*4882a593Smuzhiyun const struct inf_cinfo *ci;
96*4882a593Smuzhiyun char name[MISDN_MAX_IDLEN];
97*4882a593Smuzhiyun u32 irq;
98*4882a593Smuzhiyun u32 irqcnt;
99*4882a593Smuzhiyun struct _iohandle cfg;
100*4882a593Smuzhiyun struct _iohandle addr;
101*4882a593Smuzhiyun struct _ioaddr isac;
102*4882a593Smuzhiyun struct _ioaddr hscx;
103*4882a593Smuzhiyun spinlock_t lock; /* HW access lock */
104*4882a593Smuzhiyun struct ipac_hw ipac;
105*4882a593Smuzhiyun struct inf_hw *sc[3]; /* slave cards */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define PCI_SUBVENDOR_HST_SAPHIR3 0x52
110*4882a593Smuzhiyun #define PCI_SUBVENDOR_SEDLBAUER_PCI 0x53
111*4882a593Smuzhiyun #define PCI_SUB_ID_SEDLBAUER 0x01
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct pci_device_id infineon_ids[] = {
114*4882a593Smuzhiyun { PCI_VDEVICE(EICON, PCI_DEVICE_ID_EICON_DIVA20), INF_DIVA20 },
115*4882a593Smuzhiyun { PCI_VDEVICE(EICON, PCI_DEVICE_ID_EICON_DIVA20_U), INF_DIVA20U },
116*4882a593Smuzhiyun { PCI_VDEVICE(EICON, PCI_DEVICE_ID_EICON_DIVA201), INF_DIVA201 },
117*4882a593Smuzhiyun { PCI_VDEVICE(EICON, PCI_DEVICE_ID_EICON_DIVA202), INF_DIVA202 },
118*4882a593Smuzhiyun { PCI_VENDOR_ID_TIGERJET, PCI_DEVICE_ID_TIGERJET_100,
119*4882a593Smuzhiyun PCI_SUBVENDOR_SEDLBAUER_PCI, PCI_SUB_ID_SEDLBAUER, 0, 0,
120*4882a593Smuzhiyun INF_SPEEDWIN },
121*4882a593Smuzhiyun { PCI_VENDOR_ID_TIGERJET, PCI_DEVICE_ID_TIGERJET_100,
122*4882a593Smuzhiyun PCI_SUBVENDOR_HST_SAPHIR3, PCI_SUB_ID_SEDLBAUER, 0, 0, INF_SAPHIR3 },
123*4882a593Smuzhiyun { PCI_VDEVICE(ELSA, PCI_DEVICE_ID_ELSA_MICROLINK), INF_QS1000 },
124*4882a593Smuzhiyun { PCI_VDEVICE(ELSA, PCI_DEVICE_ID_ELSA_QS3000), INF_QS3000 },
125*4882a593Smuzhiyun { PCI_VDEVICE(SATSAGEM, PCI_DEVICE_ID_SATSAGEM_NICCY), INF_NICCY },
126*4882a593Smuzhiyun { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
127*4882a593Smuzhiyun PCI_VENDOR_ID_BERKOM, PCI_DEVICE_ID_BERKOM_SCITEL_QUADRO, 0, 0,
128*4882a593Smuzhiyun INF_SCT_1 },
129*4882a593Smuzhiyun { PCI_VDEVICE(PLX, PCI_DEVICE_ID_PLX_R685), INF_GAZEL_R685 },
130*4882a593Smuzhiyun { PCI_VDEVICE(PLX, PCI_DEVICE_ID_PLX_R753), INF_GAZEL_R753 },
131*4882a593Smuzhiyun { PCI_VDEVICE(PLX, PCI_DEVICE_ID_PLX_DJINN_ITOO), INF_GAZEL_R753 },
132*4882a593Smuzhiyun { PCI_VDEVICE(PLX, PCI_DEVICE_ID_PLX_OLITEC), INF_GAZEL_R753 },
133*4882a593Smuzhiyun { }
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, infineon_ids);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* PCI interface specific defines */
138*4882a593Smuzhiyun /* Diva 2.0/2.0U */
139*4882a593Smuzhiyun #define DIVA_HSCX_PORT 0x00
140*4882a593Smuzhiyun #define DIVA_HSCX_ALE 0x04
141*4882a593Smuzhiyun #define DIVA_ISAC_PORT 0x08
142*4882a593Smuzhiyun #define DIVA_ISAC_ALE 0x0C
143*4882a593Smuzhiyun #define DIVA_PCI_CTRL 0x10
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* DIVA_PCI_CTRL bits */
146*4882a593Smuzhiyun #define DIVA_IRQ_BIT 0x01
147*4882a593Smuzhiyun #define DIVA_RESET_BIT 0x08
148*4882a593Smuzhiyun #define DIVA_EEPROM_CLK 0x40
149*4882a593Smuzhiyun #define DIVA_LED_A 0x10
150*4882a593Smuzhiyun #define DIVA_LED_B 0x20
151*4882a593Smuzhiyun #define DIVA_IRQ_CLR 0x80
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Diva 2.01/2.02 */
154*4882a593Smuzhiyun /* Siemens PITA */
155*4882a593Smuzhiyun #define PITA_ICR_REG 0x00
156*4882a593Smuzhiyun #define PITA_INT0_STATUS 0x02
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define PITA_MISC_REG 0x1c
159*4882a593Smuzhiyun #define PITA_PARA_SOFTRESET 0x01000000
160*4882a593Smuzhiyun #define PITA_SER_SOFTRESET 0x02000000
161*4882a593Smuzhiyun #define PITA_PARA_MPX_MODE 0x04000000
162*4882a593Smuzhiyun #define PITA_INT0_ENABLE 0x00020000
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* TIGER 100 Registers */
165*4882a593Smuzhiyun #define TIGER_RESET_ADDR 0x00
166*4882a593Smuzhiyun #define TIGER_EXTERN_RESET 0x01
167*4882a593Smuzhiyun #define TIGER_AUX_CTRL 0x02
168*4882a593Smuzhiyun #define TIGER_AUX_DATA 0x03
169*4882a593Smuzhiyun #define TIGER_AUX_IRQMASK 0x05
170*4882a593Smuzhiyun #define TIGER_AUX_STATUS 0x07
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Tiger AUX BITs */
173*4882a593Smuzhiyun #define TIGER_IOMASK 0xdd /* 1 and 5 are inputs */
174*4882a593Smuzhiyun #define TIGER_IRQ_BIT 0x02
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define TIGER_IPAC_ALE 0xC0
177*4882a593Smuzhiyun #define TIGER_IPAC_PORT 0xC8
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* ELSA (now Develo) PCI cards */
180*4882a593Smuzhiyun #define ELSA_IRQ_ADDR 0x4c
181*4882a593Smuzhiyun #define ELSA_IRQ_MASK 0x04
182*4882a593Smuzhiyun #define QS1000_IRQ_OFF 0x01
183*4882a593Smuzhiyun #define QS3000_IRQ_OFF 0x03
184*4882a593Smuzhiyun #define QS1000_IRQ_ON 0x41
185*4882a593Smuzhiyun #define QS3000_IRQ_ON 0x43
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* Dr Neuhaus/Sagem Niccy */
188*4882a593Smuzhiyun #define NICCY_ISAC_PORT 0x00
189*4882a593Smuzhiyun #define NICCY_HSCX_PORT 0x01
190*4882a593Smuzhiyun #define NICCY_ISAC_ALE 0x02
191*4882a593Smuzhiyun #define NICCY_HSCX_ALE 0x03
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define NICCY_IRQ_CTRL_REG 0x38
194*4882a593Smuzhiyun #define NICCY_IRQ_ENABLE 0x001f00
195*4882a593Smuzhiyun #define NICCY_IRQ_DISABLE 0xff0000
196*4882a593Smuzhiyun #define NICCY_IRQ_BIT 0x800000
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Scitel PLX */
200*4882a593Smuzhiyun #define SCT_PLX_IRQ_ADDR 0x4c
201*4882a593Smuzhiyun #define SCT_PLX_RESET_ADDR 0x50
202*4882a593Smuzhiyun #define SCT_PLX_IRQ_ENABLE 0x41
203*4882a593Smuzhiyun #define SCT_PLX_RESET_BIT 0x04
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Gazel */
206*4882a593Smuzhiyun #define GAZEL_IPAC_DATA_PORT 0x04
207*4882a593Smuzhiyun /* Gazel PLX */
208*4882a593Smuzhiyun #define GAZEL_CNTRL 0x50
209*4882a593Smuzhiyun #define GAZEL_RESET 0x04
210*4882a593Smuzhiyun #define GAZEL_RESET_9050 0x40000000
211*4882a593Smuzhiyun #define GAZEL_INCSR 0x4C
212*4882a593Smuzhiyun #define GAZEL_ISAC_EN 0x08
213*4882a593Smuzhiyun #define GAZEL_INT_ISAC 0x20
214*4882a593Smuzhiyun #define GAZEL_HSCX_EN 0x01
215*4882a593Smuzhiyun #define GAZEL_INT_HSCX 0x04
216*4882a593Smuzhiyun #define GAZEL_PCI_EN 0x40
217*4882a593Smuzhiyun #define GAZEL_IPAC_EN 0x03
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static LIST_HEAD(Cards);
221*4882a593Smuzhiyun static DEFINE_RWLOCK(card_lock); /* protect Cards */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static void
_set_debug(struct inf_hw * card)224*4882a593Smuzhiyun _set_debug(struct inf_hw *card)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun card->ipac.isac.dch.debug = debug;
227*4882a593Smuzhiyun card->ipac.hscx[0].bch.debug = debug;
228*4882a593Smuzhiyun card->ipac.hscx[1].bch.debug = debug;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static int
set_debug(const char * val,const struct kernel_param * kp)232*4882a593Smuzhiyun set_debug(const char *val, const struct kernel_param *kp)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun int ret;
235*4882a593Smuzhiyun struct inf_hw *card;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun ret = param_set_uint(val, kp);
238*4882a593Smuzhiyun if (!ret) {
239*4882a593Smuzhiyun read_lock(&card_lock);
240*4882a593Smuzhiyun list_for_each_entry(card, &Cards, list)
241*4882a593Smuzhiyun _set_debug(card);
242*4882a593Smuzhiyun read_unlock(&card_lock);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun MODULE_AUTHOR("Karsten Keil");
248*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
249*4882a593Smuzhiyun MODULE_VERSION(INFINEON_REV);
250*4882a593Smuzhiyun module_param_call(debug, set_debug, param_get_uint, &debug, S_IRUGO | S_IWUSR);
251*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "infineon debug mask");
252*4882a593Smuzhiyun module_param(irqloops, uint, S_IRUGO | S_IWUSR);
253*4882a593Smuzhiyun MODULE_PARM_DESC(irqloops, "infineon maximal irqloops (default 4)");
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Interface functions */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun IOFUNC_IO(ISAC, inf_hw, isac.a.io)
258*4882a593Smuzhiyun IOFUNC_IO(IPAC, inf_hw, hscx.a.io)
259*4882a593Smuzhiyun IOFUNC_IND(ISAC, inf_hw, isac.a.io)
260*4882a593Smuzhiyun IOFUNC_IND(IPAC, inf_hw, hscx.a.io)
261*4882a593Smuzhiyun IOFUNC_MEMIO(ISAC, inf_hw, u32, isac.a.p)
262*4882a593Smuzhiyun IOFUNC_MEMIO(IPAC, inf_hw, u32, hscx.a.p)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static irqreturn_t
diva_irq(int intno,void * dev_id)265*4882a593Smuzhiyun diva_irq(int intno, void *dev_id)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
268*4882a593Smuzhiyun u8 val;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun spin_lock(&hw->lock);
271*4882a593Smuzhiyun val = inb((u32)hw->cfg.start + DIVA_PCI_CTRL);
272*4882a593Smuzhiyun if (!(val & DIVA_IRQ_BIT)) { /* for us or shared ? */
273*4882a593Smuzhiyun spin_unlock(&hw->lock);
274*4882a593Smuzhiyun return IRQ_NONE; /* shared */
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun hw->irqcnt++;
277*4882a593Smuzhiyun mISDNipac_irq(&hw->ipac, irqloops);
278*4882a593Smuzhiyun spin_unlock(&hw->lock);
279*4882a593Smuzhiyun return IRQ_HANDLED;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static irqreturn_t
diva20x_irq(int intno,void * dev_id)283*4882a593Smuzhiyun diva20x_irq(int intno, void *dev_id)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
286*4882a593Smuzhiyun u8 val;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun spin_lock(&hw->lock);
289*4882a593Smuzhiyun val = readb(hw->cfg.p);
290*4882a593Smuzhiyun if (!(val & PITA_INT0_STATUS)) { /* for us or shared ? */
291*4882a593Smuzhiyun spin_unlock(&hw->lock);
292*4882a593Smuzhiyun return IRQ_NONE; /* shared */
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun hw->irqcnt++;
295*4882a593Smuzhiyun mISDNipac_irq(&hw->ipac, irqloops);
296*4882a593Smuzhiyun writeb(PITA_INT0_STATUS, hw->cfg.p); /* ACK PITA INT0 */
297*4882a593Smuzhiyun spin_unlock(&hw->lock);
298*4882a593Smuzhiyun return IRQ_HANDLED;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static irqreturn_t
tiger_irq(int intno,void * dev_id)302*4882a593Smuzhiyun tiger_irq(int intno, void *dev_id)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
305*4882a593Smuzhiyun u8 val;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun spin_lock(&hw->lock);
308*4882a593Smuzhiyun val = inb((u32)hw->cfg.start + TIGER_AUX_STATUS);
309*4882a593Smuzhiyun if (val & TIGER_IRQ_BIT) { /* for us or shared ? */
310*4882a593Smuzhiyun spin_unlock(&hw->lock);
311*4882a593Smuzhiyun return IRQ_NONE; /* shared */
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun hw->irqcnt++;
314*4882a593Smuzhiyun mISDNipac_irq(&hw->ipac, irqloops);
315*4882a593Smuzhiyun spin_unlock(&hw->lock);
316*4882a593Smuzhiyun return IRQ_HANDLED;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static irqreturn_t
elsa_irq(int intno,void * dev_id)320*4882a593Smuzhiyun elsa_irq(int intno, void *dev_id)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
323*4882a593Smuzhiyun u8 val;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun spin_lock(&hw->lock);
326*4882a593Smuzhiyun val = inb((u32)hw->cfg.start + ELSA_IRQ_ADDR);
327*4882a593Smuzhiyun if (!(val & ELSA_IRQ_MASK)) {
328*4882a593Smuzhiyun spin_unlock(&hw->lock);
329*4882a593Smuzhiyun return IRQ_NONE; /* shared */
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun hw->irqcnt++;
332*4882a593Smuzhiyun mISDNipac_irq(&hw->ipac, irqloops);
333*4882a593Smuzhiyun spin_unlock(&hw->lock);
334*4882a593Smuzhiyun return IRQ_HANDLED;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static irqreturn_t
niccy_irq(int intno,void * dev_id)338*4882a593Smuzhiyun niccy_irq(int intno, void *dev_id)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
341*4882a593Smuzhiyun u32 val;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun spin_lock(&hw->lock);
344*4882a593Smuzhiyun val = inl((u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
345*4882a593Smuzhiyun if (!(val & NICCY_IRQ_BIT)) { /* for us or shared ? */
346*4882a593Smuzhiyun spin_unlock(&hw->lock);
347*4882a593Smuzhiyun return IRQ_NONE; /* shared */
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
350*4882a593Smuzhiyun hw->irqcnt++;
351*4882a593Smuzhiyun mISDNipac_irq(&hw->ipac, irqloops);
352*4882a593Smuzhiyun spin_unlock(&hw->lock);
353*4882a593Smuzhiyun return IRQ_HANDLED;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static irqreturn_t
gazel_irq(int intno,void * dev_id)357*4882a593Smuzhiyun gazel_irq(int intno, void *dev_id)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
360*4882a593Smuzhiyun irqreturn_t ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun spin_lock(&hw->lock);
363*4882a593Smuzhiyun ret = mISDNipac_irq(&hw->ipac, irqloops);
364*4882a593Smuzhiyun spin_unlock(&hw->lock);
365*4882a593Smuzhiyun return ret;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static irqreturn_t
ipac_irq(int intno,void * dev_id)369*4882a593Smuzhiyun ipac_irq(int intno, void *dev_id)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct inf_hw *hw = dev_id;
372*4882a593Smuzhiyun u8 val;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun spin_lock(&hw->lock);
375*4882a593Smuzhiyun val = hw->ipac.read_reg(hw, IPAC_ISTA);
376*4882a593Smuzhiyun if (!(val & 0x3f)) {
377*4882a593Smuzhiyun spin_unlock(&hw->lock);
378*4882a593Smuzhiyun return IRQ_NONE; /* shared */
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun hw->irqcnt++;
381*4882a593Smuzhiyun mISDNipac_irq(&hw->ipac, irqloops);
382*4882a593Smuzhiyun spin_unlock(&hw->lock);
383*4882a593Smuzhiyun return IRQ_HANDLED;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static void
enable_hwirq(struct inf_hw * hw)387*4882a593Smuzhiyun enable_hwirq(struct inf_hw *hw)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun u16 w;
390*4882a593Smuzhiyun u32 val;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun switch (hw->ci->typ) {
393*4882a593Smuzhiyun case INF_DIVA201:
394*4882a593Smuzhiyun case INF_DIVA202:
395*4882a593Smuzhiyun writel(PITA_INT0_ENABLE, hw->cfg.p);
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun case INF_SPEEDWIN:
398*4882a593Smuzhiyun case INF_SAPHIR3:
399*4882a593Smuzhiyun outb(TIGER_IRQ_BIT, (u32)hw->cfg.start + TIGER_AUX_IRQMASK);
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun case INF_QS1000:
402*4882a593Smuzhiyun outb(QS1000_IRQ_ON, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun case INF_QS3000:
405*4882a593Smuzhiyun outb(QS3000_IRQ_ON, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun case INF_NICCY:
408*4882a593Smuzhiyun val = inl((u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
409*4882a593Smuzhiyun val |= NICCY_IRQ_ENABLE;
410*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun case INF_SCT_1:
413*4882a593Smuzhiyun w = inw((u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
414*4882a593Smuzhiyun w |= SCT_PLX_IRQ_ENABLE;
415*4882a593Smuzhiyun outw(w, (u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun case INF_GAZEL_R685:
418*4882a593Smuzhiyun outb(GAZEL_ISAC_EN + GAZEL_HSCX_EN + GAZEL_PCI_EN,
419*4882a593Smuzhiyun (u32)hw->cfg.start + GAZEL_INCSR);
420*4882a593Smuzhiyun break;
421*4882a593Smuzhiyun case INF_GAZEL_R753:
422*4882a593Smuzhiyun outb(GAZEL_IPAC_EN + GAZEL_PCI_EN,
423*4882a593Smuzhiyun (u32)hw->cfg.start + GAZEL_INCSR);
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun default:
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static void
disable_hwirq(struct inf_hw * hw)431*4882a593Smuzhiyun disable_hwirq(struct inf_hw *hw)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun u16 w;
434*4882a593Smuzhiyun u32 val;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun switch (hw->ci->typ) {
437*4882a593Smuzhiyun case INF_DIVA201:
438*4882a593Smuzhiyun case INF_DIVA202:
439*4882a593Smuzhiyun writel(0, hw->cfg.p);
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case INF_SPEEDWIN:
442*4882a593Smuzhiyun case INF_SAPHIR3:
443*4882a593Smuzhiyun outb(0, (u32)hw->cfg.start + TIGER_AUX_IRQMASK);
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun case INF_QS1000:
446*4882a593Smuzhiyun outb(QS1000_IRQ_OFF, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun case INF_QS3000:
449*4882a593Smuzhiyun outb(QS3000_IRQ_OFF, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun case INF_NICCY:
452*4882a593Smuzhiyun val = inl((u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
453*4882a593Smuzhiyun val &= NICCY_IRQ_DISABLE;
454*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun case INF_SCT_1:
457*4882a593Smuzhiyun w = inw((u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
458*4882a593Smuzhiyun w &= (~SCT_PLX_IRQ_ENABLE);
459*4882a593Smuzhiyun outw(w, (u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case INF_GAZEL_R685:
462*4882a593Smuzhiyun case INF_GAZEL_R753:
463*4882a593Smuzhiyun outb(0, (u32)hw->cfg.start + GAZEL_INCSR);
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun default:
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun static void
ipac_chip_reset(struct inf_hw * hw)471*4882a593Smuzhiyun ipac_chip_reset(struct inf_hw *hw)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_POTA2, 0x20);
474*4882a593Smuzhiyun mdelay(5);
475*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_POTA2, 0x00);
476*4882a593Smuzhiyun mdelay(5);
477*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_CONF, hw->ipac.conf);
478*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_MASK, 0xc0);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static void
reset_inf(struct inf_hw * hw)482*4882a593Smuzhiyun reset_inf(struct inf_hw *hw)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun u16 w;
485*4882a593Smuzhiyun u32 val;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (debug & DEBUG_HW)
488*4882a593Smuzhiyun pr_notice("%s: resetting card\n", hw->name);
489*4882a593Smuzhiyun switch (hw->ci->typ) {
490*4882a593Smuzhiyun case INF_DIVA20:
491*4882a593Smuzhiyun case INF_DIVA20U:
492*4882a593Smuzhiyun outb(0, (u32)hw->cfg.start + DIVA_PCI_CTRL);
493*4882a593Smuzhiyun mdelay(10);
494*4882a593Smuzhiyun outb(DIVA_RESET_BIT, (u32)hw->cfg.start + DIVA_PCI_CTRL);
495*4882a593Smuzhiyun mdelay(10);
496*4882a593Smuzhiyun /* Workaround PCI9060 */
497*4882a593Smuzhiyun outb(9, (u32)hw->cfg.start + 0x69);
498*4882a593Smuzhiyun outb(DIVA_RESET_BIT | DIVA_LED_A,
499*4882a593Smuzhiyun (u32)hw->cfg.start + DIVA_PCI_CTRL);
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun case INF_DIVA201:
502*4882a593Smuzhiyun writel(PITA_PARA_SOFTRESET | PITA_PARA_MPX_MODE,
503*4882a593Smuzhiyun hw->cfg.p + PITA_MISC_REG);
504*4882a593Smuzhiyun mdelay(1);
505*4882a593Smuzhiyun writel(PITA_PARA_MPX_MODE, hw->cfg.p + PITA_MISC_REG);
506*4882a593Smuzhiyun mdelay(10);
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun case INF_DIVA202:
509*4882a593Smuzhiyun writel(PITA_PARA_SOFTRESET | PITA_PARA_MPX_MODE,
510*4882a593Smuzhiyun hw->cfg.p + PITA_MISC_REG);
511*4882a593Smuzhiyun mdelay(1);
512*4882a593Smuzhiyun writel(PITA_PARA_MPX_MODE | PITA_SER_SOFTRESET,
513*4882a593Smuzhiyun hw->cfg.p + PITA_MISC_REG);
514*4882a593Smuzhiyun mdelay(10);
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun case INF_SPEEDWIN:
517*4882a593Smuzhiyun case INF_SAPHIR3:
518*4882a593Smuzhiyun ipac_chip_reset(hw);
519*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_ACFG, 0xff);
520*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_AOE, 0x00);
521*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_PCFG, 0x12);
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun case INF_QS1000:
524*4882a593Smuzhiyun case INF_QS3000:
525*4882a593Smuzhiyun ipac_chip_reset(hw);
526*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_ACFG, 0x00);
527*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_AOE, 0x3c);
528*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_ATX, 0xff);
529*4882a593Smuzhiyun break;
530*4882a593Smuzhiyun case INF_NICCY:
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case INF_SCT_1:
533*4882a593Smuzhiyun w = inw((u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
534*4882a593Smuzhiyun w &= (~SCT_PLX_RESET_BIT);
535*4882a593Smuzhiyun outw(w, (u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
536*4882a593Smuzhiyun mdelay(10);
537*4882a593Smuzhiyun w = inw((u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
538*4882a593Smuzhiyun w |= SCT_PLX_RESET_BIT;
539*4882a593Smuzhiyun outw(w, (u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
540*4882a593Smuzhiyun mdelay(10);
541*4882a593Smuzhiyun break;
542*4882a593Smuzhiyun case INF_GAZEL_R685:
543*4882a593Smuzhiyun val = inl((u32)hw->cfg.start + GAZEL_CNTRL);
544*4882a593Smuzhiyun val |= (GAZEL_RESET_9050 + GAZEL_RESET);
545*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
546*4882a593Smuzhiyun val &= ~(GAZEL_RESET_9050 + GAZEL_RESET);
547*4882a593Smuzhiyun mdelay(4);
548*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
549*4882a593Smuzhiyun mdelay(10);
550*4882a593Smuzhiyun hw->ipac.isac.adf2 = 0x87;
551*4882a593Smuzhiyun hw->ipac.hscx[0].slot = 0x1f;
552*4882a593Smuzhiyun hw->ipac.hscx[1].slot = 0x23;
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun case INF_GAZEL_R753:
555*4882a593Smuzhiyun val = inl((u32)hw->cfg.start + GAZEL_CNTRL);
556*4882a593Smuzhiyun val |= (GAZEL_RESET_9050 + GAZEL_RESET);
557*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
558*4882a593Smuzhiyun val &= ~(GAZEL_RESET_9050 + GAZEL_RESET);
559*4882a593Smuzhiyun mdelay(4);
560*4882a593Smuzhiyun outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
561*4882a593Smuzhiyun mdelay(10);
562*4882a593Smuzhiyun ipac_chip_reset(hw);
563*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_ACFG, 0xff);
564*4882a593Smuzhiyun hw->ipac.write_reg(hw, IPAC_AOE, 0x00);
565*4882a593Smuzhiyun hw->ipac.conf = 0x01; /* IOM off */
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun default:
568*4882a593Smuzhiyun return;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun enable_hwirq(hw);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static int
inf_ctrl(struct inf_hw * hw,u32 cmd,u_long arg)574*4882a593Smuzhiyun inf_ctrl(struct inf_hw *hw, u32 cmd, u_long arg)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun int ret = 0;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun switch (cmd) {
579*4882a593Smuzhiyun case HW_RESET_REQ:
580*4882a593Smuzhiyun reset_inf(hw);
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun default:
583*4882a593Smuzhiyun pr_info("%s: %s unknown command %x %lx\n",
584*4882a593Smuzhiyun hw->name, __func__, cmd, arg);
585*4882a593Smuzhiyun ret = -EINVAL;
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static int
init_irq(struct inf_hw * hw)592*4882a593Smuzhiyun init_irq(struct inf_hw *hw)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun int ret, cnt = 3;
595*4882a593Smuzhiyun u_long flags;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (!hw->ci->irqfunc)
598*4882a593Smuzhiyun return -EINVAL;
599*4882a593Smuzhiyun ret = request_irq(hw->irq, hw->ci->irqfunc, IRQF_SHARED, hw->name, hw);
600*4882a593Smuzhiyun if (ret) {
601*4882a593Smuzhiyun pr_info("%s: couldn't get interrupt %d\n", hw->name, hw->irq);
602*4882a593Smuzhiyun return ret;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun while (cnt--) {
605*4882a593Smuzhiyun spin_lock_irqsave(&hw->lock, flags);
606*4882a593Smuzhiyun reset_inf(hw);
607*4882a593Smuzhiyun ret = hw->ipac.init(&hw->ipac);
608*4882a593Smuzhiyun if (ret) {
609*4882a593Smuzhiyun spin_unlock_irqrestore(&hw->lock, flags);
610*4882a593Smuzhiyun pr_info("%s: ISAC init failed with %d\n",
611*4882a593Smuzhiyun hw->name, ret);
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun spin_unlock_irqrestore(&hw->lock, flags);
615*4882a593Smuzhiyun msleep_interruptible(10);
616*4882a593Smuzhiyun if (debug & DEBUG_HW)
617*4882a593Smuzhiyun pr_notice("%s: IRQ %d count %d\n", hw->name,
618*4882a593Smuzhiyun hw->irq, hw->irqcnt);
619*4882a593Smuzhiyun if (!hw->irqcnt) {
620*4882a593Smuzhiyun pr_info("%s: IRQ(%d) got no requests during init %d\n",
621*4882a593Smuzhiyun hw->name, hw->irq, 3 - cnt);
622*4882a593Smuzhiyun } else
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun free_irq(hw->irq, hw);
626*4882a593Smuzhiyun return -EIO;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static void
release_io(struct inf_hw * hw)630*4882a593Smuzhiyun release_io(struct inf_hw *hw)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun if (hw->cfg.mode) {
633*4882a593Smuzhiyun if (hw->cfg.mode == AM_MEMIO) {
634*4882a593Smuzhiyun release_mem_region(hw->cfg.start, hw->cfg.size);
635*4882a593Smuzhiyun if (hw->cfg.p)
636*4882a593Smuzhiyun iounmap(hw->cfg.p);
637*4882a593Smuzhiyun } else
638*4882a593Smuzhiyun release_region(hw->cfg.start, hw->cfg.size);
639*4882a593Smuzhiyun hw->cfg.mode = AM_NONE;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun if (hw->addr.mode) {
642*4882a593Smuzhiyun if (hw->addr.mode == AM_MEMIO) {
643*4882a593Smuzhiyun release_mem_region(hw->addr.start, hw->addr.size);
644*4882a593Smuzhiyun if (hw->addr.p)
645*4882a593Smuzhiyun iounmap(hw->addr.p);
646*4882a593Smuzhiyun } else
647*4882a593Smuzhiyun release_region(hw->addr.start, hw->addr.size);
648*4882a593Smuzhiyun hw->addr.mode = AM_NONE;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static int
setup_io(struct inf_hw * hw)653*4882a593Smuzhiyun setup_io(struct inf_hw *hw)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun int err = 0;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (hw->ci->cfg_mode) {
658*4882a593Smuzhiyun hw->cfg.start = pci_resource_start(hw->pdev, hw->ci->cfg_bar);
659*4882a593Smuzhiyun hw->cfg.size = pci_resource_len(hw->pdev, hw->ci->cfg_bar);
660*4882a593Smuzhiyun if (hw->ci->cfg_mode == AM_MEMIO) {
661*4882a593Smuzhiyun if (!request_mem_region(hw->cfg.start, hw->cfg.size,
662*4882a593Smuzhiyun hw->name))
663*4882a593Smuzhiyun err = -EBUSY;
664*4882a593Smuzhiyun } else {
665*4882a593Smuzhiyun if (!request_region(hw->cfg.start, hw->cfg.size,
666*4882a593Smuzhiyun hw->name))
667*4882a593Smuzhiyun err = -EBUSY;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun if (err) {
670*4882a593Smuzhiyun pr_info("mISDN: %s config port %lx (%lu bytes)"
671*4882a593Smuzhiyun "already in use\n", hw->name,
672*4882a593Smuzhiyun (ulong)hw->cfg.start, (ulong)hw->cfg.size);
673*4882a593Smuzhiyun return err;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun hw->cfg.mode = hw->ci->cfg_mode;
676*4882a593Smuzhiyun if (hw->ci->cfg_mode == AM_MEMIO) {
677*4882a593Smuzhiyun hw->cfg.p = ioremap(hw->cfg.start, hw->cfg.size);
678*4882a593Smuzhiyun if (!hw->cfg.p)
679*4882a593Smuzhiyun return -ENOMEM;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun if (debug & DEBUG_HW)
682*4882a593Smuzhiyun pr_notice("%s: IO cfg %lx (%lu bytes) mode%d\n",
683*4882a593Smuzhiyun hw->name, (ulong)hw->cfg.start,
684*4882a593Smuzhiyun (ulong)hw->cfg.size, hw->ci->cfg_mode);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun if (hw->ci->addr_mode) {
688*4882a593Smuzhiyun hw->addr.start = pci_resource_start(hw->pdev, hw->ci->addr_bar);
689*4882a593Smuzhiyun hw->addr.size = pci_resource_len(hw->pdev, hw->ci->addr_bar);
690*4882a593Smuzhiyun if (hw->ci->addr_mode == AM_MEMIO) {
691*4882a593Smuzhiyun if (!request_mem_region(hw->addr.start, hw->addr.size,
692*4882a593Smuzhiyun hw->name))
693*4882a593Smuzhiyun err = -EBUSY;
694*4882a593Smuzhiyun } else {
695*4882a593Smuzhiyun if (!request_region(hw->addr.start, hw->addr.size,
696*4882a593Smuzhiyun hw->name))
697*4882a593Smuzhiyun err = -EBUSY;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun if (err) {
700*4882a593Smuzhiyun pr_info("mISDN: %s address port %lx (%lu bytes)"
701*4882a593Smuzhiyun "already in use\n", hw->name,
702*4882a593Smuzhiyun (ulong)hw->addr.start, (ulong)hw->addr.size);
703*4882a593Smuzhiyun return err;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun hw->addr.mode = hw->ci->addr_mode;
706*4882a593Smuzhiyun if (hw->ci->addr_mode == AM_MEMIO) {
707*4882a593Smuzhiyun hw->addr.p = ioremap(hw->addr.start, hw->addr.size);
708*4882a593Smuzhiyun if (!hw->addr.p)
709*4882a593Smuzhiyun return -ENOMEM;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun if (debug & DEBUG_HW)
712*4882a593Smuzhiyun pr_notice("%s: IO addr %lx (%lu bytes) mode%d\n",
713*4882a593Smuzhiyun hw->name, (ulong)hw->addr.start,
714*4882a593Smuzhiyun (ulong)hw->addr.size, hw->ci->addr_mode);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun switch (hw->ci->typ) {
719*4882a593Smuzhiyun case INF_DIVA20:
720*4882a593Smuzhiyun case INF_DIVA20U:
721*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_ISAC | IPAC_TYPE_HSCX;
722*4882a593Smuzhiyun hw->isac.mode = hw->cfg.mode;
723*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->cfg.start + DIVA_ISAC_ALE;
724*4882a593Smuzhiyun hw->isac.a.io.port = (u32)hw->cfg.start + DIVA_ISAC_PORT;
725*4882a593Smuzhiyun hw->hscx.mode = hw->cfg.mode;
726*4882a593Smuzhiyun hw->hscx.a.io.ale = (u32)hw->cfg.start + DIVA_HSCX_ALE;
727*4882a593Smuzhiyun hw->hscx.a.io.port = (u32)hw->cfg.start + DIVA_HSCX_PORT;
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun case INF_DIVA201:
730*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
731*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
732*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
733*4882a593Smuzhiyun hw->isac.a.p = hw->addr.p;
734*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
735*4882a593Smuzhiyun hw->hscx.a.p = hw->addr.p;
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun case INF_DIVA202:
738*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPACX;
739*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
740*4882a593Smuzhiyun hw->isac.a.p = hw->addr.p;
741*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
742*4882a593Smuzhiyun hw->hscx.a.p = hw->addr.p;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun case INF_SPEEDWIN:
745*4882a593Smuzhiyun case INF_SAPHIR3:
746*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
747*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
748*4882a593Smuzhiyun hw->isac.mode = hw->cfg.mode;
749*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->cfg.start + TIGER_IPAC_ALE;
750*4882a593Smuzhiyun hw->isac.a.io.port = (u32)hw->cfg.start + TIGER_IPAC_PORT;
751*4882a593Smuzhiyun hw->hscx.mode = hw->cfg.mode;
752*4882a593Smuzhiyun hw->hscx.a.io.ale = (u32)hw->cfg.start + TIGER_IPAC_ALE;
753*4882a593Smuzhiyun hw->hscx.a.io.port = (u32)hw->cfg.start + TIGER_IPAC_PORT;
754*4882a593Smuzhiyun outb(0xff, (ulong)hw->cfg.start);
755*4882a593Smuzhiyun mdelay(1);
756*4882a593Smuzhiyun outb(0x00, (ulong)hw->cfg.start);
757*4882a593Smuzhiyun mdelay(1);
758*4882a593Smuzhiyun outb(TIGER_IOMASK, (ulong)hw->cfg.start + TIGER_AUX_CTRL);
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun case INF_QS1000:
761*4882a593Smuzhiyun case INF_QS3000:
762*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
763*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
764*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start;
765*4882a593Smuzhiyun hw->isac.a.io.port = (u32)hw->addr.start + 1;
766*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
767*4882a593Smuzhiyun hw->hscx.a.io.ale = (u32)hw->addr.start;
768*4882a593Smuzhiyun hw->hscx.a.io.port = (u32)hw->addr.start + 1;
769*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
770*4882a593Smuzhiyun break;
771*4882a593Smuzhiyun case INF_NICCY:
772*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_ISAC | IPAC_TYPE_HSCX;
773*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
774*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start + NICCY_ISAC_ALE;
775*4882a593Smuzhiyun hw->isac.a.io.port = (u32)hw->addr.start + NICCY_ISAC_PORT;
776*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
777*4882a593Smuzhiyun hw->hscx.a.io.ale = (u32)hw->addr.start + NICCY_HSCX_ALE;
778*4882a593Smuzhiyun hw->hscx.a.io.port = (u32)hw->addr.start + NICCY_HSCX_PORT;
779*4882a593Smuzhiyun break;
780*4882a593Smuzhiyun case INF_SCT_1:
781*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
782*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
783*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start;
784*4882a593Smuzhiyun hw->isac.a.io.port = hw->isac.a.io.ale + 4;
785*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
786*4882a593Smuzhiyun hw->hscx.a.io.ale = hw->isac.a.io.ale;
787*4882a593Smuzhiyun hw->hscx.a.io.port = hw->isac.a.io.port;
788*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun case INF_SCT_2:
791*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
792*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
793*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start + 0x08;
794*4882a593Smuzhiyun hw->isac.a.io.port = hw->isac.a.io.ale + 4;
795*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
796*4882a593Smuzhiyun hw->hscx.a.io.ale = hw->isac.a.io.ale;
797*4882a593Smuzhiyun hw->hscx.a.io.port = hw->isac.a.io.port;
798*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun case INF_SCT_3:
801*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
802*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
803*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start + 0x10;
804*4882a593Smuzhiyun hw->isac.a.io.port = hw->isac.a.io.ale + 4;
805*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
806*4882a593Smuzhiyun hw->hscx.a.io.ale = hw->isac.a.io.ale;
807*4882a593Smuzhiyun hw->hscx.a.io.port = hw->isac.a.io.port;
808*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
809*4882a593Smuzhiyun break;
810*4882a593Smuzhiyun case INF_SCT_4:
811*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
812*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
813*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start + 0x20;
814*4882a593Smuzhiyun hw->isac.a.io.port = hw->isac.a.io.ale + 4;
815*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
816*4882a593Smuzhiyun hw->hscx.a.io.ale = hw->isac.a.io.ale;
817*4882a593Smuzhiyun hw->hscx.a.io.port = hw->isac.a.io.port;
818*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun case INF_GAZEL_R685:
821*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_ISAC | IPAC_TYPE_HSCX;
822*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
823*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
824*4882a593Smuzhiyun hw->isac.a.io.port = (u32)hw->addr.start;
825*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
826*4882a593Smuzhiyun hw->hscx.a.io.port = hw->isac.a.io.port;
827*4882a593Smuzhiyun break;
828*4882a593Smuzhiyun case INF_GAZEL_R753:
829*4882a593Smuzhiyun hw->ipac.type = IPAC_TYPE_IPAC;
830*4882a593Smuzhiyun hw->ipac.isac.off = 0x80;
831*4882a593Smuzhiyun hw->isac.mode = hw->addr.mode;
832*4882a593Smuzhiyun hw->isac.a.io.ale = (u32)hw->addr.start;
833*4882a593Smuzhiyun hw->isac.a.io.port = (u32)hw->addr.start + GAZEL_IPAC_DATA_PORT;
834*4882a593Smuzhiyun hw->hscx.mode = hw->addr.mode;
835*4882a593Smuzhiyun hw->hscx.a.io.ale = hw->isac.a.io.ale;
836*4882a593Smuzhiyun hw->hscx.a.io.port = hw->isac.a.io.port;
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun default:
839*4882a593Smuzhiyun return -EINVAL;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun switch (hw->isac.mode) {
842*4882a593Smuzhiyun case AM_MEMIO:
843*4882a593Smuzhiyun ASSIGN_FUNC_IPAC(MIO, hw->ipac);
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun case AM_IND_IO:
846*4882a593Smuzhiyun ASSIGN_FUNC_IPAC(IND, hw->ipac);
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun case AM_IO:
849*4882a593Smuzhiyun ASSIGN_FUNC_IPAC(IO, hw->ipac);
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun default:
852*4882a593Smuzhiyun return -EINVAL;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static void
release_card(struct inf_hw * card)858*4882a593Smuzhiyun release_card(struct inf_hw *card) {
859*4882a593Smuzhiyun ulong flags;
860*4882a593Smuzhiyun int i;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun spin_lock_irqsave(&card->lock, flags);
863*4882a593Smuzhiyun disable_hwirq(card);
864*4882a593Smuzhiyun spin_unlock_irqrestore(&card->lock, flags);
865*4882a593Smuzhiyun card->ipac.isac.release(&card->ipac.isac);
866*4882a593Smuzhiyun free_irq(card->irq, card);
867*4882a593Smuzhiyun mISDN_unregister_device(&card->ipac.isac.dch.dev);
868*4882a593Smuzhiyun release_io(card);
869*4882a593Smuzhiyun write_lock_irqsave(&card_lock, flags);
870*4882a593Smuzhiyun list_del(&card->list);
871*4882a593Smuzhiyun write_unlock_irqrestore(&card_lock, flags);
872*4882a593Smuzhiyun switch (card->ci->typ) {
873*4882a593Smuzhiyun case INF_SCT_2:
874*4882a593Smuzhiyun case INF_SCT_3:
875*4882a593Smuzhiyun case INF_SCT_4:
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun case INF_SCT_1:
878*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
879*4882a593Smuzhiyun if (card->sc[i])
880*4882a593Smuzhiyun release_card(card->sc[i]);
881*4882a593Smuzhiyun card->sc[i] = NULL;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun fallthrough;
884*4882a593Smuzhiyun default:
885*4882a593Smuzhiyun pci_disable_device(card->pdev);
886*4882a593Smuzhiyun pci_set_drvdata(card->pdev, NULL);
887*4882a593Smuzhiyun break;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun kfree(card);
890*4882a593Smuzhiyun inf_cnt--;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static int
setup_instance(struct inf_hw * card)894*4882a593Smuzhiyun setup_instance(struct inf_hw *card)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun int err;
897*4882a593Smuzhiyun ulong flags;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun snprintf(card->name, MISDN_MAX_IDLEN - 1, "%s.%d", card->ci->name,
900*4882a593Smuzhiyun inf_cnt + 1);
901*4882a593Smuzhiyun write_lock_irqsave(&card_lock, flags);
902*4882a593Smuzhiyun list_add_tail(&card->list, &Cards);
903*4882a593Smuzhiyun write_unlock_irqrestore(&card_lock, flags);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun _set_debug(card);
906*4882a593Smuzhiyun card->ipac.isac.name = card->name;
907*4882a593Smuzhiyun card->ipac.name = card->name;
908*4882a593Smuzhiyun card->ipac.owner = THIS_MODULE;
909*4882a593Smuzhiyun spin_lock_init(&card->lock);
910*4882a593Smuzhiyun card->ipac.isac.hwlock = &card->lock;
911*4882a593Smuzhiyun card->ipac.hwlock = &card->lock;
912*4882a593Smuzhiyun card->ipac.ctrl = (void *)&inf_ctrl;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun err = setup_io(card);
915*4882a593Smuzhiyun if (err)
916*4882a593Smuzhiyun goto error_setup;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun card->ipac.isac.dch.dev.Bprotocols =
919*4882a593Smuzhiyun mISDNipac_init(&card->ipac, card);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (card->ipac.isac.dch.dev.Bprotocols == 0)
922*4882a593Smuzhiyun goto error_setup;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun err = mISDN_register_device(&card->ipac.isac.dch.dev,
925*4882a593Smuzhiyun &card->pdev->dev, card->name);
926*4882a593Smuzhiyun if (err)
927*4882a593Smuzhiyun goto error;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun err = init_irq(card);
930*4882a593Smuzhiyun if (!err) {
931*4882a593Smuzhiyun inf_cnt++;
932*4882a593Smuzhiyun pr_notice("Infineon %d cards installed\n", inf_cnt);
933*4882a593Smuzhiyun return 0;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun mISDN_unregister_device(&card->ipac.isac.dch.dev);
936*4882a593Smuzhiyun error:
937*4882a593Smuzhiyun card->ipac.release(&card->ipac);
938*4882a593Smuzhiyun error_setup:
939*4882a593Smuzhiyun release_io(card);
940*4882a593Smuzhiyun write_lock_irqsave(&card_lock, flags);
941*4882a593Smuzhiyun list_del(&card->list);
942*4882a593Smuzhiyun write_unlock_irqrestore(&card_lock, flags);
943*4882a593Smuzhiyun return err;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static const struct inf_cinfo inf_card_info[] = {
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun INF_DIVA20,
949*4882a593Smuzhiyun "Dialogic Diva 2.0",
950*4882a593Smuzhiyun "diva20",
951*4882a593Smuzhiyun AM_IND_IO, AM_NONE, 2, 0,
952*4882a593Smuzhiyun &diva_irq
953*4882a593Smuzhiyun },
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun INF_DIVA20U,
956*4882a593Smuzhiyun "Dialogic Diva 2.0U",
957*4882a593Smuzhiyun "diva20U",
958*4882a593Smuzhiyun AM_IND_IO, AM_NONE, 2, 0,
959*4882a593Smuzhiyun &diva_irq
960*4882a593Smuzhiyun },
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun INF_DIVA201,
963*4882a593Smuzhiyun "Dialogic Diva 2.01",
964*4882a593Smuzhiyun "diva201",
965*4882a593Smuzhiyun AM_MEMIO, AM_MEMIO, 0, 1,
966*4882a593Smuzhiyun &diva20x_irq
967*4882a593Smuzhiyun },
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun INF_DIVA202,
970*4882a593Smuzhiyun "Dialogic Diva 2.02",
971*4882a593Smuzhiyun "diva202",
972*4882a593Smuzhiyun AM_MEMIO, AM_MEMIO, 0, 1,
973*4882a593Smuzhiyun &diva20x_irq
974*4882a593Smuzhiyun },
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun INF_SPEEDWIN,
977*4882a593Smuzhiyun "Sedlbauer SpeedWin PCI",
978*4882a593Smuzhiyun "speedwin",
979*4882a593Smuzhiyun AM_IND_IO, AM_NONE, 0, 0,
980*4882a593Smuzhiyun &tiger_irq
981*4882a593Smuzhiyun },
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun INF_SAPHIR3,
984*4882a593Smuzhiyun "HST Saphir 3",
985*4882a593Smuzhiyun "saphir",
986*4882a593Smuzhiyun AM_IND_IO, AM_NONE, 0, 0,
987*4882a593Smuzhiyun &tiger_irq
988*4882a593Smuzhiyun },
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun INF_QS1000,
991*4882a593Smuzhiyun "Develo Microlink PCI",
992*4882a593Smuzhiyun "qs1000",
993*4882a593Smuzhiyun AM_IO, AM_IND_IO, 1, 3,
994*4882a593Smuzhiyun &elsa_irq
995*4882a593Smuzhiyun },
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun INF_QS3000,
998*4882a593Smuzhiyun "Develo QuickStep 3000",
999*4882a593Smuzhiyun "qs3000",
1000*4882a593Smuzhiyun AM_IO, AM_IND_IO, 1, 3,
1001*4882a593Smuzhiyun &elsa_irq
1002*4882a593Smuzhiyun },
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun INF_NICCY,
1005*4882a593Smuzhiyun "Sagem NICCY",
1006*4882a593Smuzhiyun "niccy",
1007*4882a593Smuzhiyun AM_IO, AM_IND_IO, 0, 1,
1008*4882a593Smuzhiyun &niccy_irq
1009*4882a593Smuzhiyun },
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun INF_SCT_1,
1012*4882a593Smuzhiyun "SciTel Quadro",
1013*4882a593Smuzhiyun "p1_scitel",
1014*4882a593Smuzhiyun AM_IO, AM_IND_IO, 1, 5,
1015*4882a593Smuzhiyun &ipac_irq
1016*4882a593Smuzhiyun },
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun INF_SCT_2,
1019*4882a593Smuzhiyun "SciTel Quadro",
1020*4882a593Smuzhiyun "p2_scitel",
1021*4882a593Smuzhiyun AM_NONE, AM_IND_IO, 0, 4,
1022*4882a593Smuzhiyun &ipac_irq
1023*4882a593Smuzhiyun },
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun INF_SCT_3,
1026*4882a593Smuzhiyun "SciTel Quadro",
1027*4882a593Smuzhiyun "p3_scitel",
1028*4882a593Smuzhiyun AM_NONE, AM_IND_IO, 0, 3,
1029*4882a593Smuzhiyun &ipac_irq
1030*4882a593Smuzhiyun },
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun INF_SCT_4,
1033*4882a593Smuzhiyun "SciTel Quadro",
1034*4882a593Smuzhiyun "p4_scitel",
1035*4882a593Smuzhiyun AM_NONE, AM_IND_IO, 0, 2,
1036*4882a593Smuzhiyun &ipac_irq
1037*4882a593Smuzhiyun },
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun INF_GAZEL_R685,
1040*4882a593Smuzhiyun "Gazel R685",
1041*4882a593Smuzhiyun "gazel685",
1042*4882a593Smuzhiyun AM_IO, AM_IO, 1, 2,
1043*4882a593Smuzhiyun &gazel_irq
1044*4882a593Smuzhiyun },
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun INF_GAZEL_R753,
1047*4882a593Smuzhiyun "Gazel R753",
1048*4882a593Smuzhiyun "gazel753",
1049*4882a593Smuzhiyun AM_IO, AM_IND_IO, 1, 2,
1050*4882a593Smuzhiyun &ipac_irq
1051*4882a593Smuzhiyun },
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun INF_NONE,
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static const struct inf_cinfo *
get_card_info(enum inf_types typ)1058*4882a593Smuzhiyun get_card_info(enum inf_types typ)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun const struct inf_cinfo *ci = inf_card_info;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun while (ci->typ != INF_NONE) {
1063*4882a593Smuzhiyun if (ci->typ == typ)
1064*4882a593Smuzhiyun return ci;
1065*4882a593Smuzhiyun ci++;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun return NULL;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun static int
inf_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1071*4882a593Smuzhiyun inf_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun int err = -ENOMEM;
1074*4882a593Smuzhiyun struct inf_hw *card;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun card = kzalloc(sizeof(struct inf_hw), GFP_KERNEL);
1077*4882a593Smuzhiyun if (!card) {
1078*4882a593Smuzhiyun pr_info("No memory for Infineon ISDN card\n");
1079*4882a593Smuzhiyun return err;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun card->pdev = pdev;
1082*4882a593Smuzhiyun err = pci_enable_device(pdev);
1083*4882a593Smuzhiyun if (err) {
1084*4882a593Smuzhiyun kfree(card);
1085*4882a593Smuzhiyun return err;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun card->ci = get_card_info(ent->driver_data);
1088*4882a593Smuzhiyun if (!card->ci) {
1089*4882a593Smuzhiyun pr_info("mISDN: do not have information about adapter at %s\n",
1090*4882a593Smuzhiyun pci_name(pdev));
1091*4882a593Smuzhiyun kfree(card);
1092*4882a593Smuzhiyun pci_disable_device(pdev);
1093*4882a593Smuzhiyun return -EINVAL;
1094*4882a593Smuzhiyun } else
1095*4882a593Smuzhiyun pr_notice("mISDN: found adapter %s at %s\n",
1096*4882a593Smuzhiyun card->ci->full, pci_name(pdev));
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun card->irq = pdev->irq;
1099*4882a593Smuzhiyun pci_set_drvdata(pdev, card);
1100*4882a593Smuzhiyun err = setup_instance(card);
1101*4882a593Smuzhiyun if (err) {
1102*4882a593Smuzhiyun pci_disable_device(pdev);
1103*4882a593Smuzhiyun kfree(card);
1104*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
1105*4882a593Smuzhiyun } else if (ent->driver_data == INF_SCT_1) {
1106*4882a593Smuzhiyun int i;
1107*4882a593Smuzhiyun struct inf_hw *sc;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun for (i = 1; i < 4; i++) {
1110*4882a593Smuzhiyun sc = kzalloc(sizeof(struct inf_hw), GFP_KERNEL);
1111*4882a593Smuzhiyun if (!sc) {
1112*4882a593Smuzhiyun release_card(card);
1113*4882a593Smuzhiyun pci_disable_device(pdev);
1114*4882a593Smuzhiyun return -ENOMEM;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun sc->irq = card->irq;
1117*4882a593Smuzhiyun sc->pdev = card->pdev;
1118*4882a593Smuzhiyun sc->ci = card->ci + i;
1119*4882a593Smuzhiyun err = setup_instance(sc);
1120*4882a593Smuzhiyun if (err) {
1121*4882a593Smuzhiyun pci_disable_device(pdev);
1122*4882a593Smuzhiyun kfree(sc);
1123*4882a593Smuzhiyun release_card(card);
1124*4882a593Smuzhiyun break;
1125*4882a593Smuzhiyun } else
1126*4882a593Smuzhiyun card->sc[i - 1] = sc;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun return err;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static void
inf_remove(struct pci_dev * pdev)1133*4882a593Smuzhiyun inf_remove(struct pci_dev *pdev)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct inf_hw *card = pci_get_drvdata(pdev);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (card)
1138*4882a593Smuzhiyun release_card(card);
1139*4882a593Smuzhiyun else
1140*4882a593Smuzhiyun pr_debug("%s: drvdata already removed\n", __func__);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static struct pci_driver infineon_driver = {
1144*4882a593Smuzhiyun .name = "ISDN Infineon pci",
1145*4882a593Smuzhiyun .probe = inf_probe,
1146*4882a593Smuzhiyun .remove = inf_remove,
1147*4882a593Smuzhiyun .id_table = infineon_ids,
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static int __init
infineon_init(void)1151*4882a593Smuzhiyun infineon_init(void)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun int err;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun pr_notice("Infineon ISDN Driver Rev. %s\n", INFINEON_REV);
1156*4882a593Smuzhiyun err = pci_register_driver(&infineon_driver);
1157*4882a593Smuzhiyun return err;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static void __exit
infineon_cleanup(void)1161*4882a593Smuzhiyun infineon_cleanup(void)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun pci_unregister_driver(&infineon_driver);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun module_init(infineon_init);
1167*4882a593Smuzhiyun module_exit(infineon_cleanup);
1168