xref: /OK3568_Linux_fs/kernel/drivers/isdn/hardware/mISDN/isar.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * isar.h   ISAR (Siemens PSB 7110) specific defines
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author Karsten Keil (keil@isdn4linux.de)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright 2009  by Karsten Keil <keil@isdn4linux.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "iohelper.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct isar_hw;
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct isar_ch {
16*4882a593Smuzhiyun 	struct bchannel		bch;
17*4882a593Smuzhiyun 	struct isar_hw		*is;
18*4882a593Smuzhiyun 	struct timer_list	ftimer;
19*4882a593Smuzhiyun 	u8			nr;
20*4882a593Smuzhiyun 	u8			dpath;
21*4882a593Smuzhiyun 	u8			mml;
22*4882a593Smuzhiyun 	u8			state;
23*4882a593Smuzhiyun 	u8			cmd;
24*4882a593Smuzhiyun 	u8			mod;
25*4882a593Smuzhiyun 	u8			newcmd;
26*4882a593Smuzhiyun 	u8			newmod;
27*4882a593Smuzhiyun 	u8			try_mod;
28*4882a593Smuzhiyun 	u8			conmsg[16];
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct isar_hw {
32*4882a593Smuzhiyun 	struct	isar_ch	ch[2];
33*4882a593Smuzhiyun 	void		*hw;
34*4882a593Smuzhiyun 	spinlock_t	*hwlock;	/* lock HW access */
35*4882a593Smuzhiyun 	char		*name;
36*4882a593Smuzhiyun 	struct module	*owner;
37*4882a593Smuzhiyun 	read_reg_func	*read_reg;
38*4882a593Smuzhiyun 	write_reg_func	*write_reg;
39*4882a593Smuzhiyun 	fifo_func	*read_fifo;
40*4882a593Smuzhiyun 	fifo_func	*write_fifo;
41*4882a593Smuzhiyun 	int		(*ctrl)(void *, u32, u_long);
42*4882a593Smuzhiyun 	void		(*release)(struct isar_hw *);
43*4882a593Smuzhiyun 	int		(*init)(struct isar_hw *);
44*4882a593Smuzhiyun 	int		(*open)(struct isar_hw *, struct channel_req *);
45*4882a593Smuzhiyun 	int		(*firmware)(struct isar_hw *, const u8 *, int);
46*4882a593Smuzhiyun 	unsigned long	Flags;
47*4882a593Smuzhiyun 	int		version;
48*4882a593Smuzhiyun 	u8		bstat;
49*4882a593Smuzhiyun 	u8		iis;
50*4882a593Smuzhiyun 	u8		cmsb;
51*4882a593Smuzhiyun 	u8		clsb;
52*4882a593Smuzhiyun 	u8		buf[256];
53*4882a593Smuzhiyun 	u8		log[256];
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ISAR_IRQMSK	0x04
57*4882a593Smuzhiyun #define ISAR_IRQSTA	0x04
58*4882a593Smuzhiyun #define ISAR_IRQBIT	0x75
59*4882a593Smuzhiyun #define ISAR_CTRL_H	0x61
60*4882a593Smuzhiyun #define ISAR_CTRL_L	0x60
61*4882a593Smuzhiyun #define ISAR_IIS	0x58
62*4882a593Smuzhiyun #define ISAR_IIA	0x58
63*4882a593Smuzhiyun #define ISAR_HIS	0x50
64*4882a593Smuzhiyun #define ISAR_HIA	0x50
65*4882a593Smuzhiyun #define ISAR_MBOX	0x4c
66*4882a593Smuzhiyun #define ISAR_WADR	0x4a
67*4882a593Smuzhiyun #define ISAR_RADR	0x48
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define ISAR_HIS_VNR		0x14
70*4882a593Smuzhiyun #define ISAR_HIS_DKEY		0x02
71*4882a593Smuzhiyun #define ISAR_HIS_FIRM		0x1e
72*4882a593Smuzhiyun #define ISAR_HIS_STDSP		0x08
73*4882a593Smuzhiyun #define ISAR_HIS_DIAG		0x05
74*4882a593Smuzhiyun #define ISAR_HIS_P0CFG		0x3c
75*4882a593Smuzhiyun #define ISAR_HIS_P12CFG		0x24
76*4882a593Smuzhiyun #define ISAR_HIS_SARTCFG	0x25
77*4882a593Smuzhiyun #define ISAR_HIS_PUMPCFG	0x26
78*4882a593Smuzhiyun #define ISAR_HIS_PUMPCTRL	0x2a
79*4882a593Smuzhiyun #define ISAR_HIS_IOM2CFG	0x27
80*4882a593Smuzhiyun #define ISAR_HIS_IOM2REQ	0x07
81*4882a593Smuzhiyun #define ISAR_HIS_IOM2CTRL	0x2b
82*4882a593Smuzhiyun #define ISAR_HIS_BSTREQ		0x0c
83*4882a593Smuzhiyun #define ISAR_HIS_PSTREQ		0x0e
84*4882a593Smuzhiyun #define ISAR_HIS_SDATA		0x20
85*4882a593Smuzhiyun #define ISAR_HIS_DPS1		0x40
86*4882a593Smuzhiyun #define ISAR_HIS_DPS2		0x80
87*4882a593Smuzhiyun #define SET_DPS(x)		((x << 6) & 0xc0)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define ISAR_IIS_MSCMSD		0x3f
90*4882a593Smuzhiyun #define ISAR_IIS_VNR		0x15
91*4882a593Smuzhiyun #define ISAR_IIS_DKEY		0x03
92*4882a593Smuzhiyun #define ISAR_IIS_FIRM		0x1f
93*4882a593Smuzhiyun #define ISAR_IIS_STDSP		0x09
94*4882a593Smuzhiyun #define ISAR_IIS_DIAG		0x25
95*4882a593Smuzhiyun #define ISAR_IIS_GSTEV		0x00
96*4882a593Smuzhiyun #define ISAR_IIS_BSTEV		0x28
97*4882a593Smuzhiyun #define ISAR_IIS_BSTRSP		0x2c
98*4882a593Smuzhiyun #define ISAR_IIS_PSTRSP		0x2e
99*4882a593Smuzhiyun #define ISAR_IIS_PSTEV		0x2a
100*4882a593Smuzhiyun #define ISAR_IIS_IOM2RSP	0x27
101*4882a593Smuzhiyun #define ISAR_IIS_RDATA		0x20
102*4882a593Smuzhiyun #define ISAR_IIS_INVMSG		0x3f
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define ISAR_CTRL_SWVER	0x10
105*4882a593Smuzhiyun #define ISAR_CTRL_STST	0x40
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define ISAR_MSG_HWVER	0x20
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define ISAR_DP1_USE	1
110*4882a593Smuzhiyun #define ISAR_DP2_USE	2
111*4882a593Smuzhiyun #define ISAR_RATE_REQ	3
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define PMOD_DISABLE	0
114*4882a593Smuzhiyun #define PMOD_FAX	1
115*4882a593Smuzhiyun #define PMOD_DATAMODEM	2
116*4882a593Smuzhiyun #define PMOD_HALFDUPLEX	3
117*4882a593Smuzhiyun #define PMOD_V110	4
118*4882a593Smuzhiyun #define PMOD_DTMF	5
119*4882a593Smuzhiyun #define PMOD_DTMF_TRANS	6
120*4882a593Smuzhiyun #define PMOD_BYPASS	7
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define PCTRL_ORIG	0x80
123*4882a593Smuzhiyun #define PV32P2_V23R	0x40
124*4882a593Smuzhiyun #define PV32P2_V22A	0x20
125*4882a593Smuzhiyun #define PV32P2_V22B	0x10
126*4882a593Smuzhiyun #define PV32P2_V22C	0x08
127*4882a593Smuzhiyun #define PV32P2_V21	0x02
128*4882a593Smuzhiyun #define PV32P2_BEL	0x01
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* LSB MSB in ISAR doc wrong !!! Arghhh */
131*4882a593Smuzhiyun #define PV32P3_AMOD	0x80
132*4882a593Smuzhiyun #define PV32P3_V32B	0x02
133*4882a593Smuzhiyun #define PV32P3_V23B	0x01
134*4882a593Smuzhiyun #define PV32P4_48	0x11
135*4882a593Smuzhiyun #define PV32P5_48	0x05
136*4882a593Smuzhiyun #define PV32P4_UT48	0x11
137*4882a593Smuzhiyun #define PV32P5_UT48	0x0d
138*4882a593Smuzhiyun #define PV32P4_96	0x11
139*4882a593Smuzhiyun #define PV32P5_96	0x03
140*4882a593Smuzhiyun #define PV32P4_UT96	0x11
141*4882a593Smuzhiyun #define PV32P5_UT96	0x0f
142*4882a593Smuzhiyun #define PV32P4_B96	0x91
143*4882a593Smuzhiyun #define PV32P5_B96	0x0b
144*4882a593Smuzhiyun #define PV32P4_UTB96	0xd1
145*4882a593Smuzhiyun #define PV32P5_UTB96	0x0f
146*4882a593Smuzhiyun #define PV32P4_120	0xb1
147*4882a593Smuzhiyun #define PV32P5_120	0x09
148*4882a593Smuzhiyun #define PV32P4_UT120	0xf1
149*4882a593Smuzhiyun #define PV32P5_UT120	0x0f
150*4882a593Smuzhiyun #define PV32P4_144	0x99
151*4882a593Smuzhiyun #define PV32P5_144	0x09
152*4882a593Smuzhiyun #define PV32P4_UT144	0xf9
153*4882a593Smuzhiyun #define PV32P5_UT144	0x0f
154*4882a593Smuzhiyun #define PV32P6_CTN	0x01
155*4882a593Smuzhiyun #define PV32P6_ATN	0x02
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define PFAXP2_CTN	0x01
158*4882a593Smuzhiyun #define PFAXP2_ATN	0x04
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define PSEV_10MS_TIMER	0x02
161*4882a593Smuzhiyun #define PSEV_CON_ON	0x18
162*4882a593Smuzhiyun #define PSEV_CON_OFF	0x19
163*4882a593Smuzhiyun #define PSEV_V24_OFF	0x20
164*4882a593Smuzhiyun #define PSEV_CTS_ON	0x21
165*4882a593Smuzhiyun #define PSEV_CTS_OFF	0x22
166*4882a593Smuzhiyun #define PSEV_DCD_ON	0x23
167*4882a593Smuzhiyun #define PSEV_DCD_OFF	0x24
168*4882a593Smuzhiyun #define PSEV_DSR_ON	0x25
169*4882a593Smuzhiyun #define PSEV_DSR_OFF	0x26
170*4882a593Smuzhiyun #define PSEV_REM_RET	0xcc
171*4882a593Smuzhiyun #define PSEV_REM_REN	0xcd
172*4882a593Smuzhiyun #define PSEV_GSTN_CLR	0xd4
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define PSEV_RSP_READY	0xbc
175*4882a593Smuzhiyun #define PSEV_LINE_TX_H	0xb3
176*4882a593Smuzhiyun #define PSEV_LINE_TX_B	0xb2
177*4882a593Smuzhiyun #define PSEV_LINE_RX_H	0xb1
178*4882a593Smuzhiyun #define PSEV_LINE_RX_B	0xb0
179*4882a593Smuzhiyun #define PSEV_RSP_CONN	0xb5
180*4882a593Smuzhiyun #define PSEV_RSP_DISC	0xb7
181*4882a593Smuzhiyun #define PSEV_RSP_FCERR	0xb9
182*4882a593Smuzhiyun #define PSEV_RSP_SILDET	0xbe
183*4882a593Smuzhiyun #define PSEV_RSP_SILOFF	0xab
184*4882a593Smuzhiyun #define PSEV_FLAGS_DET	0xba
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define PCTRL_CMD_TDTMF	0x5a
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define PCTRL_CMD_FTH	0xa7
189*4882a593Smuzhiyun #define PCTRL_CMD_FRH	0xa5
190*4882a593Smuzhiyun #define PCTRL_CMD_FTM	0xa8
191*4882a593Smuzhiyun #define PCTRL_CMD_FRM	0xa6
192*4882a593Smuzhiyun #define PCTRL_CMD_SILON	0xac
193*4882a593Smuzhiyun #define PCTRL_CMD_CONT	0xa2
194*4882a593Smuzhiyun #define PCTRL_CMD_ESC	0xa4
195*4882a593Smuzhiyun #define PCTRL_CMD_SILOFF 0xab
196*4882a593Smuzhiyun #define PCTRL_CMD_HALT	0xa9
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define PCTRL_LOC_RET	0xcf
199*4882a593Smuzhiyun #define PCTRL_LOC_REN	0xce
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define SMODE_DISABLE	0
202*4882a593Smuzhiyun #define SMODE_V14	2
203*4882a593Smuzhiyun #define SMODE_HDLC	3
204*4882a593Smuzhiyun #define SMODE_BINARY	4
205*4882a593Smuzhiyun #define SMODE_FSK_V14	5
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define SCTRL_HDMC_BOTH	0x00
208*4882a593Smuzhiyun #define SCTRL_HDMC_DTX	0x80
209*4882a593Smuzhiyun #define SCTRL_HDMC_DRX	0x40
210*4882a593Smuzhiyun #define S_P1_OVSP	0x40
211*4882a593Smuzhiyun #define S_P1_SNP	0x20
212*4882a593Smuzhiyun #define S_P1_EOP	0x10
213*4882a593Smuzhiyun #define S_P1_EDP	0x08
214*4882a593Smuzhiyun #define S_P1_NSB	0x04
215*4882a593Smuzhiyun #define S_P1_CHS_8	0x03
216*4882a593Smuzhiyun #define S_P1_CHS_7	0x02
217*4882a593Smuzhiyun #define S_P1_CHS_6	0x01
218*4882a593Smuzhiyun #define S_P1_CHS_5	0x00
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define S_P2_BFT_DEF	0x10
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define IOM_CTRL_ENA	0x80
223*4882a593Smuzhiyun #define IOM_CTRL_NOPCM	0x00
224*4882a593Smuzhiyun #define IOM_CTRL_ALAW	0x02
225*4882a593Smuzhiyun #define IOM_CTRL_ULAW	0x04
226*4882a593Smuzhiyun #define IOM_CTRL_RCV	0x01
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define IOM_P1_TXD	0x10
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define HDLC_FED	0x40
231*4882a593Smuzhiyun #define HDLC_FSD	0x20
232*4882a593Smuzhiyun #define HDLC_FST	0x20
233*4882a593Smuzhiyun #define HDLC_ERROR	0x1c
234*4882a593Smuzhiyun #define HDLC_ERR_FAD	0x10
235*4882a593Smuzhiyun #define HDLC_ERR_RER	0x08
236*4882a593Smuzhiyun #define HDLC_ERR_CER	0x04
237*4882a593Smuzhiyun #define SART_NMD	0x01
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define BSTAT_RDM0	0x1
240*4882a593Smuzhiyun #define BSTAT_RDM1	0x2
241*4882a593Smuzhiyun #define BSTAT_RDM2	0x4
242*4882a593Smuzhiyun #define BSTAT_RDM3	0x8
243*4882a593Smuzhiyun #define BSTEV_TBO	0x1f
244*4882a593Smuzhiyun #define BSTEV_RBO	0x2f
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* FAX State Machine */
247*4882a593Smuzhiyun #define STFAX_NULL	0
248*4882a593Smuzhiyun #define STFAX_READY	1
249*4882a593Smuzhiyun #define STFAX_LINE	2
250*4882a593Smuzhiyun #define STFAX_CONT	3
251*4882a593Smuzhiyun #define STFAX_ACTIV	4
252*4882a593Smuzhiyun #define STFAX_ESCAPE	5
253*4882a593Smuzhiyun #define STFAX_SILDET	6
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun extern u32 mISDNisar_init(struct isar_hw *, void *);
256*4882a593Smuzhiyun extern void mISDNisar_irq(struct isar_hw *);
257