1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * hfcpci.c low level driver for CCD's hfc-pci based cards
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author Werner Cornelius (werner@isdn4linux.de)
7*4882a593Smuzhiyun * based on existing driver for CCD hfc ISA cards
8*4882a593Smuzhiyun * type approval valid for HFC-S PCI A based card
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright 1999 by Werner Cornelius (werner@isdn-development.de)
11*4882a593Smuzhiyun * Copyright 2008 by Karsten Keil <kkeil@novell.com>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Module options:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * debug:
16*4882a593Smuzhiyun * NOTE: only one poll value must be given for all cards
17*4882a593Smuzhiyun * See hfc_pci.h for debug flags.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * poll:
20*4882a593Smuzhiyun * NOTE: only one poll value must be given for all cards
21*4882a593Smuzhiyun * Give the number of samples for each fifo process.
22*4882a593Smuzhiyun * By default 128 is used. Decrease to reduce delay, increase to
23*4882a593Smuzhiyun * reduce cpu load. If unsure, don't mess with it!
24*4882a593Smuzhiyun * A value of 128 will use controller's interrupt. Other values will
25*4882a593Smuzhiyun * use kernel timer, because the controller will not allow lower values
26*4882a593Smuzhiyun * than 128.
27*4882a593Smuzhiyun * Also note that the value depends on the kernel timer frequency.
28*4882a593Smuzhiyun * If kernel uses a frequency of 1000 Hz, steps of 8 samples are possible.
29*4882a593Smuzhiyun * If the kernel uses 100 Hz, steps of 80 samples are possible.
30*4882a593Smuzhiyun * If the kernel uses 300 Hz, steps of about 26 samples are possible.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/interrupt.h>
34*4882a593Smuzhiyun #include <linux/module.h>
35*4882a593Smuzhiyun #include <linux/pci.h>
36*4882a593Smuzhiyun #include <linux/delay.h>
37*4882a593Smuzhiyun #include <linux/mISDNhw.h>
38*4882a593Smuzhiyun #include <linux/slab.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "hfc_pci.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const char *hfcpci_revision = "2.0";
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static int HFC_cnt;
45*4882a593Smuzhiyun static uint debug;
46*4882a593Smuzhiyun static uint poll, tics;
47*4882a593Smuzhiyun static struct timer_list hfc_tl;
48*4882a593Smuzhiyun static unsigned long hfc_jiffies;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun MODULE_AUTHOR("Karsten Keil");
51*4882a593Smuzhiyun MODULE_LICENSE("GPL");
52*4882a593Smuzhiyun module_param(debug, uint, S_IRUGO | S_IWUSR);
53*4882a593Smuzhiyun module_param(poll, uint, S_IRUGO | S_IWUSR);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun enum {
56*4882a593Smuzhiyun HFC_CCD_2BD0,
57*4882a593Smuzhiyun HFC_CCD_B000,
58*4882a593Smuzhiyun HFC_CCD_B006,
59*4882a593Smuzhiyun HFC_CCD_B007,
60*4882a593Smuzhiyun HFC_CCD_B008,
61*4882a593Smuzhiyun HFC_CCD_B009,
62*4882a593Smuzhiyun HFC_CCD_B00A,
63*4882a593Smuzhiyun HFC_CCD_B00B,
64*4882a593Smuzhiyun HFC_CCD_B00C,
65*4882a593Smuzhiyun HFC_CCD_B100,
66*4882a593Smuzhiyun HFC_CCD_B700,
67*4882a593Smuzhiyun HFC_CCD_B701,
68*4882a593Smuzhiyun HFC_ASUS_0675,
69*4882a593Smuzhiyun HFC_BERKOM_A1T,
70*4882a593Smuzhiyun HFC_BERKOM_TCONCEPT,
71*4882a593Smuzhiyun HFC_ANIGMA_MC145575,
72*4882a593Smuzhiyun HFC_ZOLTRIX_2BD0,
73*4882a593Smuzhiyun HFC_DIGI_DF_M_IOM2_E,
74*4882a593Smuzhiyun HFC_DIGI_DF_M_E,
75*4882a593Smuzhiyun HFC_DIGI_DF_M_IOM2_A,
76*4882a593Smuzhiyun HFC_DIGI_DF_M_A,
77*4882a593Smuzhiyun HFC_ABOCOM_2BD1,
78*4882a593Smuzhiyun HFC_SITECOM_DC105V2,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct hfcPCI_hw {
82*4882a593Smuzhiyun unsigned char cirm;
83*4882a593Smuzhiyun unsigned char ctmt;
84*4882a593Smuzhiyun unsigned char clkdel;
85*4882a593Smuzhiyun unsigned char states;
86*4882a593Smuzhiyun unsigned char conn;
87*4882a593Smuzhiyun unsigned char mst_m;
88*4882a593Smuzhiyun unsigned char int_m1;
89*4882a593Smuzhiyun unsigned char int_m2;
90*4882a593Smuzhiyun unsigned char sctrl;
91*4882a593Smuzhiyun unsigned char sctrl_r;
92*4882a593Smuzhiyun unsigned char sctrl_e;
93*4882a593Smuzhiyun unsigned char trm;
94*4882a593Smuzhiyun unsigned char fifo_en;
95*4882a593Smuzhiyun unsigned char bswapped;
96*4882a593Smuzhiyun unsigned char protocol;
97*4882a593Smuzhiyun int nt_timer;
98*4882a593Smuzhiyun unsigned char __iomem *pci_io; /* start of PCI IO memory */
99*4882a593Smuzhiyun dma_addr_t dmahandle;
100*4882a593Smuzhiyun void *fifos; /* FIFO memory */
101*4882a593Smuzhiyun int last_bfifo_cnt[2];
102*4882a593Smuzhiyun /* marker saving last b-fifo frame count */
103*4882a593Smuzhiyun struct timer_list timer;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define HFC_CFG_MASTER 1
107*4882a593Smuzhiyun #define HFC_CFG_SLAVE 2
108*4882a593Smuzhiyun #define HFC_CFG_PCM 3
109*4882a593Smuzhiyun #define HFC_CFG_2HFC 4
110*4882a593Smuzhiyun #define HFC_CFG_SLAVEHFC 5
111*4882a593Smuzhiyun #define HFC_CFG_NEG_F0 6
112*4882a593Smuzhiyun #define HFC_CFG_SW_DD_DU 7
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define FLG_HFC_TIMER_T1 16
115*4882a593Smuzhiyun #define FLG_HFC_TIMER_T3 17
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define NT_T1_COUNT 1120 /* number of 3.125ms interrupts (3.5s) */
118*4882a593Smuzhiyun #define NT_T3_COUNT 31 /* number of 3.125ms interrupts (97 ms) */
119*4882a593Smuzhiyun #define CLKDEL_TE 0x0e /* CLKDEL in TE mode */
120*4882a593Smuzhiyun #define CLKDEL_NT 0x6c /* CLKDEL in NT mode */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct hfc_pci {
124*4882a593Smuzhiyun u_char subtype;
125*4882a593Smuzhiyun u_char chanlimit;
126*4882a593Smuzhiyun u_char initdone;
127*4882a593Smuzhiyun u_long cfg;
128*4882a593Smuzhiyun u_int irq;
129*4882a593Smuzhiyun u_int irqcnt;
130*4882a593Smuzhiyun struct pci_dev *pdev;
131*4882a593Smuzhiyun struct hfcPCI_hw hw;
132*4882a593Smuzhiyun spinlock_t lock; /* card lock */
133*4882a593Smuzhiyun struct dchannel dch;
134*4882a593Smuzhiyun struct bchannel bch[2];
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Interface functions */
138*4882a593Smuzhiyun static void
enable_hwirq(struct hfc_pci * hc)139*4882a593Smuzhiyun enable_hwirq(struct hfc_pci *hc)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun hc->hw.int_m2 |= HFCPCI_IRQ_ENABLE;
142*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M2, hc->hw.int_m2);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static void
disable_hwirq(struct hfc_pci * hc)146*4882a593Smuzhiyun disable_hwirq(struct hfc_pci *hc)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun hc->hw.int_m2 &= ~((u_char)HFCPCI_IRQ_ENABLE);
149*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M2, hc->hw.int_m2);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * free hardware resources used by driver
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun static void
release_io_hfcpci(struct hfc_pci * hc)156*4882a593Smuzhiyun release_io_hfcpci(struct hfc_pci *hc)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun /* disable memory mapped ports + busmaster */
159*4882a593Smuzhiyun pci_write_config_word(hc->pdev, PCI_COMMAND, 0);
160*4882a593Smuzhiyun del_timer(&hc->hw.timer);
161*4882a593Smuzhiyun dma_free_coherent(&hc->pdev->dev, 0x8000, hc->hw.fifos,
162*4882a593Smuzhiyun hc->hw.dmahandle);
163*4882a593Smuzhiyun iounmap(hc->hw.pci_io);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * set mode (NT or TE)
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun static void
hfcpci_setmode(struct hfc_pci * hc)170*4882a593Smuzhiyun hfcpci_setmode(struct hfc_pci *hc)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_NT_S0) {
173*4882a593Smuzhiyun hc->hw.clkdel = CLKDEL_NT; /* ST-Bit delay for NT-Mode */
174*4882a593Smuzhiyun hc->hw.sctrl |= SCTRL_MODE_NT; /* NT-MODE */
175*4882a593Smuzhiyun hc->hw.states = 1; /* G1 */
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun hc->hw.clkdel = CLKDEL_TE; /* ST-Bit delay for TE-Mode */
178*4882a593Smuzhiyun hc->hw.sctrl &= ~SCTRL_MODE_NT; /* TE-MODE */
179*4882a593Smuzhiyun hc->hw.states = 2; /* F2 */
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CLKDEL, hc->hw.clkdel);
182*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, HFCPCI_LOAD_STATE | hc->hw.states);
183*4882a593Smuzhiyun udelay(10);
184*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, hc->hw.states | 0x40); /* Deactivate */
185*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL, hc->hw.sctrl);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * function called to reset the HFC PCI chip. A complete software reset of chip
190*4882a593Smuzhiyun * and fifos is done.
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun static void
reset_hfcpci(struct hfc_pci * hc)193*4882a593Smuzhiyun reset_hfcpci(struct hfc_pci *hc)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u_char val;
196*4882a593Smuzhiyun int cnt = 0;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun printk(KERN_DEBUG "reset_hfcpci: entered\n");
199*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_CHIP_ID);
200*4882a593Smuzhiyun printk(KERN_INFO "HFC_PCI: resetting HFC ChipId(%x)\n", val);
201*4882a593Smuzhiyun /* enable memory mapped ports, disable busmaster */
202*4882a593Smuzhiyun pci_write_config_word(hc->pdev, PCI_COMMAND, PCI_ENA_MEMIO);
203*4882a593Smuzhiyun disable_hwirq(hc);
204*4882a593Smuzhiyun /* enable memory ports + busmaster */
205*4882a593Smuzhiyun pci_write_config_word(hc->pdev, PCI_COMMAND,
206*4882a593Smuzhiyun PCI_ENA_MEMIO + PCI_ENA_MASTER);
207*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_STATUS);
208*4882a593Smuzhiyun printk(KERN_DEBUG "HFC-PCI status(%x) before reset\n", val);
209*4882a593Smuzhiyun hc->hw.cirm = HFCPCI_RESET; /* Reset On */
210*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
211*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
212*4882a593Smuzhiyun mdelay(10); /* Timeout 10ms */
213*4882a593Smuzhiyun hc->hw.cirm = 0; /* Reset Off */
214*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
215*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_STATUS);
216*4882a593Smuzhiyun printk(KERN_DEBUG "HFC-PCI status(%x) after reset\n", val);
217*4882a593Smuzhiyun while (cnt < 50000) { /* max 50000 us */
218*4882a593Smuzhiyun udelay(5);
219*4882a593Smuzhiyun cnt += 5;
220*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_STATUS);
221*4882a593Smuzhiyun if (!(val & 2))
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun printk(KERN_DEBUG "HFC-PCI status(%x) after %dus\n", val, cnt);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun hc->hw.fifo_en = 0x30; /* only D fifos enabled */
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun hc->hw.bswapped = 0; /* no exchange */
229*4882a593Smuzhiyun hc->hw.ctmt = HFCPCI_TIM3_125 | HFCPCI_AUTO_TIMER;
230*4882a593Smuzhiyun hc->hw.trm = HFCPCI_BTRANS_THRESMASK; /* no echo connect , threshold */
231*4882a593Smuzhiyun hc->hw.sctrl = 0x40; /* set tx_lo mode, error in datasheet ! */
232*4882a593Smuzhiyun hc->hw.sctrl_r = 0;
233*4882a593Smuzhiyun hc->hw.sctrl_e = HFCPCI_AUTO_AWAKE; /* S/T Auto awake */
234*4882a593Smuzhiyun hc->hw.mst_m = 0;
235*4882a593Smuzhiyun if (test_bit(HFC_CFG_MASTER, &hc->cfg))
236*4882a593Smuzhiyun hc->hw.mst_m |= HFCPCI_MASTER; /* HFC Master Mode */
237*4882a593Smuzhiyun if (test_bit(HFC_CFG_NEG_F0, &hc->cfg))
238*4882a593Smuzhiyun hc->hw.mst_m |= HFCPCI_F0_NEGATIV;
239*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
240*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_TRM, hc->hw.trm);
241*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL_E, hc->hw.sctrl_e);
242*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun hc->hw.int_m1 = HFCPCI_INTS_DTRANS | HFCPCI_INTS_DREC |
245*4882a593Smuzhiyun HFCPCI_INTS_L1STATE | HFCPCI_INTS_TIMER;
246*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Clear already pending ints */
249*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_INT_S1);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* set NT/TE mode */
252*4882a593Smuzhiyun hfcpci_setmode(hc);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
255*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL_R, hc->hw.sctrl_r);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * Init GCI/IOM2 in master mode
259*4882a593Smuzhiyun * Slots 0 and 1 are set for B-chan 1 and 2
260*4882a593Smuzhiyun * D- and monitor/CI channel are not enabled
261*4882a593Smuzhiyun * STIO1 is used as output for data, B1+B2 from ST->IOM+HFC
262*4882a593Smuzhiyun * STIO2 is used as data input, B1+B2 from IOM->ST
263*4882a593Smuzhiyun * ST B-channel send disabled -> continuous 1s
264*4882a593Smuzhiyun * The IOM slots are always enabled
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun if (test_bit(HFC_CFG_PCM, &hc->cfg)) {
267*4882a593Smuzhiyun /* set data flow directions: connect B1,B2: HFC to/from PCM */
268*4882a593Smuzhiyun hc->hw.conn = 0x09;
269*4882a593Smuzhiyun } else {
270*4882a593Smuzhiyun hc->hw.conn = 0x36; /* set data flow directions */
271*4882a593Smuzhiyun if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg)) {
272*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_SSL, 0xC0);
273*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_SSL, 0xC1);
274*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_RSL, 0xC0);
275*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_RSL, 0xC1);
276*4882a593Smuzhiyun } else {
277*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_SSL, 0x80);
278*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_SSL, 0x81);
279*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_RSL, 0x80);
280*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_RSL, 0x81);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
284*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_INT_S2);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * Timer function called when kernel timer expires
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun static void
hfcpci_Timer(struct timer_list * t)291*4882a593Smuzhiyun hfcpci_Timer(struct timer_list *t)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct hfc_pci *hc = from_timer(hc, t, hw.timer);
294*4882a593Smuzhiyun hc->hw.timer.expires = jiffies + 75;
295*4882a593Smuzhiyun /* WD RESET */
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * WriteReg(hc, HFCD_DATA, HFCD_CTMT, hc->hw.ctmt | 0x80);
298*4882a593Smuzhiyun * add_timer(&hc->hw.timer);
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * select a b-channel entry matching and active
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun static struct bchannel *
Sel_BCS(struct hfc_pci * hc,int channel)307*4882a593Smuzhiyun Sel_BCS(struct hfc_pci *hc, int channel)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun if (test_bit(FLG_ACTIVE, &hc->bch[0].Flags) &&
310*4882a593Smuzhiyun (hc->bch[0].nr & channel))
311*4882a593Smuzhiyun return &hc->bch[0];
312*4882a593Smuzhiyun else if (test_bit(FLG_ACTIVE, &hc->bch[1].Flags) &&
313*4882a593Smuzhiyun (hc->bch[1].nr & channel))
314*4882a593Smuzhiyun return &hc->bch[1];
315*4882a593Smuzhiyun else
316*4882a593Smuzhiyun return NULL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * clear the desired B-channel rx fifo
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun static void
hfcpci_clear_fifo_rx(struct hfc_pci * hc,int fifo)323*4882a593Smuzhiyun hfcpci_clear_fifo_rx(struct hfc_pci *hc, int fifo)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun u_char fifo_state;
326*4882a593Smuzhiyun struct bzfifo *bzr;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (fifo) {
329*4882a593Smuzhiyun bzr = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b2;
330*4882a593Smuzhiyun fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B2RX;
331*4882a593Smuzhiyun } else {
332*4882a593Smuzhiyun bzr = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b1;
333*4882a593Smuzhiyun fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B1RX;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun if (fifo_state)
336*4882a593Smuzhiyun hc->hw.fifo_en ^= fifo_state;
337*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
338*4882a593Smuzhiyun hc->hw.last_bfifo_cnt[fifo] = 0;
339*4882a593Smuzhiyun bzr->f1 = MAX_B_FRAMES;
340*4882a593Smuzhiyun bzr->f2 = bzr->f1; /* init F pointers to remain constant */
341*4882a593Smuzhiyun bzr->za[MAX_B_FRAMES].z1 = cpu_to_le16(B_FIFO_SIZE + B_SUB_VAL - 1);
342*4882a593Smuzhiyun bzr->za[MAX_B_FRAMES].z2 = cpu_to_le16(
343*4882a593Smuzhiyun le16_to_cpu(bzr->za[MAX_B_FRAMES].z1));
344*4882a593Smuzhiyun if (fifo_state)
345*4882a593Smuzhiyun hc->hw.fifo_en |= fifo_state;
346*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * clear the desired B-channel tx fifo
351*4882a593Smuzhiyun */
hfcpci_clear_fifo_tx(struct hfc_pci * hc,int fifo)352*4882a593Smuzhiyun static void hfcpci_clear_fifo_tx(struct hfc_pci *hc, int fifo)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun u_char fifo_state;
355*4882a593Smuzhiyun struct bzfifo *bzt;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (fifo) {
358*4882a593Smuzhiyun bzt = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b2;
359*4882a593Smuzhiyun fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B2TX;
360*4882a593Smuzhiyun } else {
361*4882a593Smuzhiyun bzt = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b1;
362*4882a593Smuzhiyun fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B1TX;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun if (fifo_state)
365*4882a593Smuzhiyun hc->hw.fifo_en ^= fifo_state;
366*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
367*4882a593Smuzhiyun if (hc->bch[fifo].debug & DEBUG_HW_BCHANNEL)
368*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_clear_fifo_tx%d f1(%x) f2(%x) "
369*4882a593Smuzhiyun "z1(%x) z2(%x) state(%x)\n",
370*4882a593Smuzhiyun fifo, bzt->f1, bzt->f2,
371*4882a593Smuzhiyun le16_to_cpu(bzt->za[MAX_B_FRAMES].z1),
372*4882a593Smuzhiyun le16_to_cpu(bzt->za[MAX_B_FRAMES].z2),
373*4882a593Smuzhiyun fifo_state);
374*4882a593Smuzhiyun bzt->f2 = MAX_B_FRAMES;
375*4882a593Smuzhiyun bzt->f1 = bzt->f2; /* init F pointers to remain constant */
376*4882a593Smuzhiyun bzt->za[MAX_B_FRAMES].z1 = cpu_to_le16(B_FIFO_SIZE + B_SUB_VAL - 1);
377*4882a593Smuzhiyun bzt->za[MAX_B_FRAMES].z2 = cpu_to_le16(B_FIFO_SIZE + B_SUB_VAL - 2);
378*4882a593Smuzhiyun if (fifo_state)
379*4882a593Smuzhiyun hc->hw.fifo_en |= fifo_state;
380*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
381*4882a593Smuzhiyun if (hc->bch[fifo].debug & DEBUG_HW_BCHANNEL)
382*4882a593Smuzhiyun printk(KERN_DEBUG
383*4882a593Smuzhiyun "hfcpci_clear_fifo_tx%d f1(%x) f2(%x) z1(%x) z2(%x)\n",
384*4882a593Smuzhiyun fifo, bzt->f1, bzt->f2,
385*4882a593Smuzhiyun le16_to_cpu(bzt->za[MAX_B_FRAMES].z1),
386*4882a593Smuzhiyun le16_to_cpu(bzt->za[MAX_B_FRAMES].z2));
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * read a complete B-frame out of the buffer
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun static void
hfcpci_empty_bfifo(struct bchannel * bch,struct bzfifo * bz,u_char * bdata,int count)393*4882a593Smuzhiyun hfcpci_empty_bfifo(struct bchannel *bch, struct bzfifo *bz,
394*4882a593Smuzhiyun u_char *bdata, int count)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun u_char *ptr, *ptr1, new_f2;
397*4882a593Smuzhiyun int maxlen, new_z2;
398*4882a593Smuzhiyun struct zt *zp;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if ((bch->debug & DEBUG_HW_BCHANNEL) && !(bch->debug & DEBUG_HW_BFIFO))
401*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_empty_fifo\n");
402*4882a593Smuzhiyun zp = &bz->za[bz->f2]; /* point to Z-Regs */
403*4882a593Smuzhiyun new_z2 = le16_to_cpu(zp->z2) + count; /* new position in fifo */
404*4882a593Smuzhiyun if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
405*4882a593Smuzhiyun new_z2 -= B_FIFO_SIZE; /* buffer wrap */
406*4882a593Smuzhiyun new_f2 = (bz->f2 + 1) & MAX_B_FRAMES;
407*4882a593Smuzhiyun if ((count > MAX_DATA_SIZE + 3) || (count < 4) ||
408*4882a593Smuzhiyun (*(bdata + (le16_to_cpu(zp->z1) - B_SUB_VAL)))) {
409*4882a593Smuzhiyun if (bch->debug & DEBUG_HW)
410*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_empty_fifo: incoming packet "
411*4882a593Smuzhiyun "invalid length %d or crc\n", count);
412*4882a593Smuzhiyun #ifdef ERROR_STATISTIC
413*4882a593Smuzhiyun bch->err_inv++;
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun bz->za[new_f2].z2 = cpu_to_le16(new_z2);
416*4882a593Smuzhiyun bz->f2 = new_f2; /* next buffer */
417*4882a593Smuzhiyun } else {
418*4882a593Smuzhiyun bch->rx_skb = mI_alloc_skb(count - 3, GFP_ATOMIC);
419*4882a593Smuzhiyun if (!bch->rx_skb) {
420*4882a593Smuzhiyun printk(KERN_WARNING "HFCPCI: receive out of memory\n");
421*4882a593Smuzhiyun return;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun count -= 3;
424*4882a593Smuzhiyun ptr = skb_put(bch->rx_skb, count);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (le16_to_cpu(zp->z2) + count <= B_FIFO_SIZE + B_SUB_VAL)
427*4882a593Smuzhiyun maxlen = count; /* complete transfer */
428*4882a593Smuzhiyun else
429*4882a593Smuzhiyun maxlen = B_FIFO_SIZE + B_SUB_VAL -
430*4882a593Smuzhiyun le16_to_cpu(zp->z2); /* maximum */
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ptr1 = bdata + (le16_to_cpu(zp->z2) - B_SUB_VAL);
433*4882a593Smuzhiyun /* start of data */
434*4882a593Smuzhiyun memcpy(ptr, ptr1, maxlen); /* copy data */
435*4882a593Smuzhiyun count -= maxlen;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (count) { /* rest remaining */
438*4882a593Smuzhiyun ptr += maxlen;
439*4882a593Smuzhiyun ptr1 = bdata; /* start of buffer */
440*4882a593Smuzhiyun memcpy(ptr, ptr1, count); /* rest */
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun bz->za[new_f2].z2 = cpu_to_le16(new_z2);
443*4882a593Smuzhiyun bz->f2 = new_f2; /* next buffer */
444*4882a593Smuzhiyun recv_Bchannel(bch, MISDN_ID_ANY, false);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun * D-channel receive procedure
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun static int
receive_dmsg(struct hfc_pci * hc)452*4882a593Smuzhiyun receive_dmsg(struct hfc_pci *hc)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct dchannel *dch = &hc->dch;
455*4882a593Smuzhiyun int maxlen;
456*4882a593Smuzhiyun int rcnt, total;
457*4882a593Smuzhiyun int count = 5;
458*4882a593Smuzhiyun u_char *ptr, *ptr1;
459*4882a593Smuzhiyun struct dfifo *df;
460*4882a593Smuzhiyun struct zt *zp;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun df = &((union fifo_area *)(hc->hw.fifos))->d_chan.d_rx;
463*4882a593Smuzhiyun while (((df->f1 & D_FREG_MASK) != (df->f2 & D_FREG_MASK)) && count--) {
464*4882a593Smuzhiyun zp = &df->za[df->f2 & D_FREG_MASK];
465*4882a593Smuzhiyun rcnt = le16_to_cpu(zp->z1) - le16_to_cpu(zp->z2);
466*4882a593Smuzhiyun if (rcnt < 0)
467*4882a593Smuzhiyun rcnt += D_FIFO_SIZE;
468*4882a593Smuzhiyun rcnt++;
469*4882a593Smuzhiyun if (dch->debug & DEBUG_HW_DCHANNEL)
470*4882a593Smuzhiyun printk(KERN_DEBUG
471*4882a593Smuzhiyun "hfcpci recd f1(%d) f2(%d) z1(%x) z2(%x) cnt(%d)\n",
472*4882a593Smuzhiyun df->f1, df->f2,
473*4882a593Smuzhiyun le16_to_cpu(zp->z1),
474*4882a593Smuzhiyun le16_to_cpu(zp->z2),
475*4882a593Smuzhiyun rcnt);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if ((rcnt > MAX_DFRAME_LEN + 3) || (rcnt < 4) ||
478*4882a593Smuzhiyun (df->data[le16_to_cpu(zp->z1)])) {
479*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
480*4882a593Smuzhiyun printk(KERN_DEBUG
481*4882a593Smuzhiyun "empty_fifo hfcpci packet inv. len "
482*4882a593Smuzhiyun "%d or crc %d\n",
483*4882a593Smuzhiyun rcnt,
484*4882a593Smuzhiyun df->data[le16_to_cpu(zp->z1)]);
485*4882a593Smuzhiyun #ifdef ERROR_STATISTIC
486*4882a593Smuzhiyun cs->err_rx++;
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun df->f2 = ((df->f2 + 1) & MAX_D_FRAMES) |
489*4882a593Smuzhiyun (MAX_D_FRAMES + 1); /* next buffer */
490*4882a593Smuzhiyun df->za[df->f2 & D_FREG_MASK].z2 =
491*4882a593Smuzhiyun cpu_to_le16((le16_to_cpu(zp->z2) + rcnt) &
492*4882a593Smuzhiyun (D_FIFO_SIZE - 1));
493*4882a593Smuzhiyun } else {
494*4882a593Smuzhiyun dch->rx_skb = mI_alloc_skb(rcnt - 3, GFP_ATOMIC);
495*4882a593Smuzhiyun if (!dch->rx_skb) {
496*4882a593Smuzhiyun printk(KERN_WARNING
497*4882a593Smuzhiyun "HFC-PCI: D receive out of memory\n");
498*4882a593Smuzhiyun break;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun total = rcnt;
501*4882a593Smuzhiyun rcnt -= 3;
502*4882a593Smuzhiyun ptr = skb_put(dch->rx_skb, rcnt);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (le16_to_cpu(zp->z2) + rcnt <= D_FIFO_SIZE)
505*4882a593Smuzhiyun maxlen = rcnt; /* complete transfer */
506*4882a593Smuzhiyun else
507*4882a593Smuzhiyun maxlen = D_FIFO_SIZE - le16_to_cpu(zp->z2);
508*4882a593Smuzhiyun /* maximum */
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ptr1 = df->data + le16_to_cpu(zp->z2);
511*4882a593Smuzhiyun /* start of data */
512*4882a593Smuzhiyun memcpy(ptr, ptr1, maxlen); /* copy data */
513*4882a593Smuzhiyun rcnt -= maxlen;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (rcnt) { /* rest remaining */
516*4882a593Smuzhiyun ptr += maxlen;
517*4882a593Smuzhiyun ptr1 = df->data; /* start of buffer */
518*4882a593Smuzhiyun memcpy(ptr, ptr1, rcnt); /* rest */
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun df->f2 = ((df->f2 + 1) & MAX_D_FRAMES) |
521*4882a593Smuzhiyun (MAX_D_FRAMES + 1); /* next buffer */
522*4882a593Smuzhiyun df->za[df->f2 & D_FREG_MASK].z2 = cpu_to_le16((
523*4882a593Smuzhiyun le16_to_cpu(zp->z2) + total) & (D_FIFO_SIZE - 1));
524*4882a593Smuzhiyun recv_Dchannel(dch);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun return 1;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /*
531*4882a593Smuzhiyun * check for transparent receive data and read max one 'poll' size if avail
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun static void
hfcpci_empty_fifo_trans(struct bchannel * bch,struct bzfifo * rxbz,struct bzfifo * txbz,u_char * bdata)534*4882a593Smuzhiyun hfcpci_empty_fifo_trans(struct bchannel *bch, struct bzfifo *rxbz,
535*4882a593Smuzhiyun struct bzfifo *txbz, u_char *bdata)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun __le16 *z1r, *z2r, *z1t, *z2t;
538*4882a593Smuzhiyun int new_z2, fcnt_rx, fcnt_tx, maxlen;
539*4882a593Smuzhiyun u_char *ptr, *ptr1;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun z1r = &rxbz->za[MAX_B_FRAMES].z1; /* pointer to z reg */
542*4882a593Smuzhiyun z2r = z1r + 1;
543*4882a593Smuzhiyun z1t = &txbz->za[MAX_B_FRAMES].z1;
544*4882a593Smuzhiyun z2t = z1t + 1;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun fcnt_rx = le16_to_cpu(*z1r) - le16_to_cpu(*z2r);
547*4882a593Smuzhiyun if (!fcnt_rx)
548*4882a593Smuzhiyun return; /* no data avail */
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (fcnt_rx <= 0)
551*4882a593Smuzhiyun fcnt_rx += B_FIFO_SIZE; /* bytes actually buffered */
552*4882a593Smuzhiyun new_z2 = le16_to_cpu(*z2r) + fcnt_rx; /* new position in fifo */
553*4882a593Smuzhiyun if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
554*4882a593Smuzhiyun new_z2 -= B_FIFO_SIZE; /* buffer wrap */
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun fcnt_tx = le16_to_cpu(*z2t) - le16_to_cpu(*z1t);
557*4882a593Smuzhiyun if (fcnt_tx <= 0)
558*4882a593Smuzhiyun fcnt_tx += B_FIFO_SIZE;
559*4882a593Smuzhiyun /* fcnt_tx contains available bytes in tx-fifo */
560*4882a593Smuzhiyun fcnt_tx = B_FIFO_SIZE - fcnt_tx;
561*4882a593Smuzhiyun /* remaining bytes to send (bytes in tx-fifo) */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (test_bit(FLG_RX_OFF, &bch->Flags)) {
564*4882a593Smuzhiyun bch->dropcnt += fcnt_rx;
565*4882a593Smuzhiyun *z2r = cpu_to_le16(new_z2);
566*4882a593Smuzhiyun return;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun maxlen = bchannel_get_rxbuf(bch, fcnt_rx);
569*4882a593Smuzhiyun if (maxlen < 0) {
570*4882a593Smuzhiyun pr_warn("B%d: No bufferspace for %d bytes\n", bch->nr, fcnt_rx);
571*4882a593Smuzhiyun } else {
572*4882a593Smuzhiyun ptr = skb_put(bch->rx_skb, fcnt_rx);
573*4882a593Smuzhiyun if (le16_to_cpu(*z2r) + fcnt_rx <= B_FIFO_SIZE + B_SUB_VAL)
574*4882a593Smuzhiyun maxlen = fcnt_rx; /* complete transfer */
575*4882a593Smuzhiyun else
576*4882a593Smuzhiyun maxlen = B_FIFO_SIZE + B_SUB_VAL - le16_to_cpu(*z2r);
577*4882a593Smuzhiyun /* maximum */
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ptr1 = bdata + (le16_to_cpu(*z2r) - B_SUB_VAL);
580*4882a593Smuzhiyun /* start of data */
581*4882a593Smuzhiyun memcpy(ptr, ptr1, maxlen); /* copy data */
582*4882a593Smuzhiyun fcnt_rx -= maxlen;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (fcnt_rx) { /* rest remaining */
585*4882a593Smuzhiyun ptr += maxlen;
586*4882a593Smuzhiyun ptr1 = bdata; /* start of buffer */
587*4882a593Smuzhiyun memcpy(ptr, ptr1, fcnt_rx); /* rest */
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun recv_Bchannel(bch, fcnt_tx, false); /* bch, id, !force */
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun *z2r = cpu_to_le16(new_z2); /* new position */
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * B-channel main receive routine
596*4882a593Smuzhiyun */
597*4882a593Smuzhiyun static void
main_rec_hfcpci(struct bchannel * bch)598*4882a593Smuzhiyun main_rec_hfcpci(struct bchannel *bch)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
601*4882a593Smuzhiyun int rcnt, real_fifo;
602*4882a593Smuzhiyun int receive = 0, count = 5;
603*4882a593Smuzhiyun struct bzfifo *txbz, *rxbz;
604*4882a593Smuzhiyun u_char *bdata;
605*4882a593Smuzhiyun struct zt *zp;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if ((bch->nr & 2) && (!hc->hw.bswapped)) {
608*4882a593Smuzhiyun rxbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b2;
609*4882a593Smuzhiyun txbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b2;
610*4882a593Smuzhiyun bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.rxdat_b2;
611*4882a593Smuzhiyun real_fifo = 1;
612*4882a593Smuzhiyun } else {
613*4882a593Smuzhiyun rxbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b1;
614*4882a593Smuzhiyun txbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b1;
615*4882a593Smuzhiyun bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.rxdat_b1;
616*4882a593Smuzhiyun real_fifo = 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun Begin:
619*4882a593Smuzhiyun count--;
620*4882a593Smuzhiyun if (rxbz->f1 != rxbz->f2) {
621*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
622*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci rec ch(%x) f1(%d) f2(%d)\n",
623*4882a593Smuzhiyun bch->nr, rxbz->f1, rxbz->f2);
624*4882a593Smuzhiyun zp = &rxbz->za[rxbz->f2];
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun rcnt = le16_to_cpu(zp->z1) - le16_to_cpu(zp->z2);
627*4882a593Smuzhiyun if (rcnt < 0)
628*4882a593Smuzhiyun rcnt += B_FIFO_SIZE;
629*4882a593Smuzhiyun rcnt++;
630*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
631*4882a593Smuzhiyun printk(KERN_DEBUG
632*4882a593Smuzhiyun "hfcpci rec ch(%x) z1(%x) z2(%x) cnt(%d)\n",
633*4882a593Smuzhiyun bch->nr, le16_to_cpu(zp->z1),
634*4882a593Smuzhiyun le16_to_cpu(zp->z2), rcnt);
635*4882a593Smuzhiyun hfcpci_empty_bfifo(bch, rxbz, bdata, rcnt);
636*4882a593Smuzhiyun rcnt = rxbz->f1 - rxbz->f2;
637*4882a593Smuzhiyun if (rcnt < 0)
638*4882a593Smuzhiyun rcnt += MAX_B_FRAMES + 1;
639*4882a593Smuzhiyun if (hc->hw.last_bfifo_cnt[real_fifo] > rcnt + 1) {
640*4882a593Smuzhiyun rcnt = 0;
641*4882a593Smuzhiyun hfcpci_clear_fifo_rx(hc, real_fifo);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun hc->hw.last_bfifo_cnt[real_fifo] = rcnt;
644*4882a593Smuzhiyun if (rcnt > 1)
645*4882a593Smuzhiyun receive = 1;
646*4882a593Smuzhiyun else
647*4882a593Smuzhiyun receive = 0;
648*4882a593Smuzhiyun } else if (test_bit(FLG_TRANSPARENT, &bch->Flags)) {
649*4882a593Smuzhiyun hfcpci_empty_fifo_trans(bch, rxbz, txbz, bdata);
650*4882a593Smuzhiyun return;
651*4882a593Smuzhiyun } else
652*4882a593Smuzhiyun receive = 0;
653*4882a593Smuzhiyun if (count && receive)
654*4882a593Smuzhiyun goto Begin;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun * D-channel send routine
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun static void
hfcpci_fill_dfifo(struct hfc_pci * hc)662*4882a593Smuzhiyun hfcpci_fill_dfifo(struct hfc_pci *hc)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct dchannel *dch = &hc->dch;
665*4882a593Smuzhiyun int fcnt;
666*4882a593Smuzhiyun int count, new_z1, maxlen;
667*4882a593Smuzhiyun struct dfifo *df;
668*4882a593Smuzhiyun u_char *src, *dst, new_f1;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if ((dch->debug & DEBUG_HW_DCHANNEL) && !(dch->debug & DEBUG_HW_DFIFO))
671*4882a593Smuzhiyun printk(KERN_DEBUG "%s\n", __func__);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (!dch->tx_skb)
674*4882a593Smuzhiyun return;
675*4882a593Smuzhiyun count = dch->tx_skb->len - dch->tx_idx;
676*4882a593Smuzhiyun if (count <= 0)
677*4882a593Smuzhiyun return;
678*4882a593Smuzhiyun df = &((union fifo_area *) (hc->hw.fifos))->d_chan.d_tx;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (dch->debug & DEBUG_HW_DFIFO)
681*4882a593Smuzhiyun printk(KERN_DEBUG "%s:f1(%d) f2(%d) z1(f1)(%x)\n", __func__,
682*4882a593Smuzhiyun df->f1, df->f2,
683*4882a593Smuzhiyun le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1));
684*4882a593Smuzhiyun fcnt = df->f1 - df->f2; /* frame count actually buffered */
685*4882a593Smuzhiyun if (fcnt < 0)
686*4882a593Smuzhiyun fcnt += (MAX_D_FRAMES + 1); /* if wrap around */
687*4882a593Smuzhiyun if (fcnt > (MAX_D_FRAMES - 1)) {
688*4882a593Smuzhiyun if (dch->debug & DEBUG_HW_DCHANNEL)
689*4882a593Smuzhiyun printk(KERN_DEBUG
690*4882a593Smuzhiyun "hfcpci_fill_Dfifo more as 14 frames\n");
691*4882a593Smuzhiyun #ifdef ERROR_STATISTIC
692*4882a593Smuzhiyun cs->err_tx++;
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun return;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun /* now determine free bytes in FIFO buffer */
697*4882a593Smuzhiyun maxlen = le16_to_cpu(df->za[df->f2 & D_FREG_MASK].z2) -
698*4882a593Smuzhiyun le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1) - 1;
699*4882a593Smuzhiyun if (maxlen <= 0)
700*4882a593Smuzhiyun maxlen += D_FIFO_SIZE; /* count now contains available bytes */
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (dch->debug & DEBUG_HW_DCHANNEL)
703*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_fill_Dfifo count(%d/%d)\n",
704*4882a593Smuzhiyun count, maxlen);
705*4882a593Smuzhiyun if (count > maxlen) {
706*4882a593Smuzhiyun if (dch->debug & DEBUG_HW_DCHANNEL)
707*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_fill_Dfifo no fifo mem\n");
708*4882a593Smuzhiyun return;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun new_z1 = (le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1) + count) &
711*4882a593Smuzhiyun (D_FIFO_SIZE - 1);
712*4882a593Smuzhiyun new_f1 = ((df->f1 + 1) & D_FREG_MASK) | (D_FREG_MASK + 1);
713*4882a593Smuzhiyun src = dch->tx_skb->data + dch->tx_idx; /* source pointer */
714*4882a593Smuzhiyun dst = df->data + le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1);
715*4882a593Smuzhiyun maxlen = D_FIFO_SIZE - le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1);
716*4882a593Smuzhiyun /* end fifo */
717*4882a593Smuzhiyun if (maxlen > count)
718*4882a593Smuzhiyun maxlen = count; /* limit size */
719*4882a593Smuzhiyun memcpy(dst, src, maxlen); /* first copy */
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun count -= maxlen; /* remaining bytes */
722*4882a593Smuzhiyun if (count) {
723*4882a593Smuzhiyun dst = df->data; /* start of buffer */
724*4882a593Smuzhiyun src += maxlen; /* new position */
725*4882a593Smuzhiyun memcpy(dst, src, count);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun df->za[new_f1 & D_FREG_MASK].z1 = cpu_to_le16(new_z1);
728*4882a593Smuzhiyun /* for next buffer */
729*4882a593Smuzhiyun df->za[df->f1 & D_FREG_MASK].z1 = cpu_to_le16(new_z1);
730*4882a593Smuzhiyun /* new pos actual buffer */
731*4882a593Smuzhiyun df->f1 = new_f1; /* next frame */
732*4882a593Smuzhiyun dch->tx_idx = dch->tx_skb->len;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /*
736*4882a593Smuzhiyun * B-channel send routine
737*4882a593Smuzhiyun */
738*4882a593Smuzhiyun static void
hfcpci_fill_fifo(struct bchannel * bch)739*4882a593Smuzhiyun hfcpci_fill_fifo(struct bchannel *bch)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
742*4882a593Smuzhiyun int maxlen, fcnt;
743*4882a593Smuzhiyun int count, new_z1;
744*4882a593Smuzhiyun struct bzfifo *bz;
745*4882a593Smuzhiyun u_char *bdata;
746*4882a593Smuzhiyun u_char new_f1, *src, *dst;
747*4882a593Smuzhiyun __le16 *z1t, *z2t;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if ((bch->debug & DEBUG_HW_BCHANNEL) && !(bch->debug & DEBUG_HW_BFIFO))
750*4882a593Smuzhiyun printk(KERN_DEBUG "%s\n", __func__);
751*4882a593Smuzhiyun if ((!bch->tx_skb) || bch->tx_skb->len == 0) {
752*4882a593Smuzhiyun if (!test_bit(FLG_FILLEMPTY, &bch->Flags) &&
753*4882a593Smuzhiyun !test_bit(FLG_TRANSPARENT, &bch->Flags))
754*4882a593Smuzhiyun return;
755*4882a593Smuzhiyun count = HFCPCI_FILLEMPTY;
756*4882a593Smuzhiyun } else {
757*4882a593Smuzhiyun count = bch->tx_skb->len - bch->tx_idx;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun if ((bch->nr & 2) && (!hc->hw.bswapped)) {
760*4882a593Smuzhiyun bz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b2;
761*4882a593Smuzhiyun bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.txdat_b2;
762*4882a593Smuzhiyun } else {
763*4882a593Smuzhiyun bz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b1;
764*4882a593Smuzhiyun bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.txdat_b1;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (test_bit(FLG_TRANSPARENT, &bch->Flags)) {
768*4882a593Smuzhiyun z1t = &bz->za[MAX_B_FRAMES].z1;
769*4882a593Smuzhiyun z2t = z1t + 1;
770*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
771*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_fill_fifo_trans ch(%x) "
772*4882a593Smuzhiyun "cnt(%d) z1(%x) z2(%x)\n", bch->nr, count,
773*4882a593Smuzhiyun le16_to_cpu(*z1t), le16_to_cpu(*z2t));
774*4882a593Smuzhiyun fcnt = le16_to_cpu(*z2t) - le16_to_cpu(*z1t);
775*4882a593Smuzhiyun if (fcnt <= 0)
776*4882a593Smuzhiyun fcnt += B_FIFO_SIZE;
777*4882a593Smuzhiyun if (test_bit(FLG_FILLEMPTY, &bch->Flags)) {
778*4882a593Smuzhiyun /* fcnt contains available bytes in fifo */
779*4882a593Smuzhiyun if (count > fcnt)
780*4882a593Smuzhiyun count = fcnt;
781*4882a593Smuzhiyun new_z1 = le16_to_cpu(*z1t) + count;
782*4882a593Smuzhiyun /* new buffer Position */
783*4882a593Smuzhiyun if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
784*4882a593Smuzhiyun new_z1 -= B_FIFO_SIZE; /* buffer wrap */
785*4882a593Smuzhiyun dst = bdata + (le16_to_cpu(*z1t) - B_SUB_VAL);
786*4882a593Smuzhiyun maxlen = (B_FIFO_SIZE + B_SUB_VAL) - le16_to_cpu(*z1t);
787*4882a593Smuzhiyun /* end of fifo */
788*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BFIFO)
789*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_FFt fillempty "
790*4882a593Smuzhiyun "fcnt(%d) maxl(%d) nz1(%x) dst(%p)\n",
791*4882a593Smuzhiyun fcnt, maxlen, new_z1, dst);
792*4882a593Smuzhiyun if (maxlen > count)
793*4882a593Smuzhiyun maxlen = count; /* limit size */
794*4882a593Smuzhiyun memset(dst, bch->fill[0], maxlen); /* first copy */
795*4882a593Smuzhiyun count -= maxlen; /* remaining bytes */
796*4882a593Smuzhiyun if (count) {
797*4882a593Smuzhiyun dst = bdata; /* start of buffer */
798*4882a593Smuzhiyun memset(dst, bch->fill[0], count);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun *z1t = cpu_to_le16(new_z1); /* now send data */
801*4882a593Smuzhiyun return;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun /* fcnt contains available bytes in fifo */
804*4882a593Smuzhiyun fcnt = B_FIFO_SIZE - fcnt;
805*4882a593Smuzhiyun /* remaining bytes to send (bytes in fifo) */
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun next_t_frame:
808*4882a593Smuzhiyun count = bch->tx_skb->len - bch->tx_idx;
809*4882a593Smuzhiyun /* maximum fill shall be poll*2 */
810*4882a593Smuzhiyun if (count > (poll << 1) - fcnt)
811*4882a593Smuzhiyun count = (poll << 1) - fcnt;
812*4882a593Smuzhiyun if (count <= 0)
813*4882a593Smuzhiyun return;
814*4882a593Smuzhiyun /* data is suitable for fifo */
815*4882a593Smuzhiyun new_z1 = le16_to_cpu(*z1t) + count;
816*4882a593Smuzhiyun /* new buffer Position */
817*4882a593Smuzhiyun if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
818*4882a593Smuzhiyun new_z1 -= B_FIFO_SIZE; /* buffer wrap */
819*4882a593Smuzhiyun src = bch->tx_skb->data + bch->tx_idx;
820*4882a593Smuzhiyun /* source pointer */
821*4882a593Smuzhiyun dst = bdata + (le16_to_cpu(*z1t) - B_SUB_VAL);
822*4882a593Smuzhiyun maxlen = (B_FIFO_SIZE + B_SUB_VAL) - le16_to_cpu(*z1t);
823*4882a593Smuzhiyun /* end of fifo */
824*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BFIFO)
825*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_FFt fcnt(%d) "
826*4882a593Smuzhiyun "maxl(%d) nz1(%x) dst(%p)\n",
827*4882a593Smuzhiyun fcnt, maxlen, new_z1, dst);
828*4882a593Smuzhiyun fcnt += count;
829*4882a593Smuzhiyun bch->tx_idx += count;
830*4882a593Smuzhiyun if (maxlen > count)
831*4882a593Smuzhiyun maxlen = count; /* limit size */
832*4882a593Smuzhiyun memcpy(dst, src, maxlen); /* first copy */
833*4882a593Smuzhiyun count -= maxlen; /* remaining bytes */
834*4882a593Smuzhiyun if (count) {
835*4882a593Smuzhiyun dst = bdata; /* start of buffer */
836*4882a593Smuzhiyun src += maxlen; /* new position */
837*4882a593Smuzhiyun memcpy(dst, src, count);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun *z1t = cpu_to_le16(new_z1); /* now send data */
840*4882a593Smuzhiyun if (bch->tx_idx < bch->tx_skb->len)
841*4882a593Smuzhiyun return;
842*4882a593Smuzhiyun dev_kfree_skb(bch->tx_skb);
843*4882a593Smuzhiyun if (get_next_bframe(bch))
844*4882a593Smuzhiyun goto next_t_frame;
845*4882a593Smuzhiyun return;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
848*4882a593Smuzhiyun printk(KERN_DEBUG
849*4882a593Smuzhiyun "%s: ch(%x) f1(%d) f2(%d) z1(f1)(%x)\n",
850*4882a593Smuzhiyun __func__, bch->nr, bz->f1, bz->f2,
851*4882a593Smuzhiyun bz->za[bz->f1].z1);
852*4882a593Smuzhiyun fcnt = bz->f1 - bz->f2; /* frame count actually buffered */
853*4882a593Smuzhiyun if (fcnt < 0)
854*4882a593Smuzhiyun fcnt += (MAX_B_FRAMES + 1); /* if wrap around */
855*4882a593Smuzhiyun if (fcnt > (MAX_B_FRAMES - 1)) {
856*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
857*4882a593Smuzhiyun printk(KERN_DEBUG
858*4882a593Smuzhiyun "hfcpci_fill_Bfifo more as 14 frames\n");
859*4882a593Smuzhiyun return;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun /* now determine free bytes in FIFO buffer */
862*4882a593Smuzhiyun maxlen = le16_to_cpu(bz->za[bz->f2].z2) -
863*4882a593Smuzhiyun le16_to_cpu(bz->za[bz->f1].z1) - 1;
864*4882a593Smuzhiyun if (maxlen <= 0)
865*4882a593Smuzhiyun maxlen += B_FIFO_SIZE; /* count now contains available bytes */
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
868*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_fill_fifo ch(%x) count(%d/%d)\n",
869*4882a593Smuzhiyun bch->nr, count, maxlen);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (maxlen < count) {
872*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
873*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci_fill_fifo no fifo mem\n");
874*4882a593Smuzhiyun return;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun new_z1 = le16_to_cpu(bz->za[bz->f1].z1) + count;
877*4882a593Smuzhiyun /* new buffer Position */
878*4882a593Smuzhiyun if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
879*4882a593Smuzhiyun new_z1 -= B_FIFO_SIZE; /* buffer wrap */
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun new_f1 = ((bz->f1 + 1) & MAX_B_FRAMES);
882*4882a593Smuzhiyun src = bch->tx_skb->data + bch->tx_idx; /* source pointer */
883*4882a593Smuzhiyun dst = bdata + (le16_to_cpu(bz->za[bz->f1].z1) - B_SUB_VAL);
884*4882a593Smuzhiyun maxlen = (B_FIFO_SIZE + B_SUB_VAL) - le16_to_cpu(bz->za[bz->f1].z1);
885*4882a593Smuzhiyun /* end fifo */
886*4882a593Smuzhiyun if (maxlen > count)
887*4882a593Smuzhiyun maxlen = count; /* limit size */
888*4882a593Smuzhiyun memcpy(dst, src, maxlen); /* first copy */
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun count -= maxlen; /* remaining bytes */
891*4882a593Smuzhiyun if (count) {
892*4882a593Smuzhiyun dst = bdata; /* start of buffer */
893*4882a593Smuzhiyun src += maxlen; /* new position */
894*4882a593Smuzhiyun memcpy(dst, src, count);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun bz->za[new_f1].z1 = cpu_to_le16(new_z1); /* for next buffer */
897*4882a593Smuzhiyun bz->f1 = new_f1; /* next frame */
898*4882a593Smuzhiyun dev_kfree_skb(bch->tx_skb);
899*4882a593Smuzhiyun get_next_bframe(bch);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /*
905*4882a593Smuzhiyun * handle L1 state changes TE
906*4882a593Smuzhiyun */
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static void
ph_state_te(struct dchannel * dch)909*4882a593Smuzhiyun ph_state_te(struct dchannel *dch)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun if (dch->debug)
912*4882a593Smuzhiyun printk(KERN_DEBUG "%s: TE newstate %x\n",
913*4882a593Smuzhiyun __func__, dch->state);
914*4882a593Smuzhiyun switch (dch->state) {
915*4882a593Smuzhiyun case 0:
916*4882a593Smuzhiyun l1_event(dch->l1, HW_RESET_IND);
917*4882a593Smuzhiyun break;
918*4882a593Smuzhiyun case 3:
919*4882a593Smuzhiyun l1_event(dch->l1, HW_DEACT_IND);
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun case 5:
922*4882a593Smuzhiyun case 8:
923*4882a593Smuzhiyun l1_event(dch->l1, ANYSIGNAL);
924*4882a593Smuzhiyun break;
925*4882a593Smuzhiyun case 6:
926*4882a593Smuzhiyun l1_event(dch->l1, INFO2);
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun case 7:
929*4882a593Smuzhiyun l1_event(dch->l1, INFO4_P8);
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /*
935*4882a593Smuzhiyun * handle L1 state changes NT
936*4882a593Smuzhiyun */
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static void
handle_nt_timer3(struct dchannel * dch)939*4882a593Smuzhiyun handle_nt_timer3(struct dchannel *dch) {
940*4882a593Smuzhiyun struct hfc_pci *hc = dch->hw;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
943*4882a593Smuzhiyun hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
944*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
945*4882a593Smuzhiyun hc->hw.nt_timer = 0;
946*4882a593Smuzhiyun test_and_set_bit(FLG_ACTIVE, &dch->Flags);
947*4882a593Smuzhiyun if (test_bit(HFC_CFG_MASTER, &hc->cfg))
948*4882a593Smuzhiyun hc->hw.mst_m |= HFCPCI_MASTER;
949*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
950*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_ACTIVATE_IND,
951*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun static void
ph_state_nt(struct dchannel * dch)955*4882a593Smuzhiyun ph_state_nt(struct dchannel *dch)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct hfc_pci *hc = dch->hw;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (dch->debug)
960*4882a593Smuzhiyun printk(KERN_DEBUG "%s: NT newstate %x\n",
961*4882a593Smuzhiyun __func__, dch->state);
962*4882a593Smuzhiyun switch (dch->state) {
963*4882a593Smuzhiyun case 2:
964*4882a593Smuzhiyun if (hc->hw.nt_timer < 0) {
965*4882a593Smuzhiyun hc->hw.nt_timer = 0;
966*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
967*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
968*4882a593Smuzhiyun hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
969*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
970*4882a593Smuzhiyun /* Clear already pending ints */
971*4882a593Smuzhiyun (void) Read_hfc(hc, HFCPCI_INT_S1);
972*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, 4 | HFCPCI_LOAD_STATE);
973*4882a593Smuzhiyun udelay(10);
974*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, 4);
975*4882a593Smuzhiyun dch->state = 4;
976*4882a593Smuzhiyun } else if (hc->hw.nt_timer == 0) {
977*4882a593Smuzhiyun hc->hw.int_m1 |= HFCPCI_INTS_TIMER;
978*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
979*4882a593Smuzhiyun hc->hw.nt_timer = NT_T1_COUNT;
980*4882a593Smuzhiyun hc->hw.ctmt &= ~HFCPCI_AUTO_TIMER;
981*4882a593Smuzhiyun hc->hw.ctmt |= HFCPCI_TIM3_125;
982*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt |
983*4882a593Smuzhiyun HFCPCI_CLTIMER);
984*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
985*4882a593Smuzhiyun test_and_set_bit(FLG_HFC_TIMER_T1, &dch->Flags);
986*4882a593Smuzhiyun /* allow G2 -> G3 transition */
987*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, 2 | HFCPCI_NT_G2_G3);
988*4882a593Smuzhiyun } else {
989*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, 2 | HFCPCI_NT_G2_G3);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun break;
992*4882a593Smuzhiyun case 1:
993*4882a593Smuzhiyun hc->hw.nt_timer = 0;
994*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
995*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
996*4882a593Smuzhiyun hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
997*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
998*4882a593Smuzhiyun test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
999*4882a593Smuzhiyun hc->hw.mst_m &= ~HFCPCI_MASTER;
1000*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1001*4882a593Smuzhiyun test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
1002*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_DEACTIVATE_IND,
1003*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun case 4:
1006*4882a593Smuzhiyun hc->hw.nt_timer = 0;
1007*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
1008*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
1009*4882a593Smuzhiyun hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
1010*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1011*4882a593Smuzhiyun break;
1012*4882a593Smuzhiyun case 3:
1013*4882a593Smuzhiyun if (!test_and_set_bit(FLG_HFC_TIMER_T3, &dch->Flags)) {
1014*4882a593Smuzhiyun if (!test_and_clear_bit(FLG_L2_ACTIVATED,
1015*4882a593Smuzhiyun &dch->Flags)) {
1016*4882a593Smuzhiyun handle_nt_timer3(dch);
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
1020*4882a593Smuzhiyun hc->hw.int_m1 |= HFCPCI_INTS_TIMER;
1021*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1022*4882a593Smuzhiyun hc->hw.nt_timer = NT_T3_COUNT;
1023*4882a593Smuzhiyun hc->hw.ctmt &= ~HFCPCI_AUTO_TIMER;
1024*4882a593Smuzhiyun hc->hw.ctmt |= HFCPCI_TIM3_125;
1025*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt |
1026*4882a593Smuzhiyun HFCPCI_CLTIMER);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun break;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun static void
ph_state(struct dchannel * dch)1033*4882a593Smuzhiyun ph_state(struct dchannel *dch)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun struct hfc_pci *hc = dch->hw;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_NT_S0) {
1038*4882a593Smuzhiyun if (test_bit(FLG_HFC_TIMER_T3, &dch->Flags) &&
1039*4882a593Smuzhiyun hc->hw.nt_timer < 0)
1040*4882a593Smuzhiyun handle_nt_timer3(dch);
1041*4882a593Smuzhiyun else
1042*4882a593Smuzhiyun ph_state_nt(dch);
1043*4882a593Smuzhiyun } else
1044*4882a593Smuzhiyun ph_state_te(dch);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /*
1048*4882a593Smuzhiyun * Layer 1 callback function
1049*4882a593Smuzhiyun */
1050*4882a593Smuzhiyun static int
hfc_l1callback(struct dchannel * dch,u_int cmd)1051*4882a593Smuzhiyun hfc_l1callback(struct dchannel *dch, u_int cmd)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct hfc_pci *hc = dch->hw;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun switch (cmd) {
1056*4882a593Smuzhiyun case INFO3_P8:
1057*4882a593Smuzhiyun case INFO3_P10:
1058*4882a593Smuzhiyun if (test_bit(HFC_CFG_MASTER, &hc->cfg))
1059*4882a593Smuzhiyun hc->hw.mst_m |= HFCPCI_MASTER;
1060*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1061*4882a593Smuzhiyun break;
1062*4882a593Smuzhiyun case HW_RESET_REQ:
1063*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, HFCPCI_LOAD_STATE | 3);
1064*4882a593Smuzhiyun /* HFC ST 3 */
1065*4882a593Smuzhiyun udelay(6);
1066*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, 3); /* HFC ST 2 */
1067*4882a593Smuzhiyun if (test_bit(HFC_CFG_MASTER, &hc->cfg))
1068*4882a593Smuzhiyun hc->hw.mst_m |= HFCPCI_MASTER;
1069*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1070*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, HFCPCI_ACTIVATE |
1071*4882a593Smuzhiyun HFCPCI_DO_ACTION);
1072*4882a593Smuzhiyun l1_event(dch->l1, HW_POWERUP_IND);
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun case HW_DEACT_REQ:
1075*4882a593Smuzhiyun hc->hw.mst_m &= ~HFCPCI_MASTER;
1076*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1077*4882a593Smuzhiyun skb_queue_purge(&dch->squeue);
1078*4882a593Smuzhiyun if (dch->tx_skb) {
1079*4882a593Smuzhiyun dev_kfree_skb(dch->tx_skb);
1080*4882a593Smuzhiyun dch->tx_skb = NULL;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun dch->tx_idx = 0;
1083*4882a593Smuzhiyun if (dch->rx_skb) {
1084*4882a593Smuzhiyun dev_kfree_skb(dch->rx_skb);
1085*4882a593Smuzhiyun dch->rx_skb = NULL;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
1088*4882a593Smuzhiyun if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
1089*4882a593Smuzhiyun del_timer(&dch->timer);
1090*4882a593Smuzhiyun break;
1091*4882a593Smuzhiyun case HW_POWERUP_REQ:
1092*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, HFCPCI_DO_ACTION);
1093*4882a593Smuzhiyun break;
1094*4882a593Smuzhiyun case PH_ACTIVATE_IND:
1095*4882a593Smuzhiyun test_and_set_bit(FLG_ACTIVE, &dch->Flags);
1096*4882a593Smuzhiyun _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
1097*4882a593Smuzhiyun GFP_ATOMIC);
1098*4882a593Smuzhiyun break;
1099*4882a593Smuzhiyun case PH_DEACTIVATE_IND:
1100*4882a593Smuzhiyun test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
1101*4882a593Smuzhiyun _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
1102*4882a593Smuzhiyun GFP_ATOMIC);
1103*4882a593Smuzhiyun break;
1104*4882a593Smuzhiyun default:
1105*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
1106*4882a593Smuzhiyun printk(KERN_DEBUG "%s: unknown command %x\n",
1107*4882a593Smuzhiyun __func__, cmd);
1108*4882a593Smuzhiyun return -1;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /*
1114*4882a593Smuzhiyun * Interrupt handler
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun static inline void
tx_birq(struct bchannel * bch)1117*4882a593Smuzhiyun tx_birq(struct bchannel *bch)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun if (bch->tx_skb && bch->tx_idx < bch->tx_skb->len)
1120*4882a593Smuzhiyun hfcpci_fill_fifo(bch);
1121*4882a593Smuzhiyun else {
1122*4882a593Smuzhiyun dev_kfree_skb(bch->tx_skb);
1123*4882a593Smuzhiyun if (get_next_bframe(bch))
1124*4882a593Smuzhiyun hfcpci_fill_fifo(bch);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static inline void
tx_dirq(struct dchannel * dch)1129*4882a593Smuzhiyun tx_dirq(struct dchannel *dch)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun if (dch->tx_skb && dch->tx_idx < dch->tx_skb->len)
1132*4882a593Smuzhiyun hfcpci_fill_dfifo(dch->hw);
1133*4882a593Smuzhiyun else {
1134*4882a593Smuzhiyun dev_kfree_skb(dch->tx_skb);
1135*4882a593Smuzhiyun if (get_next_dframe(dch))
1136*4882a593Smuzhiyun hfcpci_fill_dfifo(dch->hw);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun static irqreturn_t
hfcpci_int(int intno,void * dev_id)1141*4882a593Smuzhiyun hfcpci_int(int intno, void *dev_id)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun struct hfc_pci *hc = dev_id;
1144*4882a593Smuzhiyun u_char exval;
1145*4882a593Smuzhiyun struct bchannel *bch;
1146*4882a593Smuzhiyun u_char val, stat;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun spin_lock(&hc->lock);
1149*4882a593Smuzhiyun if (!(hc->hw.int_m2 & 0x08)) {
1150*4882a593Smuzhiyun spin_unlock(&hc->lock);
1151*4882a593Smuzhiyun return IRQ_NONE; /* not initialised */
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun stat = Read_hfc(hc, HFCPCI_STATUS);
1154*4882a593Smuzhiyun if (HFCPCI_ANYINT & stat) {
1155*4882a593Smuzhiyun val = Read_hfc(hc, HFCPCI_INT_S1);
1156*4882a593Smuzhiyun if (hc->dch.debug & DEBUG_HW_DCHANNEL)
1157*4882a593Smuzhiyun printk(KERN_DEBUG
1158*4882a593Smuzhiyun "HFC-PCI: stat(%02x) s1(%02x)\n", stat, val);
1159*4882a593Smuzhiyun } else {
1160*4882a593Smuzhiyun /* shared */
1161*4882a593Smuzhiyun spin_unlock(&hc->lock);
1162*4882a593Smuzhiyun return IRQ_NONE;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun hc->irqcnt++;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (hc->dch.debug & DEBUG_HW_DCHANNEL)
1167*4882a593Smuzhiyun printk(KERN_DEBUG "HFC-PCI irq %x\n", val);
1168*4882a593Smuzhiyun val &= hc->hw.int_m1;
1169*4882a593Smuzhiyun if (val & 0x40) { /* state machine irq */
1170*4882a593Smuzhiyun exval = Read_hfc(hc, HFCPCI_STATES) & 0xf;
1171*4882a593Smuzhiyun if (hc->dch.debug & DEBUG_HW_DCHANNEL)
1172*4882a593Smuzhiyun printk(KERN_DEBUG "ph_state chg %d->%d\n",
1173*4882a593Smuzhiyun hc->dch.state, exval);
1174*4882a593Smuzhiyun hc->dch.state = exval;
1175*4882a593Smuzhiyun schedule_event(&hc->dch, FLG_PHCHANGE);
1176*4882a593Smuzhiyun val &= ~0x40;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun if (val & 0x80) { /* timer irq */
1179*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_NT_S0) {
1180*4882a593Smuzhiyun if ((--hc->hw.nt_timer) < 0)
1181*4882a593Smuzhiyun schedule_event(&hc->dch, FLG_PHCHANGE);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun val &= ~0x80;
1184*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt | HFCPCI_CLTIMER);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun if (val & 0x08) { /* B1 rx */
1187*4882a593Smuzhiyun bch = Sel_BCS(hc, hc->hw.bswapped ? 2 : 1);
1188*4882a593Smuzhiyun if (bch)
1189*4882a593Smuzhiyun main_rec_hfcpci(bch);
1190*4882a593Smuzhiyun else if (hc->dch.debug)
1191*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci spurious 0x08 IRQ\n");
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun if (val & 0x10) { /* B2 rx */
1194*4882a593Smuzhiyun bch = Sel_BCS(hc, 2);
1195*4882a593Smuzhiyun if (bch)
1196*4882a593Smuzhiyun main_rec_hfcpci(bch);
1197*4882a593Smuzhiyun else if (hc->dch.debug)
1198*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci spurious 0x10 IRQ\n");
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun if (val & 0x01) { /* B1 tx */
1201*4882a593Smuzhiyun bch = Sel_BCS(hc, hc->hw.bswapped ? 2 : 1);
1202*4882a593Smuzhiyun if (bch)
1203*4882a593Smuzhiyun tx_birq(bch);
1204*4882a593Smuzhiyun else if (hc->dch.debug)
1205*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci spurious 0x01 IRQ\n");
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun if (val & 0x02) { /* B2 tx */
1208*4882a593Smuzhiyun bch = Sel_BCS(hc, 2);
1209*4882a593Smuzhiyun if (bch)
1210*4882a593Smuzhiyun tx_birq(bch);
1211*4882a593Smuzhiyun else if (hc->dch.debug)
1212*4882a593Smuzhiyun printk(KERN_DEBUG "hfcpci spurious 0x02 IRQ\n");
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun if (val & 0x20) /* D rx */
1215*4882a593Smuzhiyun receive_dmsg(hc);
1216*4882a593Smuzhiyun if (val & 0x04) { /* D tx */
1217*4882a593Smuzhiyun if (test_and_clear_bit(FLG_BUSY_TIMER, &hc->dch.Flags))
1218*4882a593Smuzhiyun del_timer(&hc->dch.timer);
1219*4882a593Smuzhiyun tx_dirq(&hc->dch);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun spin_unlock(&hc->lock);
1222*4882a593Smuzhiyun return IRQ_HANDLED;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /*
1226*4882a593Smuzhiyun * timer callback for D-chan busy resolution. Currently no function
1227*4882a593Smuzhiyun */
1228*4882a593Smuzhiyun static void
hfcpci_dbusy_timer(struct timer_list * t)1229*4882a593Smuzhiyun hfcpci_dbusy_timer(struct timer_list *t)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /*
1234*4882a593Smuzhiyun * activate/deactivate hardware for selected channels and mode
1235*4882a593Smuzhiyun */
1236*4882a593Smuzhiyun static int
mode_hfcpci(struct bchannel * bch,int bc,int protocol)1237*4882a593Smuzhiyun mode_hfcpci(struct bchannel *bch, int bc, int protocol)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
1240*4882a593Smuzhiyun int fifo2;
1241*4882a593Smuzhiyun u_char rx_slot = 0, tx_slot = 0, pcm_mode;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
1244*4882a593Smuzhiyun printk(KERN_DEBUG
1245*4882a593Smuzhiyun "HFCPCI bchannel protocol %x-->%x ch %x-->%x\n",
1246*4882a593Smuzhiyun bch->state, protocol, bch->nr, bc);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun fifo2 = bc;
1249*4882a593Smuzhiyun pcm_mode = (bc >> 24) & 0xff;
1250*4882a593Smuzhiyun if (pcm_mode) { /* PCM SLOT USE */
1251*4882a593Smuzhiyun if (!test_bit(HFC_CFG_PCM, &hc->cfg))
1252*4882a593Smuzhiyun printk(KERN_WARNING
1253*4882a593Smuzhiyun "%s: pcm channel id without HFC_CFG_PCM\n",
1254*4882a593Smuzhiyun __func__);
1255*4882a593Smuzhiyun rx_slot = (bc >> 8) & 0xff;
1256*4882a593Smuzhiyun tx_slot = (bc >> 16) & 0xff;
1257*4882a593Smuzhiyun bc = bc & 0xff;
1258*4882a593Smuzhiyun } else if (test_bit(HFC_CFG_PCM, &hc->cfg) && (protocol > ISDN_P_NONE))
1259*4882a593Smuzhiyun printk(KERN_WARNING "%s: no pcm channel id but HFC_CFG_PCM\n",
1260*4882a593Smuzhiyun __func__);
1261*4882a593Smuzhiyun if (hc->chanlimit > 1) {
1262*4882a593Smuzhiyun hc->hw.bswapped = 0; /* B1 and B2 normal mode */
1263*4882a593Smuzhiyun hc->hw.sctrl_e &= ~0x80;
1264*4882a593Smuzhiyun } else {
1265*4882a593Smuzhiyun if (bc & 2) {
1266*4882a593Smuzhiyun if (protocol != ISDN_P_NONE) {
1267*4882a593Smuzhiyun hc->hw.bswapped = 1; /* B1 and B2 exchanged */
1268*4882a593Smuzhiyun hc->hw.sctrl_e |= 0x80;
1269*4882a593Smuzhiyun } else {
1270*4882a593Smuzhiyun hc->hw.bswapped = 0; /* B1 and B2 normal mode */
1271*4882a593Smuzhiyun hc->hw.sctrl_e &= ~0x80;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun fifo2 = 1;
1274*4882a593Smuzhiyun } else {
1275*4882a593Smuzhiyun hc->hw.bswapped = 0; /* B1 and B2 normal mode */
1276*4882a593Smuzhiyun hc->hw.sctrl_e &= ~0x80;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun switch (protocol) {
1280*4882a593Smuzhiyun case (-1): /* used for init */
1281*4882a593Smuzhiyun bch->state = -1;
1282*4882a593Smuzhiyun bch->nr = bc;
1283*4882a593Smuzhiyun fallthrough;
1284*4882a593Smuzhiyun case (ISDN_P_NONE):
1285*4882a593Smuzhiyun if (bch->state == ISDN_P_NONE)
1286*4882a593Smuzhiyun return 0;
1287*4882a593Smuzhiyun if (bc & 2) {
1288*4882a593Smuzhiyun hc->hw.sctrl &= ~SCTRL_B2_ENA;
1289*4882a593Smuzhiyun hc->hw.sctrl_r &= ~SCTRL_B2_ENA;
1290*4882a593Smuzhiyun } else {
1291*4882a593Smuzhiyun hc->hw.sctrl &= ~SCTRL_B1_ENA;
1292*4882a593Smuzhiyun hc->hw.sctrl_r &= ~SCTRL_B1_ENA;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun if (fifo2 & 2) {
1295*4882a593Smuzhiyun hc->hw.fifo_en &= ~HFCPCI_FIFOEN_B2;
1296*4882a593Smuzhiyun hc->hw.int_m1 &= ~(HFCPCI_INTS_B2TRANS |
1297*4882a593Smuzhiyun HFCPCI_INTS_B2REC);
1298*4882a593Smuzhiyun } else {
1299*4882a593Smuzhiyun hc->hw.fifo_en &= ~HFCPCI_FIFOEN_B1;
1300*4882a593Smuzhiyun hc->hw.int_m1 &= ~(HFCPCI_INTS_B1TRANS |
1301*4882a593Smuzhiyun HFCPCI_INTS_B1REC);
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1304*4882a593Smuzhiyun if (bch->nr & 2)
1305*4882a593Smuzhiyun hc->hw.cirm &= 0x7f;
1306*4882a593Smuzhiyun else
1307*4882a593Smuzhiyun hc->hw.cirm &= 0xbf;
1308*4882a593Smuzhiyun #endif
1309*4882a593Smuzhiyun bch->state = ISDN_P_NONE;
1310*4882a593Smuzhiyun bch->nr = bc;
1311*4882a593Smuzhiyun test_and_clear_bit(FLG_HDLC, &bch->Flags);
1312*4882a593Smuzhiyun test_and_clear_bit(FLG_TRANSPARENT, &bch->Flags);
1313*4882a593Smuzhiyun break;
1314*4882a593Smuzhiyun case (ISDN_P_B_RAW):
1315*4882a593Smuzhiyun bch->state = protocol;
1316*4882a593Smuzhiyun bch->nr = bc;
1317*4882a593Smuzhiyun hfcpci_clear_fifo_rx(hc, (fifo2 & 2) ? 1 : 0);
1318*4882a593Smuzhiyun hfcpci_clear_fifo_tx(hc, (fifo2 & 2) ? 1 : 0);
1319*4882a593Smuzhiyun if (bc & 2) {
1320*4882a593Smuzhiyun hc->hw.sctrl |= SCTRL_B2_ENA;
1321*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B2_ENA;
1322*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1323*4882a593Smuzhiyun hc->hw.cirm |= 0x80;
1324*4882a593Smuzhiyun #endif
1325*4882a593Smuzhiyun } else {
1326*4882a593Smuzhiyun hc->hw.sctrl |= SCTRL_B1_ENA;
1327*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B1_ENA;
1328*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1329*4882a593Smuzhiyun hc->hw.cirm |= 0x40;
1330*4882a593Smuzhiyun #endif
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun if (fifo2 & 2) {
1333*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B2;
1334*4882a593Smuzhiyun if (!tics)
1335*4882a593Smuzhiyun hc->hw.int_m1 |= (HFCPCI_INTS_B2TRANS |
1336*4882a593Smuzhiyun HFCPCI_INTS_B2REC);
1337*4882a593Smuzhiyun hc->hw.ctmt |= 2;
1338*4882a593Smuzhiyun hc->hw.conn &= ~0x18;
1339*4882a593Smuzhiyun } else {
1340*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B1;
1341*4882a593Smuzhiyun if (!tics)
1342*4882a593Smuzhiyun hc->hw.int_m1 |= (HFCPCI_INTS_B1TRANS |
1343*4882a593Smuzhiyun HFCPCI_INTS_B1REC);
1344*4882a593Smuzhiyun hc->hw.ctmt |= 1;
1345*4882a593Smuzhiyun hc->hw.conn &= ~0x03;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun test_and_set_bit(FLG_TRANSPARENT, &bch->Flags);
1348*4882a593Smuzhiyun break;
1349*4882a593Smuzhiyun case (ISDN_P_B_HDLC):
1350*4882a593Smuzhiyun bch->state = protocol;
1351*4882a593Smuzhiyun bch->nr = bc;
1352*4882a593Smuzhiyun hfcpci_clear_fifo_rx(hc, (fifo2 & 2) ? 1 : 0);
1353*4882a593Smuzhiyun hfcpci_clear_fifo_tx(hc, (fifo2 & 2) ? 1 : 0);
1354*4882a593Smuzhiyun if (bc & 2) {
1355*4882a593Smuzhiyun hc->hw.sctrl |= SCTRL_B2_ENA;
1356*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B2_ENA;
1357*4882a593Smuzhiyun } else {
1358*4882a593Smuzhiyun hc->hw.sctrl |= SCTRL_B1_ENA;
1359*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B1_ENA;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun if (fifo2 & 2) {
1362*4882a593Smuzhiyun hc->hw.last_bfifo_cnt[1] = 0;
1363*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B2;
1364*4882a593Smuzhiyun hc->hw.int_m1 |= (HFCPCI_INTS_B2TRANS |
1365*4882a593Smuzhiyun HFCPCI_INTS_B2REC);
1366*4882a593Smuzhiyun hc->hw.ctmt &= ~2;
1367*4882a593Smuzhiyun hc->hw.conn &= ~0x18;
1368*4882a593Smuzhiyun } else {
1369*4882a593Smuzhiyun hc->hw.last_bfifo_cnt[0] = 0;
1370*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B1;
1371*4882a593Smuzhiyun hc->hw.int_m1 |= (HFCPCI_INTS_B1TRANS |
1372*4882a593Smuzhiyun HFCPCI_INTS_B1REC);
1373*4882a593Smuzhiyun hc->hw.ctmt &= ~1;
1374*4882a593Smuzhiyun hc->hw.conn &= ~0x03;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun test_and_set_bit(FLG_HDLC, &bch->Flags);
1377*4882a593Smuzhiyun break;
1378*4882a593Smuzhiyun default:
1379*4882a593Smuzhiyun printk(KERN_DEBUG "prot not known %x\n", protocol);
1380*4882a593Smuzhiyun return -ENOPROTOOPT;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun if (test_bit(HFC_CFG_PCM, &hc->cfg)) {
1383*4882a593Smuzhiyun if ((protocol == ISDN_P_NONE) ||
1384*4882a593Smuzhiyun (protocol == -1)) { /* init case */
1385*4882a593Smuzhiyun rx_slot = 0;
1386*4882a593Smuzhiyun tx_slot = 0;
1387*4882a593Smuzhiyun } else {
1388*4882a593Smuzhiyun if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg)) {
1389*4882a593Smuzhiyun rx_slot |= 0xC0;
1390*4882a593Smuzhiyun tx_slot |= 0xC0;
1391*4882a593Smuzhiyun } else {
1392*4882a593Smuzhiyun rx_slot |= 0x80;
1393*4882a593Smuzhiyun tx_slot |= 0x80;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun if (bc & 2) {
1397*4882a593Smuzhiyun hc->hw.conn &= 0xc7;
1398*4882a593Smuzhiyun hc->hw.conn |= 0x08;
1399*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B2_SSL 0x%x\n",
1400*4882a593Smuzhiyun __func__, tx_slot);
1401*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B2_RSL 0x%x\n",
1402*4882a593Smuzhiyun __func__, rx_slot);
1403*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_SSL, tx_slot);
1404*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_RSL, rx_slot);
1405*4882a593Smuzhiyun } else {
1406*4882a593Smuzhiyun hc->hw.conn &= 0xf8;
1407*4882a593Smuzhiyun hc->hw.conn |= 0x01;
1408*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B1_SSL 0x%x\n",
1409*4882a593Smuzhiyun __func__, tx_slot);
1410*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B1_RSL 0x%x\n",
1411*4882a593Smuzhiyun __func__, rx_slot);
1412*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_SSL, tx_slot);
1413*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_RSL, rx_slot);
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL_E, hc->hw.sctrl_e);
1417*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1418*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
1419*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL, hc->hw.sctrl);
1420*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL_R, hc->hw.sctrl_r);
1421*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt);
1422*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1423*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1424*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
1425*4882a593Smuzhiyun #endif
1426*4882a593Smuzhiyun return 0;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun static int
set_hfcpci_rxtest(struct bchannel * bch,int protocol,int chan)1430*4882a593Smuzhiyun set_hfcpci_rxtest(struct bchannel *bch, int protocol, int chan)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun if (bch->debug & DEBUG_HW_BCHANNEL)
1435*4882a593Smuzhiyun printk(KERN_DEBUG
1436*4882a593Smuzhiyun "HFCPCI bchannel test rx protocol %x-->%x ch %x-->%x\n",
1437*4882a593Smuzhiyun bch->state, protocol, bch->nr, chan);
1438*4882a593Smuzhiyun if (bch->nr != chan) {
1439*4882a593Smuzhiyun printk(KERN_DEBUG
1440*4882a593Smuzhiyun "HFCPCI rxtest wrong channel parameter %x/%x\n",
1441*4882a593Smuzhiyun bch->nr, chan);
1442*4882a593Smuzhiyun return -EINVAL;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun switch (protocol) {
1445*4882a593Smuzhiyun case (ISDN_P_B_RAW):
1446*4882a593Smuzhiyun bch->state = protocol;
1447*4882a593Smuzhiyun hfcpci_clear_fifo_rx(hc, (chan & 2) ? 1 : 0);
1448*4882a593Smuzhiyun if (chan & 2) {
1449*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B2_ENA;
1450*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B2RX;
1451*4882a593Smuzhiyun if (!tics)
1452*4882a593Smuzhiyun hc->hw.int_m1 |= HFCPCI_INTS_B2REC;
1453*4882a593Smuzhiyun hc->hw.ctmt |= 2;
1454*4882a593Smuzhiyun hc->hw.conn &= ~0x18;
1455*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1456*4882a593Smuzhiyun hc->hw.cirm |= 0x80;
1457*4882a593Smuzhiyun #endif
1458*4882a593Smuzhiyun } else {
1459*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B1_ENA;
1460*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B1RX;
1461*4882a593Smuzhiyun if (!tics)
1462*4882a593Smuzhiyun hc->hw.int_m1 |= HFCPCI_INTS_B1REC;
1463*4882a593Smuzhiyun hc->hw.ctmt |= 1;
1464*4882a593Smuzhiyun hc->hw.conn &= ~0x03;
1465*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1466*4882a593Smuzhiyun hc->hw.cirm |= 0x40;
1467*4882a593Smuzhiyun #endif
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun break;
1470*4882a593Smuzhiyun case (ISDN_P_B_HDLC):
1471*4882a593Smuzhiyun bch->state = protocol;
1472*4882a593Smuzhiyun hfcpci_clear_fifo_rx(hc, (chan & 2) ? 1 : 0);
1473*4882a593Smuzhiyun if (chan & 2) {
1474*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B2_ENA;
1475*4882a593Smuzhiyun hc->hw.last_bfifo_cnt[1] = 0;
1476*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B2RX;
1477*4882a593Smuzhiyun hc->hw.int_m1 |= HFCPCI_INTS_B2REC;
1478*4882a593Smuzhiyun hc->hw.ctmt &= ~2;
1479*4882a593Smuzhiyun hc->hw.conn &= ~0x18;
1480*4882a593Smuzhiyun } else {
1481*4882a593Smuzhiyun hc->hw.sctrl_r |= SCTRL_B1_ENA;
1482*4882a593Smuzhiyun hc->hw.last_bfifo_cnt[0] = 0;
1483*4882a593Smuzhiyun hc->hw.fifo_en |= HFCPCI_FIFOEN_B1RX;
1484*4882a593Smuzhiyun hc->hw.int_m1 |= HFCPCI_INTS_B1REC;
1485*4882a593Smuzhiyun hc->hw.ctmt &= ~1;
1486*4882a593Smuzhiyun hc->hw.conn &= ~0x03;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun break;
1489*4882a593Smuzhiyun default:
1490*4882a593Smuzhiyun printk(KERN_DEBUG "prot not known %x\n", protocol);
1491*4882a593Smuzhiyun return -ENOPROTOOPT;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1494*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
1495*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_SCTRL_R, hc->hw.sctrl_r);
1496*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt);
1497*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1498*4882a593Smuzhiyun #ifdef REVERSE_BITORDER
1499*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
1500*4882a593Smuzhiyun #endif
1501*4882a593Smuzhiyun return 0;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun static void
deactivate_bchannel(struct bchannel * bch)1505*4882a593Smuzhiyun deactivate_bchannel(struct bchannel *bch)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
1508*4882a593Smuzhiyun u_long flags;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1511*4882a593Smuzhiyun mISDN_clear_bchannel(bch);
1512*4882a593Smuzhiyun mode_hfcpci(bch, bch->nr, ISDN_P_NONE);
1513*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /*
1517*4882a593Smuzhiyun * Layer 1 B-channel hardware access
1518*4882a593Smuzhiyun */
1519*4882a593Smuzhiyun static int
channel_bctrl(struct bchannel * bch,struct mISDN_ctrl_req * cq)1520*4882a593Smuzhiyun channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun return mISDN_ctrl_bchannel(bch, cq);
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun static int
hfc_bctrl(struct mISDNchannel * ch,u_int cmd,void * arg)1525*4882a593Smuzhiyun hfc_bctrl(struct mISDNchannel *ch, u_int cmd, void *arg)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun struct bchannel *bch = container_of(ch, struct bchannel, ch);
1528*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
1529*4882a593Smuzhiyun int ret = -EINVAL;
1530*4882a593Smuzhiyun u_long flags;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun if (bch->debug & DEBUG_HW)
1533*4882a593Smuzhiyun printk(KERN_DEBUG "%s: cmd:%x %p\n", __func__, cmd, arg);
1534*4882a593Smuzhiyun switch (cmd) {
1535*4882a593Smuzhiyun case HW_TESTRX_RAW:
1536*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1537*4882a593Smuzhiyun ret = set_hfcpci_rxtest(bch, ISDN_P_B_RAW, (int)(long)arg);
1538*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1539*4882a593Smuzhiyun break;
1540*4882a593Smuzhiyun case HW_TESTRX_HDLC:
1541*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1542*4882a593Smuzhiyun ret = set_hfcpci_rxtest(bch, ISDN_P_B_HDLC, (int)(long)arg);
1543*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1544*4882a593Smuzhiyun break;
1545*4882a593Smuzhiyun case HW_TESTRX_OFF:
1546*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1547*4882a593Smuzhiyun mode_hfcpci(bch, bch->nr, ISDN_P_NONE);
1548*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1549*4882a593Smuzhiyun ret = 0;
1550*4882a593Smuzhiyun break;
1551*4882a593Smuzhiyun case CLOSE_CHANNEL:
1552*4882a593Smuzhiyun test_and_clear_bit(FLG_OPEN, &bch->Flags);
1553*4882a593Smuzhiyun deactivate_bchannel(bch);
1554*4882a593Smuzhiyun ch->protocol = ISDN_P_NONE;
1555*4882a593Smuzhiyun ch->peer = NULL;
1556*4882a593Smuzhiyun module_put(THIS_MODULE);
1557*4882a593Smuzhiyun ret = 0;
1558*4882a593Smuzhiyun break;
1559*4882a593Smuzhiyun case CONTROL_CHANNEL:
1560*4882a593Smuzhiyun ret = channel_bctrl(bch, arg);
1561*4882a593Smuzhiyun break;
1562*4882a593Smuzhiyun default:
1563*4882a593Smuzhiyun printk(KERN_WARNING "%s: unknown prim(%x)\n",
1564*4882a593Smuzhiyun __func__, cmd);
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun return ret;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /*
1570*4882a593Smuzhiyun * Layer2 -> Layer 1 Dchannel data
1571*4882a593Smuzhiyun */
1572*4882a593Smuzhiyun static int
hfcpci_l2l1D(struct mISDNchannel * ch,struct sk_buff * skb)1573*4882a593Smuzhiyun hfcpci_l2l1D(struct mISDNchannel *ch, struct sk_buff *skb)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
1576*4882a593Smuzhiyun struct dchannel *dch = container_of(dev, struct dchannel, dev);
1577*4882a593Smuzhiyun struct hfc_pci *hc = dch->hw;
1578*4882a593Smuzhiyun int ret = -EINVAL;
1579*4882a593Smuzhiyun struct mISDNhead *hh = mISDN_HEAD_P(skb);
1580*4882a593Smuzhiyun unsigned int id;
1581*4882a593Smuzhiyun u_long flags;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun switch (hh->prim) {
1584*4882a593Smuzhiyun case PH_DATA_REQ:
1585*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1586*4882a593Smuzhiyun ret = dchannel_senddata(dch, skb);
1587*4882a593Smuzhiyun if (ret > 0) { /* direct TX */
1588*4882a593Smuzhiyun id = hh->id; /* skb can be freed */
1589*4882a593Smuzhiyun hfcpci_fill_dfifo(dch->hw);
1590*4882a593Smuzhiyun ret = 0;
1591*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1592*4882a593Smuzhiyun queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
1593*4882a593Smuzhiyun } else
1594*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1595*4882a593Smuzhiyun return ret;
1596*4882a593Smuzhiyun case PH_ACTIVATE_REQ:
1597*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1598*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_NT_S0) {
1599*4882a593Smuzhiyun ret = 0;
1600*4882a593Smuzhiyun if (test_bit(HFC_CFG_MASTER, &hc->cfg))
1601*4882a593Smuzhiyun hc->hw.mst_m |= HFCPCI_MASTER;
1602*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1603*4882a593Smuzhiyun if (test_bit(FLG_ACTIVE, &dch->Flags)) {
1604*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1605*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_ACTIVATE_IND,
1606*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
1607*4882a593Smuzhiyun break;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun test_and_set_bit(FLG_L2_ACTIVATED, &dch->Flags);
1610*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, HFCPCI_ACTIVATE |
1611*4882a593Smuzhiyun HFCPCI_DO_ACTION | 1);
1612*4882a593Smuzhiyun } else
1613*4882a593Smuzhiyun ret = l1_event(dch->l1, hh->prim);
1614*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun case PH_DEACTIVATE_REQ:
1617*4882a593Smuzhiyun test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
1618*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1619*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_NT_S0) {
1620*4882a593Smuzhiyun /* prepare deactivation */
1621*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_STATES, 0x40);
1622*4882a593Smuzhiyun skb_queue_purge(&dch->squeue);
1623*4882a593Smuzhiyun if (dch->tx_skb) {
1624*4882a593Smuzhiyun dev_kfree_skb(dch->tx_skb);
1625*4882a593Smuzhiyun dch->tx_skb = NULL;
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun dch->tx_idx = 0;
1628*4882a593Smuzhiyun if (dch->rx_skb) {
1629*4882a593Smuzhiyun dev_kfree_skb(dch->rx_skb);
1630*4882a593Smuzhiyun dch->rx_skb = NULL;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
1633*4882a593Smuzhiyun if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
1634*4882a593Smuzhiyun del_timer(&dch->timer);
1635*4882a593Smuzhiyun #ifdef FIXME
1636*4882a593Smuzhiyun if (test_and_clear_bit(FLG_L1_BUSY, &dch->Flags))
1637*4882a593Smuzhiyun dchannel_sched_event(&hc->dch, D_CLEARBUSY);
1638*4882a593Smuzhiyun #endif
1639*4882a593Smuzhiyun hc->hw.mst_m &= ~HFCPCI_MASTER;
1640*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1641*4882a593Smuzhiyun ret = 0;
1642*4882a593Smuzhiyun } else {
1643*4882a593Smuzhiyun ret = l1_event(dch->l1, hh->prim);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1646*4882a593Smuzhiyun break;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun if (!ret)
1649*4882a593Smuzhiyun dev_kfree_skb(skb);
1650*4882a593Smuzhiyun return ret;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /*
1654*4882a593Smuzhiyun * Layer2 -> Layer 1 Bchannel data
1655*4882a593Smuzhiyun */
1656*4882a593Smuzhiyun static int
hfcpci_l2l1B(struct mISDNchannel * ch,struct sk_buff * skb)1657*4882a593Smuzhiyun hfcpci_l2l1B(struct mISDNchannel *ch, struct sk_buff *skb)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun struct bchannel *bch = container_of(ch, struct bchannel, ch);
1660*4882a593Smuzhiyun struct hfc_pci *hc = bch->hw;
1661*4882a593Smuzhiyun int ret = -EINVAL;
1662*4882a593Smuzhiyun struct mISDNhead *hh = mISDN_HEAD_P(skb);
1663*4882a593Smuzhiyun unsigned long flags;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun switch (hh->prim) {
1666*4882a593Smuzhiyun case PH_DATA_REQ:
1667*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1668*4882a593Smuzhiyun ret = bchannel_senddata(bch, skb);
1669*4882a593Smuzhiyun if (ret > 0) { /* direct TX */
1670*4882a593Smuzhiyun hfcpci_fill_fifo(bch);
1671*4882a593Smuzhiyun ret = 0;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1674*4882a593Smuzhiyun return ret;
1675*4882a593Smuzhiyun case PH_ACTIVATE_REQ:
1676*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1677*4882a593Smuzhiyun if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
1678*4882a593Smuzhiyun ret = mode_hfcpci(bch, bch->nr, ch->protocol);
1679*4882a593Smuzhiyun else
1680*4882a593Smuzhiyun ret = 0;
1681*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1682*4882a593Smuzhiyun if (!ret)
1683*4882a593Smuzhiyun _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
1684*4882a593Smuzhiyun NULL, GFP_KERNEL);
1685*4882a593Smuzhiyun break;
1686*4882a593Smuzhiyun case PH_DEACTIVATE_REQ:
1687*4882a593Smuzhiyun deactivate_bchannel(bch);
1688*4882a593Smuzhiyun _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
1689*4882a593Smuzhiyun NULL, GFP_KERNEL);
1690*4882a593Smuzhiyun ret = 0;
1691*4882a593Smuzhiyun break;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun if (!ret)
1694*4882a593Smuzhiyun dev_kfree_skb(skb);
1695*4882a593Smuzhiyun return ret;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /*
1699*4882a593Smuzhiyun * called for card init message
1700*4882a593Smuzhiyun */
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun static void
inithfcpci(struct hfc_pci * hc)1703*4882a593Smuzhiyun inithfcpci(struct hfc_pci *hc)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun printk(KERN_DEBUG "inithfcpci: entered\n");
1706*4882a593Smuzhiyun timer_setup(&hc->dch.timer, hfcpci_dbusy_timer, 0);
1707*4882a593Smuzhiyun hc->chanlimit = 2;
1708*4882a593Smuzhiyun mode_hfcpci(&hc->bch[0], 1, -1);
1709*4882a593Smuzhiyun mode_hfcpci(&hc->bch[1], 2, -1);
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun static int
init_card(struct hfc_pci * hc)1714*4882a593Smuzhiyun init_card(struct hfc_pci *hc)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun int cnt = 3;
1717*4882a593Smuzhiyun u_long flags;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun printk(KERN_DEBUG "init_card: entered\n");
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1723*4882a593Smuzhiyun disable_hwirq(hc);
1724*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1725*4882a593Smuzhiyun if (request_irq(hc->irq, hfcpci_int, IRQF_SHARED, "HFC PCI", hc)) {
1726*4882a593Smuzhiyun printk(KERN_WARNING
1727*4882a593Smuzhiyun "mISDN: couldn't get interrupt %d\n", hc->irq);
1728*4882a593Smuzhiyun return -EIO;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1731*4882a593Smuzhiyun reset_hfcpci(hc);
1732*4882a593Smuzhiyun while (cnt) {
1733*4882a593Smuzhiyun inithfcpci(hc);
1734*4882a593Smuzhiyun /*
1735*4882a593Smuzhiyun * Finally enable IRQ output
1736*4882a593Smuzhiyun * this is only allowed, if an IRQ routine is already
1737*4882a593Smuzhiyun * established for this HFC, so don't do that earlier
1738*4882a593Smuzhiyun */
1739*4882a593Smuzhiyun enable_hwirq(hc);
1740*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1741*4882a593Smuzhiyun /* Timeout 80ms */
1742*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
1743*4882a593Smuzhiyun schedule_timeout((80 * HZ) / 1000);
1744*4882a593Smuzhiyun printk(KERN_INFO "HFC PCI: IRQ %d count %d\n",
1745*4882a593Smuzhiyun hc->irq, hc->irqcnt);
1746*4882a593Smuzhiyun /* now switch timer interrupt off */
1747*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1748*4882a593Smuzhiyun hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
1749*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1750*4882a593Smuzhiyun /* reinit mode reg */
1751*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1752*4882a593Smuzhiyun if (!hc->irqcnt) {
1753*4882a593Smuzhiyun printk(KERN_WARNING
1754*4882a593Smuzhiyun "HFC PCI: IRQ(%d) getting no interrupts "
1755*4882a593Smuzhiyun "during init %d\n", hc->irq, 4 - cnt);
1756*4882a593Smuzhiyun if (cnt == 1)
1757*4882a593Smuzhiyun break;
1758*4882a593Smuzhiyun else {
1759*4882a593Smuzhiyun reset_hfcpci(hc);
1760*4882a593Smuzhiyun cnt--;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun } else {
1763*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1764*4882a593Smuzhiyun hc->initdone = 1;
1765*4882a593Smuzhiyun return 0;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun disable_hwirq(hc);
1769*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1770*4882a593Smuzhiyun free_irq(hc->irq, hc);
1771*4882a593Smuzhiyun return -EIO;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun static int
channel_ctrl(struct hfc_pci * hc,struct mISDN_ctrl_req * cq)1775*4882a593Smuzhiyun channel_ctrl(struct hfc_pci *hc, struct mISDN_ctrl_req *cq)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun int ret = 0;
1778*4882a593Smuzhiyun u_char slot;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun switch (cq->op) {
1781*4882a593Smuzhiyun case MISDN_CTRL_GETOP:
1782*4882a593Smuzhiyun cq->op = MISDN_CTRL_LOOP | MISDN_CTRL_CONNECT |
1783*4882a593Smuzhiyun MISDN_CTRL_DISCONNECT | MISDN_CTRL_L1_TIMER3;
1784*4882a593Smuzhiyun break;
1785*4882a593Smuzhiyun case MISDN_CTRL_LOOP:
1786*4882a593Smuzhiyun /* channel 0 disabled loop */
1787*4882a593Smuzhiyun if (cq->channel < 0 || cq->channel > 2) {
1788*4882a593Smuzhiyun ret = -EINVAL;
1789*4882a593Smuzhiyun break;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun if (cq->channel & 1) {
1792*4882a593Smuzhiyun if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1793*4882a593Smuzhiyun slot = 0xC0;
1794*4882a593Smuzhiyun else
1795*4882a593Smuzhiyun slot = 0x80;
1796*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B1_SSL/RSL 0x%x\n",
1797*4882a593Smuzhiyun __func__, slot);
1798*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_SSL, slot);
1799*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_RSL, slot);
1800*4882a593Smuzhiyun hc->hw.conn = (hc->hw.conn & ~7) | 6;
1801*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun if (cq->channel & 2) {
1804*4882a593Smuzhiyun if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1805*4882a593Smuzhiyun slot = 0xC1;
1806*4882a593Smuzhiyun else
1807*4882a593Smuzhiyun slot = 0x81;
1808*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B2_SSL/RSL 0x%x\n",
1809*4882a593Smuzhiyun __func__, slot);
1810*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_SSL, slot);
1811*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_RSL, slot);
1812*4882a593Smuzhiyun hc->hw.conn = (hc->hw.conn & ~0x38) | 0x30;
1813*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun if (cq->channel & 3)
1816*4882a593Smuzhiyun hc->hw.trm |= 0x80; /* enable IOM-loop */
1817*4882a593Smuzhiyun else {
1818*4882a593Smuzhiyun hc->hw.conn = (hc->hw.conn & ~0x3f) | 0x09;
1819*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1820*4882a593Smuzhiyun hc->hw.trm &= 0x7f; /* disable IOM-loop */
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_TRM, hc->hw.trm);
1823*4882a593Smuzhiyun break;
1824*4882a593Smuzhiyun case MISDN_CTRL_CONNECT:
1825*4882a593Smuzhiyun if (cq->channel == cq->p1) {
1826*4882a593Smuzhiyun ret = -EINVAL;
1827*4882a593Smuzhiyun break;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun if (cq->channel < 1 || cq->channel > 2 ||
1830*4882a593Smuzhiyun cq->p1 < 1 || cq->p1 > 2) {
1831*4882a593Smuzhiyun ret = -EINVAL;
1832*4882a593Smuzhiyun break;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1835*4882a593Smuzhiyun slot = 0xC0;
1836*4882a593Smuzhiyun else
1837*4882a593Smuzhiyun slot = 0x80;
1838*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B1_SSL/RSL 0x%x\n",
1839*4882a593Smuzhiyun __func__, slot);
1840*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_SSL, slot);
1841*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_RSL, slot);
1842*4882a593Smuzhiyun if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1843*4882a593Smuzhiyun slot = 0xC1;
1844*4882a593Smuzhiyun else
1845*4882a593Smuzhiyun slot = 0x81;
1846*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Write_hfc: B2_SSL/RSL 0x%x\n",
1847*4882a593Smuzhiyun __func__, slot);
1848*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B2_SSL, slot);
1849*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_B1_RSL, slot);
1850*4882a593Smuzhiyun hc->hw.conn = (hc->hw.conn & ~0x3f) | 0x36;
1851*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1852*4882a593Smuzhiyun hc->hw.trm |= 0x80;
1853*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_TRM, hc->hw.trm);
1854*4882a593Smuzhiyun break;
1855*4882a593Smuzhiyun case MISDN_CTRL_DISCONNECT:
1856*4882a593Smuzhiyun hc->hw.conn = (hc->hw.conn & ~0x3f) | 0x09;
1857*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1858*4882a593Smuzhiyun hc->hw.trm &= 0x7f; /* disable IOM-loop */
1859*4882a593Smuzhiyun break;
1860*4882a593Smuzhiyun case MISDN_CTRL_L1_TIMER3:
1861*4882a593Smuzhiyun ret = l1_event(hc->dch.l1, HW_TIMER3_VALUE | (cq->p1 & 0xff));
1862*4882a593Smuzhiyun break;
1863*4882a593Smuzhiyun default:
1864*4882a593Smuzhiyun printk(KERN_WARNING "%s: unknown Op %x\n",
1865*4882a593Smuzhiyun __func__, cq->op);
1866*4882a593Smuzhiyun ret = -EINVAL;
1867*4882a593Smuzhiyun break;
1868*4882a593Smuzhiyun }
1869*4882a593Smuzhiyun return ret;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun static int
open_dchannel(struct hfc_pci * hc,struct mISDNchannel * ch,struct channel_req * rq)1873*4882a593Smuzhiyun open_dchannel(struct hfc_pci *hc, struct mISDNchannel *ch,
1874*4882a593Smuzhiyun struct channel_req *rq)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun int err = 0;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun if (debug & DEBUG_HW_OPEN)
1879*4882a593Smuzhiyun printk(KERN_DEBUG "%s: dev(%d) open from %p\n", __func__,
1880*4882a593Smuzhiyun hc->dch.dev.id, __builtin_return_address(0));
1881*4882a593Smuzhiyun if (rq->protocol == ISDN_P_NONE)
1882*4882a593Smuzhiyun return -EINVAL;
1883*4882a593Smuzhiyun if (rq->adr.channel == 1) {
1884*4882a593Smuzhiyun /* TODO: E-Channel */
1885*4882a593Smuzhiyun return -EINVAL;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun if (!hc->initdone) {
1888*4882a593Smuzhiyun if (rq->protocol == ISDN_P_TE_S0) {
1889*4882a593Smuzhiyun err = create_l1(&hc->dch, hfc_l1callback);
1890*4882a593Smuzhiyun if (err)
1891*4882a593Smuzhiyun return err;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun hc->hw.protocol = rq->protocol;
1894*4882a593Smuzhiyun ch->protocol = rq->protocol;
1895*4882a593Smuzhiyun err = init_card(hc);
1896*4882a593Smuzhiyun if (err)
1897*4882a593Smuzhiyun return err;
1898*4882a593Smuzhiyun } else {
1899*4882a593Smuzhiyun if (rq->protocol != ch->protocol) {
1900*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_TE_S0)
1901*4882a593Smuzhiyun l1_event(hc->dch.l1, CLOSE_CHANNEL);
1902*4882a593Smuzhiyun if (rq->protocol == ISDN_P_TE_S0) {
1903*4882a593Smuzhiyun err = create_l1(&hc->dch, hfc_l1callback);
1904*4882a593Smuzhiyun if (err)
1905*4882a593Smuzhiyun return err;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun hc->hw.protocol = rq->protocol;
1908*4882a593Smuzhiyun ch->protocol = rq->protocol;
1909*4882a593Smuzhiyun hfcpci_setmode(hc);
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun if (((ch->protocol == ISDN_P_NT_S0) && (hc->dch.state == 3)) ||
1914*4882a593Smuzhiyun ((ch->protocol == ISDN_P_TE_S0) && (hc->dch.state == 7))) {
1915*4882a593Smuzhiyun _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY,
1916*4882a593Smuzhiyun 0, NULL, GFP_KERNEL);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun rq->ch = ch;
1919*4882a593Smuzhiyun if (!try_module_get(THIS_MODULE))
1920*4882a593Smuzhiyun printk(KERN_WARNING "%s:cannot get module\n", __func__);
1921*4882a593Smuzhiyun return 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun static int
open_bchannel(struct hfc_pci * hc,struct channel_req * rq)1925*4882a593Smuzhiyun open_bchannel(struct hfc_pci *hc, struct channel_req *rq)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun struct bchannel *bch;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun if (rq->adr.channel == 0 || rq->adr.channel > 2)
1930*4882a593Smuzhiyun return -EINVAL;
1931*4882a593Smuzhiyun if (rq->protocol == ISDN_P_NONE)
1932*4882a593Smuzhiyun return -EINVAL;
1933*4882a593Smuzhiyun bch = &hc->bch[rq->adr.channel - 1];
1934*4882a593Smuzhiyun if (test_and_set_bit(FLG_OPEN, &bch->Flags))
1935*4882a593Smuzhiyun return -EBUSY; /* b-channel can be only open once */
1936*4882a593Smuzhiyun bch->ch.protocol = rq->protocol;
1937*4882a593Smuzhiyun rq->ch = &bch->ch; /* TODO: E-channel */
1938*4882a593Smuzhiyun if (!try_module_get(THIS_MODULE))
1939*4882a593Smuzhiyun printk(KERN_WARNING "%s:cannot get module\n", __func__);
1940*4882a593Smuzhiyun return 0;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /*
1944*4882a593Smuzhiyun * device control function
1945*4882a593Smuzhiyun */
1946*4882a593Smuzhiyun static int
hfc_dctrl(struct mISDNchannel * ch,u_int cmd,void * arg)1947*4882a593Smuzhiyun hfc_dctrl(struct mISDNchannel *ch, u_int cmd, void *arg)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
1950*4882a593Smuzhiyun struct dchannel *dch = container_of(dev, struct dchannel, dev);
1951*4882a593Smuzhiyun struct hfc_pci *hc = dch->hw;
1952*4882a593Smuzhiyun struct channel_req *rq;
1953*4882a593Smuzhiyun int err = 0;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
1956*4882a593Smuzhiyun printk(KERN_DEBUG "%s: cmd:%x %p\n",
1957*4882a593Smuzhiyun __func__, cmd, arg);
1958*4882a593Smuzhiyun switch (cmd) {
1959*4882a593Smuzhiyun case OPEN_CHANNEL:
1960*4882a593Smuzhiyun rq = arg;
1961*4882a593Smuzhiyun if ((rq->protocol == ISDN_P_TE_S0) ||
1962*4882a593Smuzhiyun (rq->protocol == ISDN_P_NT_S0))
1963*4882a593Smuzhiyun err = open_dchannel(hc, ch, rq);
1964*4882a593Smuzhiyun else
1965*4882a593Smuzhiyun err = open_bchannel(hc, rq);
1966*4882a593Smuzhiyun break;
1967*4882a593Smuzhiyun case CLOSE_CHANNEL:
1968*4882a593Smuzhiyun if (debug & DEBUG_HW_OPEN)
1969*4882a593Smuzhiyun printk(KERN_DEBUG "%s: dev(%d) close from %p\n",
1970*4882a593Smuzhiyun __func__, hc->dch.dev.id,
1971*4882a593Smuzhiyun __builtin_return_address(0));
1972*4882a593Smuzhiyun module_put(THIS_MODULE);
1973*4882a593Smuzhiyun break;
1974*4882a593Smuzhiyun case CONTROL_CHANNEL:
1975*4882a593Smuzhiyun err = channel_ctrl(hc, arg);
1976*4882a593Smuzhiyun break;
1977*4882a593Smuzhiyun default:
1978*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
1979*4882a593Smuzhiyun printk(KERN_DEBUG "%s: unknown command %x\n",
1980*4882a593Smuzhiyun __func__, cmd);
1981*4882a593Smuzhiyun return -EINVAL;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun return err;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun static int
setup_hw(struct hfc_pci * hc)1987*4882a593Smuzhiyun setup_hw(struct hfc_pci *hc)
1988*4882a593Smuzhiyun {
1989*4882a593Smuzhiyun void *buffer;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun printk(KERN_INFO "mISDN: HFC-PCI driver %s\n", hfcpci_revision);
1992*4882a593Smuzhiyun hc->hw.cirm = 0;
1993*4882a593Smuzhiyun hc->dch.state = 0;
1994*4882a593Smuzhiyun pci_set_master(hc->pdev);
1995*4882a593Smuzhiyun if (!hc->irq) {
1996*4882a593Smuzhiyun printk(KERN_WARNING "HFC-PCI: No IRQ for PCI card found\n");
1997*4882a593Smuzhiyun return -EINVAL;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun hc->hw.pci_io =
2000*4882a593Smuzhiyun (char __iomem *)(unsigned long)hc->pdev->resource[1].start;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun if (!hc->hw.pci_io) {
2003*4882a593Smuzhiyun printk(KERN_WARNING "HFC-PCI: No IO-Mem for PCI card found\n");
2004*4882a593Smuzhiyun return -ENOMEM;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun /* Allocate memory for FIFOS */
2007*4882a593Smuzhiyun /* the memory needs to be on a 32k boundary within the first 4G */
2008*4882a593Smuzhiyun if (dma_set_mask(&hc->pdev->dev, 0xFFFF8000)) {
2009*4882a593Smuzhiyun printk(KERN_WARNING
2010*4882a593Smuzhiyun "HFC-PCI: No usable DMA configuration!\n");
2011*4882a593Smuzhiyun return -EIO;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun buffer = dma_alloc_coherent(&hc->pdev->dev, 0x8000, &hc->hw.dmahandle,
2014*4882a593Smuzhiyun GFP_KERNEL);
2015*4882a593Smuzhiyun /* We silently assume the address is okay if nonzero */
2016*4882a593Smuzhiyun if (!buffer) {
2017*4882a593Smuzhiyun printk(KERN_WARNING
2018*4882a593Smuzhiyun "HFC-PCI: Error allocating memory for FIFO!\n");
2019*4882a593Smuzhiyun return -ENOMEM;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun hc->hw.fifos = buffer;
2022*4882a593Smuzhiyun pci_write_config_dword(hc->pdev, 0x80, hc->hw.dmahandle);
2023*4882a593Smuzhiyun hc->hw.pci_io = ioremap((ulong) hc->hw.pci_io, 256);
2024*4882a593Smuzhiyun if (unlikely(!hc->hw.pci_io)) {
2025*4882a593Smuzhiyun printk(KERN_WARNING
2026*4882a593Smuzhiyun "HFC-PCI: Error in ioremap for PCI!\n");
2027*4882a593Smuzhiyun dma_free_coherent(&hc->pdev->dev, 0x8000, hc->hw.fifos,
2028*4882a593Smuzhiyun hc->hw.dmahandle);
2029*4882a593Smuzhiyun return -ENOMEM;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun printk(KERN_INFO
2033*4882a593Smuzhiyun "HFC-PCI: defined at mem %#lx fifo %p(%pad) IRQ %d HZ %d\n",
2034*4882a593Smuzhiyun (u_long) hc->hw.pci_io, hc->hw.fifos,
2035*4882a593Smuzhiyun &hc->hw.dmahandle, hc->irq, HZ);
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun /* enable memory mapped ports, disable busmaster */
2038*4882a593Smuzhiyun pci_write_config_word(hc->pdev, PCI_COMMAND, PCI_ENA_MEMIO);
2039*4882a593Smuzhiyun hc->hw.int_m2 = 0;
2040*4882a593Smuzhiyun disable_hwirq(hc);
2041*4882a593Smuzhiyun hc->hw.int_m1 = 0;
2042*4882a593Smuzhiyun Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
2043*4882a593Smuzhiyun /* At this point the needed PCI config is done */
2044*4882a593Smuzhiyun /* fifos are still not enabled */
2045*4882a593Smuzhiyun timer_setup(&hc->hw.timer, hfcpci_Timer, 0);
2046*4882a593Smuzhiyun /* default PCM master */
2047*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_MASTER, &hc->cfg);
2048*4882a593Smuzhiyun return 0;
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun static void
release_card(struct hfc_pci * hc)2052*4882a593Smuzhiyun release_card(struct hfc_pci *hc) {
2053*4882a593Smuzhiyun u_long flags;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
2056*4882a593Smuzhiyun hc->hw.int_m2 = 0; /* interrupt output off ! */
2057*4882a593Smuzhiyun disable_hwirq(hc);
2058*4882a593Smuzhiyun mode_hfcpci(&hc->bch[0], 1, ISDN_P_NONE);
2059*4882a593Smuzhiyun mode_hfcpci(&hc->bch[1], 2, ISDN_P_NONE);
2060*4882a593Smuzhiyun if (hc->dch.timer.function != NULL) {
2061*4882a593Smuzhiyun del_timer(&hc->dch.timer);
2062*4882a593Smuzhiyun hc->dch.timer.function = NULL;
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
2065*4882a593Smuzhiyun if (hc->hw.protocol == ISDN_P_TE_S0)
2066*4882a593Smuzhiyun l1_event(hc->dch.l1, CLOSE_CHANNEL);
2067*4882a593Smuzhiyun if (hc->initdone)
2068*4882a593Smuzhiyun free_irq(hc->irq, hc);
2069*4882a593Smuzhiyun release_io_hfcpci(hc); /* must release after free_irq! */
2070*4882a593Smuzhiyun mISDN_unregister_device(&hc->dch.dev);
2071*4882a593Smuzhiyun mISDN_freebchannel(&hc->bch[1]);
2072*4882a593Smuzhiyun mISDN_freebchannel(&hc->bch[0]);
2073*4882a593Smuzhiyun mISDN_freedchannel(&hc->dch);
2074*4882a593Smuzhiyun pci_set_drvdata(hc->pdev, NULL);
2075*4882a593Smuzhiyun kfree(hc);
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun static int
setup_card(struct hfc_pci * card)2079*4882a593Smuzhiyun setup_card(struct hfc_pci *card)
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun int err = -EINVAL;
2082*4882a593Smuzhiyun u_int i;
2083*4882a593Smuzhiyun char name[MISDN_MAX_IDLEN];
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun card->dch.debug = debug;
2086*4882a593Smuzhiyun spin_lock_init(&card->lock);
2087*4882a593Smuzhiyun mISDN_initdchannel(&card->dch, MAX_DFRAME_LEN_L1, ph_state);
2088*4882a593Smuzhiyun card->dch.hw = card;
2089*4882a593Smuzhiyun card->dch.dev.Dprotocols = (1 << ISDN_P_TE_S0) | (1 << ISDN_P_NT_S0);
2090*4882a593Smuzhiyun card->dch.dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
2091*4882a593Smuzhiyun (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
2092*4882a593Smuzhiyun card->dch.dev.D.send = hfcpci_l2l1D;
2093*4882a593Smuzhiyun card->dch.dev.D.ctrl = hfc_dctrl;
2094*4882a593Smuzhiyun card->dch.dev.nrbchan = 2;
2095*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
2096*4882a593Smuzhiyun card->bch[i].nr = i + 1;
2097*4882a593Smuzhiyun set_channelmap(i + 1, card->dch.dev.channelmap);
2098*4882a593Smuzhiyun card->bch[i].debug = debug;
2099*4882a593Smuzhiyun mISDN_initbchannel(&card->bch[i], MAX_DATA_MEM, poll >> 1);
2100*4882a593Smuzhiyun card->bch[i].hw = card;
2101*4882a593Smuzhiyun card->bch[i].ch.send = hfcpci_l2l1B;
2102*4882a593Smuzhiyun card->bch[i].ch.ctrl = hfc_bctrl;
2103*4882a593Smuzhiyun card->bch[i].ch.nr = i + 1;
2104*4882a593Smuzhiyun list_add(&card->bch[i].ch.list, &card->dch.dev.bchannels);
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun err = setup_hw(card);
2107*4882a593Smuzhiyun if (err)
2108*4882a593Smuzhiyun goto error;
2109*4882a593Smuzhiyun snprintf(name, MISDN_MAX_IDLEN - 1, "hfc-pci.%d", HFC_cnt + 1);
2110*4882a593Smuzhiyun err = mISDN_register_device(&card->dch.dev, &card->pdev->dev, name);
2111*4882a593Smuzhiyun if (err)
2112*4882a593Smuzhiyun goto error;
2113*4882a593Smuzhiyun HFC_cnt++;
2114*4882a593Smuzhiyun printk(KERN_INFO "HFC %d cards installed\n", HFC_cnt);
2115*4882a593Smuzhiyun return 0;
2116*4882a593Smuzhiyun error:
2117*4882a593Smuzhiyun mISDN_freebchannel(&card->bch[1]);
2118*4882a593Smuzhiyun mISDN_freebchannel(&card->bch[0]);
2119*4882a593Smuzhiyun mISDN_freedchannel(&card->dch);
2120*4882a593Smuzhiyun kfree(card);
2121*4882a593Smuzhiyun return err;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun /* private data in the PCI devices list */
2125*4882a593Smuzhiyun struct _hfc_map {
2126*4882a593Smuzhiyun u_int subtype;
2127*4882a593Smuzhiyun u_int flag;
2128*4882a593Smuzhiyun char *name;
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun static const struct _hfc_map hfc_map[] =
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun {HFC_CCD_2BD0, 0, "CCD/Billion/Asuscom 2BD0"},
2134*4882a593Smuzhiyun {HFC_CCD_B000, 0, "Billion B000"},
2135*4882a593Smuzhiyun {HFC_CCD_B006, 0, "Billion B006"},
2136*4882a593Smuzhiyun {HFC_CCD_B007, 0, "Billion B007"},
2137*4882a593Smuzhiyun {HFC_CCD_B008, 0, "Billion B008"},
2138*4882a593Smuzhiyun {HFC_CCD_B009, 0, "Billion B009"},
2139*4882a593Smuzhiyun {HFC_CCD_B00A, 0, "Billion B00A"},
2140*4882a593Smuzhiyun {HFC_CCD_B00B, 0, "Billion B00B"},
2141*4882a593Smuzhiyun {HFC_CCD_B00C, 0, "Billion B00C"},
2142*4882a593Smuzhiyun {HFC_CCD_B100, 0, "Seyeon B100"},
2143*4882a593Smuzhiyun {HFC_CCD_B700, 0, "Primux II S0 B700"},
2144*4882a593Smuzhiyun {HFC_CCD_B701, 0, "Primux II S0 NT B701"},
2145*4882a593Smuzhiyun {HFC_ABOCOM_2BD1, 0, "Abocom/Magitek 2BD1"},
2146*4882a593Smuzhiyun {HFC_ASUS_0675, 0, "Asuscom/Askey 675"},
2147*4882a593Smuzhiyun {HFC_BERKOM_TCONCEPT, 0, "German telekom T-Concept"},
2148*4882a593Smuzhiyun {HFC_BERKOM_A1T, 0, "German telekom A1T"},
2149*4882a593Smuzhiyun {HFC_ANIGMA_MC145575, 0, "Motorola MC145575"},
2150*4882a593Smuzhiyun {HFC_ZOLTRIX_2BD0, 0, "Zoltrix 2BD0"},
2151*4882a593Smuzhiyun {HFC_DIGI_DF_M_IOM2_E, 0,
2152*4882a593Smuzhiyun "Digi International DataFire Micro V IOM2 (Europe)"},
2153*4882a593Smuzhiyun {HFC_DIGI_DF_M_E, 0,
2154*4882a593Smuzhiyun "Digi International DataFire Micro V (Europe)"},
2155*4882a593Smuzhiyun {HFC_DIGI_DF_M_IOM2_A, 0,
2156*4882a593Smuzhiyun "Digi International DataFire Micro V IOM2 (North America)"},
2157*4882a593Smuzhiyun {HFC_DIGI_DF_M_A, 0,
2158*4882a593Smuzhiyun "Digi International DataFire Micro V (North America)"},
2159*4882a593Smuzhiyun {HFC_SITECOM_DC105V2, 0, "Sitecom Connectivity DC-105 ISDN TA"},
2160*4882a593Smuzhiyun {},
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun static const struct pci_device_id hfc_ids[] =
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_2BD0),
2166*4882a593Smuzhiyun (unsigned long) &hfc_map[0] },
2167*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B000),
2168*4882a593Smuzhiyun (unsigned long) &hfc_map[1] },
2169*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B006),
2170*4882a593Smuzhiyun (unsigned long) &hfc_map[2] },
2171*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B007),
2172*4882a593Smuzhiyun (unsigned long) &hfc_map[3] },
2173*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B008),
2174*4882a593Smuzhiyun (unsigned long) &hfc_map[4] },
2175*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B009),
2176*4882a593Smuzhiyun (unsigned long) &hfc_map[5] },
2177*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B00A),
2178*4882a593Smuzhiyun (unsigned long) &hfc_map[6] },
2179*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B00B),
2180*4882a593Smuzhiyun (unsigned long) &hfc_map[7] },
2181*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B00C),
2182*4882a593Smuzhiyun (unsigned long) &hfc_map[8] },
2183*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B100),
2184*4882a593Smuzhiyun (unsigned long) &hfc_map[9] },
2185*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B700),
2186*4882a593Smuzhiyun (unsigned long) &hfc_map[10] },
2187*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B701),
2188*4882a593Smuzhiyun (unsigned long) &hfc_map[11] },
2189*4882a593Smuzhiyun { PCI_VDEVICE(ABOCOM, PCI_DEVICE_ID_ABOCOM_2BD1),
2190*4882a593Smuzhiyun (unsigned long) &hfc_map[12] },
2191*4882a593Smuzhiyun { PCI_VDEVICE(ASUSTEK, PCI_DEVICE_ID_ASUSTEK_0675),
2192*4882a593Smuzhiyun (unsigned long) &hfc_map[13] },
2193*4882a593Smuzhiyun { PCI_VDEVICE(BERKOM, PCI_DEVICE_ID_BERKOM_T_CONCEPT),
2194*4882a593Smuzhiyun (unsigned long) &hfc_map[14] },
2195*4882a593Smuzhiyun { PCI_VDEVICE(BERKOM, PCI_DEVICE_ID_BERKOM_A1T),
2196*4882a593Smuzhiyun (unsigned long) &hfc_map[15] },
2197*4882a593Smuzhiyun { PCI_VDEVICE(ANIGMA, PCI_DEVICE_ID_ANIGMA_MC145575),
2198*4882a593Smuzhiyun (unsigned long) &hfc_map[16] },
2199*4882a593Smuzhiyun { PCI_VDEVICE(ZOLTRIX, PCI_DEVICE_ID_ZOLTRIX_2BD0),
2200*4882a593Smuzhiyun (unsigned long) &hfc_map[17] },
2201*4882a593Smuzhiyun { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_IOM2_E),
2202*4882a593Smuzhiyun (unsigned long) &hfc_map[18] },
2203*4882a593Smuzhiyun { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_E),
2204*4882a593Smuzhiyun (unsigned long) &hfc_map[19] },
2205*4882a593Smuzhiyun { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_IOM2_A),
2206*4882a593Smuzhiyun (unsigned long) &hfc_map[20] },
2207*4882a593Smuzhiyun { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_A),
2208*4882a593Smuzhiyun (unsigned long) &hfc_map[21] },
2209*4882a593Smuzhiyun { PCI_VDEVICE(SITECOM, PCI_DEVICE_ID_SITECOM_DC105V2),
2210*4882a593Smuzhiyun (unsigned long) &hfc_map[22] },
2211*4882a593Smuzhiyun {},
2212*4882a593Smuzhiyun };
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun static int
hfc_probe(struct pci_dev * pdev,const struct pci_device_id * ent)2215*4882a593Smuzhiyun hfc_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun int err = -ENOMEM;
2218*4882a593Smuzhiyun struct hfc_pci *card;
2219*4882a593Smuzhiyun struct _hfc_map *m = (struct _hfc_map *)ent->driver_data;
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun card = kzalloc(sizeof(struct hfc_pci), GFP_KERNEL);
2222*4882a593Smuzhiyun if (!card) {
2223*4882a593Smuzhiyun printk(KERN_ERR "No kmem for HFC card\n");
2224*4882a593Smuzhiyun return err;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun card->pdev = pdev;
2227*4882a593Smuzhiyun card->subtype = m->subtype;
2228*4882a593Smuzhiyun err = pci_enable_device(pdev);
2229*4882a593Smuzhiyun if (err) {
2230*4882a593Smuzhiyun kfree(card);
2231*4882a593Smuzhiyun return err;
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun printk(KERN_INFO "mISDN_hfcpci: found adapter %s at %s\n",
2235*4882a593Smuzhiyun m->name, pci_name(pdev));
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun card->irq = pdev->irq;
2238*4882a593Smuzhiyun pci_set_drvdata(pdev, card);
2239*4882a593Smuzhiyun err = setup_card(card);
2240*4882a593Smuzhiyun if (err)
2241*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
2242*4882a593Smuzhiyun return err;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun static void
hfc_remove_pci(struct pci_dev * pdev)2246*4882a593Smuzhiyun hfc_remove_pci(struct pci_dev *pdev)
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun struct hfc_pci *card = pci_get_drvdata(pdev);
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun if (card)
2251*4882a593Smuzhiyun release_card(card);
2252*4882a593Smuzhiyun else
2253*4882a593Smuzhiyun if (debug)
2254*4882a593Smuzhiyun printk(KERN_DEBUG "%s: drvdata already removed\n",
2255*4882a593Smuzhiyun __func__);
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun static struct pci_driver hfc_driver = {
2260*4882a593Smuzhiyun .name = "hfcpci",
2261*4882a593Smuzhiyun .probe = hfc_probe,
2262*4882a593Smuzhiyun .remove = hfc_remove_pci,
2263*4882a593Smuzhiyun .id_table = hfc_ids,
2264*4882a593Smuzhiyun };
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun static int
_hfcpci_softirq(struct device * dev,void * unused)2267*4882a593Smuzhiyun _hfcpci_softirq(struct device *dev, void *unused)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun struct hfc_pci *hc = dev_get_drvdata(dev);
2270*4882a593Smuzhiyun struct bchannel *bch;
2271*4882a593Smuzhiyun if (hc == NULL)
2272*4882a593Smuzhiyun return 0;
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun if (hc->hw.int_m2 & HFCPCI_IRQ_ENABLE) {
2275*4882a593Smuzhiyun spin_lock(&hc->lock);
2276*4882a593Smuzhiyun bch = Sel_BCS(hc, hc->hw.bswapped ? 2 : 1);
2277*4882a593Smuzhiyun if (bch && bch->state == ISDN_P_B_RAW) { /* B1 rx&tx */
2278*4882a593Smuzhiyun main_rec_hfcpci(bch);
2279*4882a593Smuzhiyun tx_birq(bch);
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun bch = Sel_BCS(hc, hc->hw.bswapped ? 1 : 2);
2282*4882a593Smuzhiyun if (bch && bch->state == ISDN_P_B_RAW) { /* B2 rx&tx */
2283*4882a593Smuzhiyun main_rec_hfcpci(bch);
2284*4882a593Smuzhiyun tx_birq(bch);
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun spin_unlock(&hc->lock);
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun return 0;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun static void
hfcpci_softirq(struct timer_list * unused)2292*4882a593Smuzhiyun hfcpci_softirq(struct timer_list *unused)
2293*4882a593Smuzhiyun {
2294*4882a593Smuzhiyun WARN_ON_ONCE(driver_for_each_device(&hfc_driver.driver, NULL, NULL,
2295*4882a593Smuzhiyun _hfcpci_softirq) != 0);
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun /* if next event would be in the past ... */
2298*4882a593Smuzhiyun if ((s32)(hfc_jiffies + tics - jiffies) <= 0)
2299*4882a593Smuzhiyun hfc_jiffies = jiffies + 1;
2300*4882a593Smuzhiyun else
2301*4882a593Smuzhiyun hfc_jiffies += tics;
2302*4882a593Smuzhiyun hfc_tl.expires = hfc_jiffies;
2303*4882a593Smuzhiyun add_timer(&hfc_tl);
2304*4882a593Smuzhiyun }
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun static int __init
HFC_init(void)2307*4882a593Smuzhiyun HFC_init(void)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun int err;
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun if (!poll)
2312*4882a593Smuzhiyun poll = HFCPCI_BTRANS_THRESHOLD;
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun if (poll != HFCPCI_BTRANS_THRESHOLD) {
2315*4882a593Smuzhiyun tics = (poll * HZ) / 8000;
2316*4882a593Smuzhiyun if (tics < 1)
2317*4882a593Smuzhiyun tics = 1;
2318*4882a593Smuzhiyun poll = (tics * 8000) / HZ;
2319*4882a593Smuzhiyun if (poll > 256 || poll < 8) {
2320*4882a593Smuzhiyun printk(KERN_ERR "%s: Wrong poll value %d not in range "
2321*4882a593Smuzhiyun "of 8..256.\n", __func__, poll);
2322*4882a593Smuzhiyun err = -EINVAL;
2323*4882a593Smuzhiyun return err;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun if (poll != HFCPCI_BTRANS_THRESHOLD) {
2327*4882a593Smuzhiyun printk(KERN_INFO "%s: Using alternative poll value of %d\n",
2328*4882a593Smuzhiyun __func__, poll);
2329*4882a593Smuzhiyun timer_setup(&hfc_tl, hfcpci_softirq, 0);
2330*4882a593Smuzhiyun hfc_tl.expires = jiffies + tics;
2331*4882a593Smuzhiyun hfc_jiffies = hfc_tl.expires;
2332*4882a593Smuzhiyun add_timer(&hfc_tl);
2333*4882a593Smuzhiyun } else
2334*4882a593Smuzhiyun tics = 0; /* indicate the use of controller's timer */
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun err = pci_register_driver(&hfc_driver);
2337*4882a593Smuzhiyun if (err) {
2338*4882a593Smuzhiyun if (timer_pending(&hfc_tl))
2339*4882a593Smuzhiyun del_timer(&hfc_tl);
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun return err;
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun static void __exit
HFC_cleanup(void)2346*4882a593Smuzhiyun HFC_cleanup(void)
2347*4882a593Smuzhiyun {
2348*4882a593Smuzhiyun if (timer_pending(&hfc_tl))
2349*4882a593Smuzhiyun del_timer_sync(&hfc_tl);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun pci_unregister_driver(&hfc_driver);
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun module_init(HFC_init);
2355*4882a593Smuzhiyun module_exit(HFC_cleanup);
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hfc_ids);
2358