1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * hfcmulti.c low level driver for hfc-4s/hfc-8s/hfc-e1 based cards
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author Andreas Eversberg (jolly@eversberg.eu)
6*4882a593Smuzhiyun * ported to mqueue mechanism:
7*4882a593Smuzhiyun * Peter Sprenger (sprengermoving-bytes.de)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * inspired by existing hfc-pci driver:
10*4882a593Smuzhiyun * Copyright 1999 by Werner Cornelius (werner@isdn-development.de)
11*4882a593Smuzhiyun * Copyright 2008 by Karsten Keil (kkeil@suse.de)
12*4882a593Smuzhiyun * Copyright 2008 by Andreas Eversberg (jolly@eversberg.eu)
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Thanks to Cologne Chip AG for this great controller!
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * module parameters:
19*4882a593Smuzhiyun * type:
20*4882a593Smuzhiyun * By default (0), the card is automatically detected.
21*4882a593Smuzhiyun * Or use the following combinations:
22*4882a593Smuzhiyun * Bit 0-7 = 0x00001 = HFC-E1 (1 port)
23*4882a593Smuzhiyun * or Bit 0-7 = 0x00004 = HFC-4S (4 ports)
24*4882a593Smuzhiyun * or Bit 0-7 = 0x00008 = HFC-8S (8 ports)
25*4882a593Smuzhiyun * Bit 8 = 0x00100 = uLaw (instead of aLaw)
26*4882a593Smuzhiyun * Bit 9 = 0x00200 = Disable DTMF detect on all B-channels via hardware
27*4882a593Smuzhiyun * Bit 10 = spare
28*4882a593Smuzhiyun * Bit 11 = 0x00800 = Force PCM bus into slave mode. (otherwhise auto)
29*4882a593Smuzhiyun * or Bit 12 = 0x01000 = Force PCM bus into master mode. (otherwhise auto)
30*4882a593Smuzhiyun * Bit 13 = spare
31*4882a593Smuzhiyun * Bit 14 = 0x04000 = Use external ram (128K)
32*4882a593Smuzhiyun * Bit 15 = 0x08000 = Use external ram (512K)
33*4882a593Smuzhiyun * Bit 16 = 0x10000 = Use 64 timeslots instead of 32
34*4882a593Smuzhiyun * or Bit 17 = 0x20000 = Use 128 timeslots instead of anything else
35*4882a593Smuzhiyun * Bit 18 = spare
36*4882a593Smuzhiyun * Bit 19 = 0x80000 = Send the Watchdog a Signal (Dual E1 with Watchdog)
37*4882a593Smuzhiyun * (all other bits are reserved and shall be 0)
38*4882a593Smuzhiyun * example: 0x20204 one HFC-4S with dtmf detection and 128 timeslots on PCM
39*4882a593Smuzhiyun * bus (PCM master)
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * port: (optional or required for all ports on all installed cards)
42*4882a593Smuzhiyun * HFC-4S/HFC-8S only bits:
43*4882a593Smuzhiyun * Bit 0 = 0x001 = Use master clock for this S/T interface
44*4882a593Smuzhiyun * (ony once per chip).
45*4882a593Smuzhiyun * Bit 1 = 0x002 = transmitter line setup (non capacitive mode)
46*4882a593Smuzhiyun * Don't use this unless you know what you are doing!
47*4882a593Smuzhiyun * Bit 2 = 0x004 = Disable E-channel. (No E-channel processing)
48*4882a593Smuzhiyun * example: 0x0001,0x0000,0x0000,0x0000 one HFC-4S with master clock
49*4882a593Smuzhiyun * received from port 1
50*4882a593Smuzhiyun *
51*4882a593Smuzhiyun * HFC-E1 only bits:
52*4882a593Smuzhiyun * Bit 0 = 0x0001 = interface: 0=copper, 1=optical
53*4882a593Smuzhiyun * Bit 1 = 0x0002 = reserved (later for 32 B-channels transparent mode)
54*4882a593Smuzhiyun * Bit 2 = 0x0004 = Report LOS
55*4882a593Smuzhiyun * Bit 3 = 0x0008 = Report AIS
56*4882a593Smuzhiyun * Bit 4 = 0x0010 = Report SLIP
57*4882a593Smuzhiyun * Bit 5 = 0x0020 = Report RDI
58*4882a593Smuzhiyun * Bit 8 = 0x0100 = Turn off CRC-4 Multiframe Mode, use double frame
59*4882a593Smuzhiyun * mode instead.
60*4882a593Smuzhiyun * Bit 9 = 0x0200 = Force get clock from interface, even in NT mode.
61*4882a593Smuzhiyun * or Bit 10 = 0x0400 = Force put clock to interface, even in TE mode.
62*4882a593Smuzhiyun * Bit 11 = 0x0800 = Use direct RX clock for PCM sync rather than PLL.
63*4882a593Smuzhiyun * (E1 only)
64*4882a593Smuzhiyun * Bit 12-13 = 0xX000 = elastic jitter buffer (1-3), Set both bits to 0
65*4882a593Smuzhiyun * for default.
66*4882a593Smuzhiyun * (all other bits are reserved and shall be 0)
67*4882a593Smuzhiyun *
68*4882a593Smuzhiyun * debug:
69*4882a593Smuzhiyun * NOTE: only one debug value must be given for all cards
70*4882a593Smuzhiyun * enable debugging (see hfc_multi.h for debug options)
71*4882a593Smuzhiyun *
72*4882a593Smuzhiyun * poll:
73*4882a593Smuzhiyun * NOTE: only one poll value must be given for all cards
74*4882a593Smuzhiyun * Give the number of samples for each fifo process.
75*4882a593Smuzhiyun * By default 128 is used. Decrease to reduce delay, increase to
76*4882a593Smuzhiyun * reduce cpu load. If unsure, don't mess with it!
77*4882a593Smuzhiyun * Valid is 8, 16, 32, 64, 128, 256.
78*4882a593Smuzhiyun *
79*4882a593Smuzhiyun * pcm:
80*4882a593Smuzhiyun * NOTE: only one pcm value must be given for every card.
81*4882a593Smuzhiyun * The PCM bus id tells the mISDNdsp module about the connected PCM bus.
82*4882a593Smuzhiyun * By default (0), the PCM bus id is 100 for the card that is PCM master.
83*4882a593Smuzhiyun * If multiple cards are PCM master (because they are not interconnected),
84*4882a593Smuzhiyun * each card with PCM master will have increasing PCM id.
85*4882a593Smuzhiyun * All PCM busses with the same ID are expected to be connected and have
86*4882a593Smuzhiyun * common time slots slots.
87*4882a593Smuzhiyun * Only one chip of the PCM bus must be master, the others slave.
88*4882a593Smuzhiyun * -1 means no support of PCM bus not even.
89*4882a593Smuzhiyun * Omit this value, if all cards are interconnected or none is connected.
90*4882a593Smuzhiyun * If unsure, don't give this parameter.
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * dmask and bmask:
93*4882a593Smuzhiyun * NOTE: One dmask value must be given for every HFC-E1 card.
94*4882a593Smuzhiyun * If omitted, the E1 card has D-channel on time slot 16, which is default.
95*4882a593Smuzhiyun * dmask is a 32 bit mask. The bit must be set for an alternate time slot.
96*4882a593Smuzhiyun * If multiple bits are set, multiple virtual card fragments are created.
97*4882a593Smuzhiyun * For each bit set, a bmask value must be given. Each bit on the bmask
98*4882a593Smuzhiyun * value stands for a B-channel. The bmask may not overlap with dmask or
99*4882a593Smuzhiyun * with other bmask values for that card.
100*4882a593Smuzhiyun * Example: dmask=0x00020002 bmask=0x0000fffc,0xfffc0000
101*4882a593Smuzhiyun * This will create one fragment with D-channel on slot 1 with
102*4882a593Smuzhiyun * B-channels on slots 2..15, and a second fragment with D-channel
103*4882a593Smuzhiyun * on slot 17 with B-channels on slot 18..31. Slot 16 is unused.
104*4882a593Smuzhiyun * If bit 0 is set (dmask=0x00000001) the D-channel is on slot 0 and will
105*4882a593Smuzhiyun * not function.
106*4882a593Smuzhiyun * Example: dmask=0x00000001 bmask=0xfffffffe
107*4882a593Smuzhiyun * This will create a port with all 31 usable timeslots as
108*4882a593Smuzhiyun * B-channels.
109*4882a593Smuzhiyun * If no bits are set on bmask, no B-channel is created for that fragment.
110*4882a593Smuzhiyun * Example: dmask=0xfffffffe bmask=0,0,0,0.... (31 0-values for bmask)
111*4882a593Smuzhiyun * This will create 31 ports with one D-channel only.
112*4882a593Smuzhiyun * If you don't know how to use it, you don't need it!
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * iomode:
115*4882a593Smuzhiyun * NOTE: only one mode value must be given for every card.
116*4882a593Smuzhiyun * -> See hfc_multi.h for HFC_IO_MODE_* values
117*4882a593Smuzhiyun * By default, the IO mode is pci memory IO (MEMIO).
118*4882a593Smuzhiyun * Some cards require specific IO mode, so it cannot be changed.
119*4882a593Smuzhiyun * It may be useful to set IO mode to register io (REGIO) to solve
120*4882a593Smuzhiyun * PCI bridge problems.
121*4882a593Smuzhiyun * If unsure, don't give this parameter.
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * clockdelay_nt:
124*4882a593Smuzhiyun * NOTE: only one clockdelay_nt value must be given once for all cards.
125*4882a593Smuzhiyun * Give the value of the clock control register (A_ST_CLK_DLY)
126*4882a593Smuzhiyun * of the S/T interfaces in NT mode.
127*4882a593Smuzhiyun * This register is needed for the TBR3 certification, so don't change it.
128*4882a593Smuzhiyun *
129*4882a593Smuzhiyun * clockdelay_te:
130*4882a593Smuzhiyun * NOTE: only one clockdelay_te value must be given once
131*4882a593Smuzhiyun * Give the value of the clock control register (A_ST_CLK_DLY)
132*4882a593Smuzhiyun * of the S/T interfaces in TE mode.
133*4882a593Smuzhiyun * This register is needed for the TBR3 certification, so don't change it.
134*4882a593Smuzhiyun *
135*4882a593Smuzhiyun * clock:
136*4882a593Smuzhiyun * NOTE: only one clock value must be given once
137*4882a593Smuzhiyun * Selects interface with clock source for mISDN and applications.
138*4882a593Smuzhiyun * Set to card number starting with 1. Set to -1 to disable.
139*4882a593Smuzhiyun * By default, the first card is used as clock source.
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun * hwid:
142*4882a593Smuzhiyun * NOTE: only one hwid value must be given once
143*4882a593Smuzhiyun * Enable special embedded devices with XHFC controllers.
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * debug register access (never use this, it will flood your system log)
148*4882a593Smuzhiyun * #define HFC_REGISTER_DEBUG
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define HFC_MULTI_VERSION "2.03"
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #include <linux/interrupt.h>
154*4882a593Smuzhiyun #include <linux/module.h>
155*4882a593Smuzhiyun #include <linux/slab.h>
156*4882a593Smuzhiyun #include <linux/pci.h>
157*4882a593Smuzhiyun #include <linux/delay.h>
158*4882a593Smuzhiyun #include <linux/mISDNhw.h>
159*4882a593Smuzhiyun #include <linux/mISDNdsp.h>
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun #define IRQCOUNT_DEBUG
163*4882a593Smuzhiyun #define IRQ_DEBUG
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #include "hfc_multi.h"
167*4882a593Smuzhiyun #ifdef ECHOPREP
168*4882a593Smuzhiyun #include "gaintab.h"
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define MAX_CARDS 8
172*4882a593Smuzhiyun #define MAX_PORTS (8 * MAX_CARDS)
173*4882a593Smuzhiyun #define MAX_FRAGS (32 * MAX_CARDS)
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static LIST_HEAD(HFClist);
176*4882a593Smuzhiyun static spinlock_t HFClock; /* global hfc list lock */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static void ph_state_change(struct dchannel *);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct hfc_multi *syncmaster;
181*4882a593Smuzhiyun static int plxsd_master; /* if we have a master card (yet) */
182*4882a593Smuzhiyun static spinlock_t plx_lock; /* may not acquire other lock inside */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define TYP_E1 1
185*4882a593Smuzhiyun #define TYP_4S 4
186*4882a593Smuzhiyun #define TYP_8S 8
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static int poll_timer = 6; /* default = 128 samples = 16ms */
189*4882a593Smuzhiyun /* number of POLL_TIMER interrupts for G2 timeout (ca 1s) */
190*4882a593Smuzhiyun static int nt_t1_count[] = { 3840, 1920, 960, 480, 240, 120, 60, 30 };
191*4882a593Smuzhiyun #define CLKDEL_TE 0x0f /* CLKDEL in TE mode */
192*4882a593Smuzhiyun #define CLKDEL_NT 0x6c /* CLKDEL in NT mode
193*4882a593Smuzhiyun (0x60 MUST be included!) */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define DIP_4S 0x1 /* DIP Switches for Beronet 1S/2S/4S cards */
196*4882a593Smuzhiyun #define DIP_8S 0x2 /* DIP Switches for Beronet 8S+ cards */
197*4882a593Smuzhiyun #define DIP_E1 0x3 /* DIP Switches for Beronet E1 cards */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * module stuff
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static uint type[MAX_CARDS];
204*4882a593Smuzhiyun static int pcm[MAX_CARDS];
205*4882a593Smuzhiyun static uint dmask[MAX_CARDS];
206*4882a593Smuzhiyun static uint bmask[MAX_FRAGS];
207*4882a593Smuzhiyun static uint iomode[MAX_CARDS];
208*4882a593Smuzhiyun static uint port[MAX_PORTS];
209*4882a593Smuzhiyun static uint debug;
210*4882a593Smuzhiyun static uint poll;
211*4882a593Smuzhiyun static int clock;
212*4882a593Smuzhiyun static uint timer;
213*4882a593Smuzhiyun static uint clockdelay_te = CLKDEL_TE;
214*4882a593Smuzhiyun static uint clockdelay_nt = CLKDEL_NT;
215*4882a593Smuzhiyun #define HWID_NONE 0
216*4882a593Smuzhiyun #define HWID_MINIP4 1
217*4882a593Smuzhiyun #define HWID_MINIP8 2
218*4882a593Smuzhiyun #define HWID_MINIP16 3
219*4882a593Smuzhiyun static uint hwid = HWID_NONE;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static int HFC_cnt, E1_cnt, bmask_cnt, Port_cnt, PCM_cnt = 99;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun MODULE_AUTHOR("Andreas Eversberg");
224*4882a593Smuzhiyun MODULE_LICENSE("GPL");
225*4882a593Smuzhiyun MODULE_VERSION(HFC_MULTI_VERSION);
226*4882a593Smuzhiyun module_param(debug, uint, S_IRUGO | S_IWUSR);
227*4882a593Smuzhiyun module_param(poll, uint, S_IRUGO | S_IWUSR);
228*4882a593Smuzhiyun module_param(clock, int, S_IRUGO | S_IWUSR);
229*4882a593Smuzhiyun module_param(timer, uint, S_IRUGO | S_IWUSR);
230*4882a593Smuzhiyun module_param(clockdelay_te, uint, S_IRUGO | S_IWUSR);
231*4882a593Smuzhiyun module_param(clockdelay_nt, uint, S_IRUGO | S_IWUSR);
232*4882a593Smuzhiyun module_param_array(type, uint, NULL, S_IRUGO | S_IWUSR);
233*4882a593Smuzhiyun module_param_array(pcm, int, NULL, S_IRUGO | S_IWUSR);
234*4882a593Smuzhiyun module_param_array(dmask, uint, NULL, S_IRUGO | S_IWUSR);
235*4882a593Smuzhiyun module_param_array(bmask, uint, NULL, S_IRUGO | S_IWUSR);
236*4882a593Smuzhiyun module_param_array(iomode, uint, NULL, S_IRUGO | S_IWUSR);
237*4882a593Smuzhiyun module_param_array(port, uint, NULL, S_IRUGO | S_IWUSR);
238*4882a593Smuzhiyun module_param(hwid, uint, S_IRUGO | S_IWUSR); /* The hardware ID */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
241*4882a593Smuzhiyun #define HFC_outb(hc, reg, val) \
242*4882a593Smuzhiyun (hc->HFC_outb(hc, reg, val, __func__, __LINE__))
243*4882a593Smuzhiyun #define HFC_outb_nodebug(hc, reg, val) \
244*4882a593Smuzhiyun (hc->HFC_outb_nodebug(hc, reg, val, __func__, __LINE__))
245*4882a593Smuzhiyun #define HFC_inb(hc, reg) \
246*4882a593Smuzhiyun (hc->HFC_inb(hc, reg, __func__, __LINE__))
247*4882a593Smuzhiyun #define HFC_inb_nodebug(hc, reg) \
248*4882a593Smuzhiyun (hc->HFC_inb_nodebug(hc, reg, __func__, __LINE__))
249*4882a593Smuzhiyun #define HFC_inw(hc, reg) \
250*4882a593Smuzhiyun (hc->HFC_inw(hc, reg, __func__, __LINE__))
251*4882a593Smuzhiyun #define HFC_inw_nodebug(hc, reg) \
252*4882a593Smuzhiyun (hc->HFC_inw_nodebug(hc, reg, __func__, __LINE__))
253*4882a593Smuzhiyun #define HFC_wait(hc) \
254*4882a593Smuzhiyun (hc->HFC_wait(hc, __func__, __LINE__))
255*4882a593Smuzhiyun #define HFC_wait_nodebug(hc) \
256*4882a593Smuzhiyun (hc->HFC_wait_nodebug(hc, __func__, __LINE__))
257*4882a593Smuzhiyun #else
258*4882a593Smuzhiyun #define HFC_outb(hc, reg, val) (hc->HFC_outb(hc, reg, val))
259*4882a593Smuzhiyun #define HFC_outb_nodebug(hc, reg, val) (hc->HFC_outb_nodebug(hc, reg, val))
260*4882a593Smuzhiyun #define HFC_inb(hc, reg) (hc->HFC_inb(hc, reg))
261*4882a593Smuzhiyun #define HFC_inb_nodebug(hc, reg) (hc->HFC_inb_nodebug(hc, reg))
262*4882a593Smuzhiyun #define HFC_inw(hc, reg) (hc->HFC_inw(hc, reg))
263*4882a593Smuzhiyun #define HFC_inw_nodebug(hc, reg) (hc->HFC_inw_nodebug(hc, reg))
264*4882a593Smuzhiyun #define HFC_wait(hc) (hc->HFC_wait(hc))
265*4882a593Smuzhiyun #define HFC_wait_nodebug(hc) (hc->HFC_wait_nodebug(hc))
266*4882a593Smuzhiyun #endif
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #ifdef CONFIG_MISDN_HFCMULTI_8xx
269*4882a593Smuzhiyun #include "hfc_multi_8xx.h"
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* HFC_IO_MODE_PCIMEM */
273*4882a593Smuzhiyun static void
274*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_outb_pcimem(struct hfc_multi * hc,u_char reg,u_char val,const char * function,int line)275*4882a593Smuzhiyun HFC_outb_pcimem(struct hfc_multi *hc, u_char reg, u_char val,
276*4882a593Smuzhiyun const char *function, int line)
277*4882a593Smuzhiyun #else
278*4882a593Smuzhiyun HFC_outb_pcimem(struct hfc_multi *hc, u_char reg, u_char val)
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun writeb(val, hc->pci_membase + reg);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun static u_char
284*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_inb_pcimem(struct hfc_multi * hc,u_char reg,const char * function,int line)285*4882a593Smuzhiyun HFC_inb_pcimem(struct hfc_multi *hc, u_char reg, const char *function, int line)
286*4882a593Smuzhiyun #else
287*4882a593Smuzhiyun HFC_inb_pcimem(struct hfc_multi *hc, u_char reg)
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun return readb(hc->pci_membase + reg);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun static u_short
293*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_inw_pcimem(struct hfc_multi * hc,u_char reg,const char * function,int line)294*4882a593Smuzhiyun HFC_inw_pcimem(struct hfc_multi *hc, u_char reg, const char *function, int line)
295*4882a593Smuzhiyun #else
296*4882a593Smuzhiyun HFC_inw_pcimem(struct hfc_multi *hc, u_char reg)
297*4882a593Smuzhiyun #endif
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return readw(hc->pci_membase + reg);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun static void
302*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_wait_pcimem(struct hfc_multi * hc,const char * function,int line)303*4882a593Smuzhiyun HFC_wait_pcimem(struct hfc_multi *hc, const char *function, int line)
304*4882a593Smuzhiyun #else
305*4882a593Smuzhiyun HFC_wait_pcimem(struct hfc_multi *hc)
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun while (readb(hc->pci_membase + R_STATUS) & V_BUSY)
309*4882a593Smuzhiyun cpu_relax();
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* HFC_IO_MODE_REGIO */
313*4882a593Smuzhiyun static void
314*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_outb_regio(struct hfc_multi * hc,u_char reg,u_char val,const char * function,int line)315*4882a593Smuzhiyun HFC_outb_regio(struct hfc_multi *hc, u_char reg, u_char val,
316*4882a593Smuzhiyun const char *function, int line)
317*4882a593Smuzhiyun #else
318*4882a593Smuzhiyun HFC_outb_regio(struct hfc_multi *hc, u_char reg, u_char val)
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun outb(reg, hc->pci_iobase + 4);
322*4882a593Smuzhiyun outb(val, hc->pci_iobase);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun static u_char
325*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_inb_regio(struct hfc_multi * hc,u_char reg,const char * function,int line)326*4882a593Smuzhiyun HFC_inb_regio(struct hfc_multi *hc, u_char reg, const char *function, int line)
327*4882a593Smuzhiyun #else
328*4882a593Smuzhiyun HFC_inb_regio(struct hfc_multi *hc, u_char reg)
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun outb(reg, hc->pci_iobase + 4);
332*4882a593Smuzhiyun return inb(hc->pci_iobase);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun static u_short
335*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_inw_regio(struct hfc_multi * hc,u_char reg,const char * function,int line)336*4882a593Smuzhiyun HFC_inw_regio(struct hfc_multi *hc, u_char reg, const char *function, int line)
337*4882a593Smuzhiyun #else
338*4882a593Smuzhiyun HFC_inw_regio(struct hfc_multi *hc, u_char reg)
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun outb(reg, hc->pci_iobase + 4);
342*4882a593Smuzhiyun return inw(hc->pci_iobase);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun static void
345*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
HFC_wait_regio(struct hfc_multi * hc,const char * function,int line)346*4882a593Smuzhiyun HFC_wait_regio(struct hfc_multi *hc, const char *function, int line)
347*4882a593Smuzhiyun #else
348*4882a593Smuzhiyun HFC_wait_regio(struct hfc_multi *hc)
349*4882a593Smuzhiyun #endif
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun outb(R_STATUS, hc->pci_iobase + 4);
352*4882a593Smuzhiyun while (inb(hc->pci_iobase) & V_BUSY)
353*4882a593Smuzhiyun cpu_relax();
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
357*4882a593Smuzhiyun static void
HFC_outb_debug(struct hfc_multi * hc,u_char reg,u_char val,const char * function,int line)358*4882a593Smuzhiyun HFC_outb_debug(struct hfc_multi *hc, u_char reg, u_char val,
359*4882a593Smuzhiyun const char *function, int line)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun char regname[256] = "", bits[9] = "xxxxxxxx";
362*4882a593Smuzhiyun int i;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun i = -1;
365*4882a593Smuzhiyun while (hfc_register_names[++i].name) {
366*4882a593Smuzhiyun if (hfc_register_names[i].reg == reg)
367*4882a593Smuzhiyun strcat(regname, hfc_register_names[i].name);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun if (regname[0] == '\0')
370*4882a593Smuzhiyun strcpy(regname, "register");
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun bits[7] = '0' + (!!(val & 1));
373*4882a593Smuzhiyun bits[6] = '0' + (!!(val & 2));
374*4882a593Smuzhiyun bits[5] = '0' + (!!(val & 4));
375*4882a593Smuzhiyun bits[4] = '0' + (!!(val & 8));
376*4882a593Smuzhiyun bits[3] = '0' + (!!(val & 16));
377*4882a593Smuzhiyun bits[2] = '0' + (!!(val & 32));
378*4882a593Smuzhiyun bits[1] = '0' + (!!(val & 64));
379*4882a593Smuzhiyun bits[0] = '0' + (!!(val & 128));
380*4882a593Smuzhiyun printk(KERN_DEBUG
381*4882a593Smuzhiyun "HFC_outb(chip %d, %02x=%s, 0x%02x=%s); in %s() line %d\n",
382*4882a593Smuzhiyun hc->id, reg, regname, val, bits, function, line);
383*4882a593Smuzhiyun HFC_outb_nodebug(hc, reg, val);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun static u_char
HFC_inb_debug(struct hfc_multi * hc,u_char reg,const char * function,int line)386*4882a593Smuzhiyun HFC_inb_debug(struct hfc_multi *hc, u_char reg, const char *function, int line)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun char regname[256] = "", bits[9] = "xxxxxxxx";
389*4882a593Smuzhiyun u_char val = HFC_inb_nodebug(hc, reg);
390*4882a593Smuzhiyun int i;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun i = 0;
393*4882a593Smuzhiyun while (hfc_register_names[i++].name)
394*4882a593Smuzhiyun ;
395*4882a593Smuzhiyun while (hfc_register_names[++i].name) {
396*4882a593Smuzhiyun if (hfc_register_names[i].reg == reg)
397*4882a593Smuzhiyun strcat(regname, hfc_register_names[i].name);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun if (regname[0] == '\0')
400*4882a593Smuzhiyun strcpy(regname, "register");
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun bits[7] = '0' + (!!(val & 1));
403*4882a593Smuzhiyun bits[6] = '0' + (!!(val & 2));
404*4882a593Smuzhiyun bits[5] = '0' + (!!(val & 4));
405*4882a593Smuzhiyun bits[4] = '0' + (!!(val & 8));
406*4882a593Smuzhiyun bits[3] = '0' + (!!(val & 16));
407*4882a593Smuzhiyun bits[2] = '0' + (!!(val & 32));
408*4882a593Smuzhiyun bits[1] = '0' + (!!(val & 64));
409*4882a593Smuzhiyun bits[0] = '0' + (!!(val & 128));
410*4882a593Smuzhiyun printk(KERN_DEBUG
411*4882a593Smuzhiyun "HFC_inb(chip %d, %02x=%s) = 0x%02x=%s; in %s() line %d\n",
412*4882a593Smuzhiyun hc->id, reg, regname, val, bits, function, line);
413*4882a593Smuzhiyun return val;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun static u_short
HFC_inw_debug(struct hfc_multi * hc,u_char reg,const char * function,int line)416*4882a593Smuzhiyun HFC_inw_debug(struct hfc_multi *hc, u_char reg, const char *function, int line)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun char regname[256] = "";
419*4882a593Smuzhiyun u_short val = HFC_inw_nodebug(hc, reg);
420*4882a593Smuzhiyun int i;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun i = 0;
423*4882a593Smuzhiyun while (hfc_register_names[i++].name)
424*4882a593Smuzhiyun ;
425*4882a593Smuzhiyun while (hfc_register_names[++i].name) {
426*4882a593Smuzhiyun if (hfc_register_names[i].reg == reg)
427*4882a593Smuzhiyun strcat(regname, hfc_register_names[i].name);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun if (regname[0] == '\0')
430*4882a593Smuzhiyun strcpy(regname, "register");
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun printk(KERN_DEBUG
433*4882a593Smuzhiyun "HFC_inw(chip %d, %02x=%s) = 0x%04x; in %s() line %d\n",
434*4882a593Smuzhiyun hc->id, reg, regname, val, function, line);
435*4882a593Smuzhiyun return val;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun static void
HFC_wait_debug(struct hfc_multi * hc,const char * function,int line)438*4882a593Smuzhiyun HFC_wait_debug(struct hfc_multi *hc, const char *function, int line)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun printk(KERN_DEBUG "HFC_wait(chip %d); in %s() line %d\n",
441*4882a593Smuzhiyun hc->id, function, line);
442*4882a593Smuzhiyun HFC_wait_nodebug(hc);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun #endif
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* write fifo data (REGIO) */
447*4882a593Smuzhiyun static void
write_fifo_regio(struct hfc_multi * hc,u_char * data,int len)448*4882a593Smuzhiyun write_fifo_regio(struct hfc_multi *hc, u_char *data, int len)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun outb(A_FIFO_DATA0, (hc->pci_iobase) + 4);
451*4882a593Smuzhiyun while (len >> 2) {
452*4882a593Smuzhiyun outl(cpu_to_le32(*(u32 *)data), hc->pci_iobase);
453*4882a593Smuzhiyun data += 4;
454*4882a593Smuzhiyun len -= 4;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun while (len >> 1) {
457*4882a593Smuzhiyun outw(cpu_to_le16(*(u16 *)data), hc->pci_iobase);
458*4882a593Smuzhiyun data += 2;
459*4882a593Smuzhiyun len -= 2;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun while (len) {
462*4882a593Smuzhiyun outb(*data, hc->pci_iobase);
463*4882a593Smuzhiyun data++;
464*4882a593Smuzhiyun len--;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun /* write fifo data (PCIMEM) */
468*4882a593Smuzhiyun static void
write_fifo_pcimem(struct hfc_multi * hc,u_char * data,int len)469*4882a593Smuzhiyun write_fifo_pcimem(struct hfc_multi *hc, u_char *data, int len)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun while (len >> 2) {
472*4882a593Smuzhiyun writel(cpu_to_le32(*(u32 *)data),
473*4882a593Smuzhiyun hc->pci_membase + A_FIFO_DATA0);
474*4882a593Smuzhiyun data += 4;
475*4882a593Smuzhiyun len -= 4;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun while (len >> 1) {
478*4882a593Smuzhiyun writew(cpu_to_le16(*(u16 *)data),
479*4882a593Smuzhiyun hc->pci_membase + A_FIFO_DATA0);
480*4882a593Smuzhiyun data += 2;
481*4882a593Smuzhiyun len -= 2;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun while (len) {
484*4882a593Smuzhiyun writeb(*data, hc->pci_membase + A_FIFO_DATA0);
485*4882a593Smuzhiyun data++;
486*4882a593Smuzhiyun len--;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* read fifo data (REGIO) */
491*4882a593Smuzhiyun static void
read_fifo_regio(struct hfc_multi * hc,u_char * data,int len)492*4882a593Smuzhiyun read_fifo_regio(struct hfc_multi *hc, u_char *data, int len)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun outb(A_FIFO_DATA0, (hc->pci_iobase) + 4);
495*4882a593Smuzhiyun while (len >> 2) {
496*4882a593Smuzhiyun *(u32 *)data = le32_to_cpu(inl(hc->pci_iobase));
497*4882a593Smuzhiyun data += 4;
498*4882a593Smuzhiyun len -= 4;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun while (len >> 1) {
501*4882a593Smuzhiyun *(u16 *)data = le16_to_cpu(inw(hc->pci_iobase));
502*4882a593Smuzhiyun data += 2;
503*4882a593Smuzhiyun len -= 2;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun while (len) {
506*4882a593Smuzhiyun *data = inb(hc->pci_iobase);
507*4882a593Smuzhiyun data++;
508*4882a593Smuzhiyun len--;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* read fifo data (PCIMEM) */
513*4882a593Smuzhiyun static void
read_fifo_pcimem(struct hfc_multi * hc,u_char * data,int len)514*4882a593Smuzhiyun read_fifo_pcimem(struct hfc_multi *hc, u_char *data, int len)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun while (len >> 2) {
517*4882a593Smuzhiyun *(u32 *)data =
518*4882a593Smuzhiyun le32_to_cpu(readl(hc->pci_membase + A_FIFO_DATA0));
519*4882a593Smuzhiyun data += 4;
520*4882a593Smuzhiyun len -= 4;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun while (len >> 1) {
523*4882a593Smuzhiyun *(u16 *)data =
524*4882a593Smuzhiyun le16_to_cpu(readw(hc->pci_membase + A_FIFO_DATA0));
525*4882a593Smuzhiyun data += 2;
526*4882a593Smuzhiyun len -= 2;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun while (len) {
529*4882a593Smuzhiyun *data = readb(hc->pci_membase + A_FIFO_DATA0);
530*4882a593Smuzhiyun data++;
531*4882a593Smuzhiyun len--;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static void
enable_hwirq(struct hfc_multi * hc)536*4882a593Smuzhiyun enable_hwirq(struct hfc_multi *hc)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun hc->hw.r_irq_ctrl |= V_GLOB_IRQ_EN;
539*4882a593Smuzhiyun HFC_outb(hc, R_IRQ_CTRL, hc->hw.r_irq_ctrl);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static void
disable_hwirq(struct hfc_multi * hc)543*4882a593Smuzhiyun disable_hwirq(struct hfc_multi *hc)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun hc->hw.r_irq_ctrl &= ~((u_char)V_GLOB_IRQ_EN);
546*4882a593Smuzhiyun HFC_outb(hc, R_IRQ_CTRL, hc->hw.r_irq_ctrl);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun #define NUM_EC 2
550*4882a593Smuzhiyun #define MAX_TDM_CHAN 32
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun static inline void
enablepcibridge(struct hfc_multi * c)554*4882a593Smuzhiyun enablepcibridge(struct hfc_multi *c)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun HFC_outb(c, R_BRG_PCM_CFG, (0x0 << 6) | 0x3); /* was _io before */
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static inline void
disablepcibridge(struct hfc_multi * c)560*4882a593Smuzhiyun disablepcibridge(struct hfc_multi *c)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun HFC_outb(c, R_BRG_PCM_CFG, (0x0 << 6) | 0x2); /* was _io before */
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static inline unsigned char
readpcibridge(struct hfc_multi * hc,unsigned char address)566*4882a593Smuzhiyun readpcibridge(struct hfc_multi *hc, unsigned char address)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun unsigned short cipv;
569*4882a593Smuzhiyun unsigned char data;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (!hc->pci_iobase)
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* slow down a PCI read access by 1 PCI clock cycle */
575*4882a593Smuzhiyun HFC_outb(hc, R_CTRL, 0x4); /*was _io before*/
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (address == 0)
578*4882a593Smuzhiyun cipv = 0x4000;
579*4882a593Smuzhiyun else
580*4882a593Smuzhiyun cipv = 0x5800;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* select local bridge port address by writing to CIP port */
583*4882a593Smuzhiyun /* data = HFC_inb(c, cipv); * was _io before */
584*4882a593Smuzhiyun outw(cipv, hc->pci_iobase + 4);
585*4882a593Smuzhiyun data = inb(hc->pci_iobase);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* restore R_CTRL for normal PCI read cycle speed */
588*4882a593Smuzhiyun HFC_outb(hc, R_CTRL, 0x0); /* was _io before */
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return data;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static inline void
writepcibridge(struct hfc_multi * hc,unsigned char address,unsigned char data)594*4882a593Smuzhiyun writepcibridge(struct hfc_multi *hc, unsigned char address, unsigned char data)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun unsigned short cipv;
597*4882a593Smuzhiyun unsigned int datav;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (!hc->pci_iobase)
600*4882a593Smuzhiyun return;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (address == 0)
603*4882a593Smuzhiyun cipv = 0x4000;
604*4882a593Smuzhiyun else
605*4882a593Smuzhiyun cipv = 0x5800;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* select local bridge port address by writing to CIP port */
608*4882a593Smuzhiyun outw(cipv, hc->pci_iobase + 4);
609*4882a593Smuzhiyun /* define a 32 bit dword with 4 identical bytes for write sequence */
610*4882a593Smuzhiyun datav = data | ((__u32) data << 8) | ((__u32) data << 16) |
611*4882a593Smuzhiyun ((__u32) data << 24);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * write this 32 bit dword to the bridge data port
615*4882a593Smuzhiyun * this will initiate a write sequence of up to 4 writes to the same
616*4882a593Smuzhiyun * address on the local bus interface the number of write accesses
617*4882a593Smuzhiyun * is undefined but >=1 and depends on the next PCI transaction
618*4882a593Smuzhiyun * during write sequence on the local bus
619*4882a593Smuzhiyun */
620*4882a593Smuzhiyun outl(datav, hc->pci_iobase);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun static inline void
cpld_set_reg(struct hfc_multi * hc,unsigned char reg)624*4882a593Smuzhiyun cpld_set_reg(struct hfc_multi *hc, unsigned char reg)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun /* Do data pin read low byte */
627*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT1, reg);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun static inline void
cpld_write_reg(struct hfc_multi * hc,unsigned char reg,unsigned char val)631*4882a593Smuzhiyun cpld_write_reg(struct hfc_multi *hc, unsigned char reg, unsigned char val)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun cpld_set_reg(hc, reg);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun enablepcibridge(hc);
636*4882a593Smuzhiyun writepcibridge(hc, 1, val);
637*4882a593Smuzhiyun disablepcibridge(hc);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static inline unsigned char
cpld_read_reg(struct hfc_multi * hc,unsigned char reg)643*4882a593Smuzhiyun cpld_read_reg(struct hfc_multi *hc, unsigned char reg)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun unsigned char bytein;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun cpld_set_reg(hc, reg);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Do data pin read low byte */
650*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT1, reg);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun enablepcibridge(hc);
653*4882a593Smuzhiyun bytein = readpcibridge(hc, 1);
654*4882a593Smuzhiyun disablepcibridge(hc);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return bytein;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static inline void
vpm_write_address(struct hfc_multi * hc,unsigned short addr)660*4882a593Smuzhiyun vpm_write_address(struct hfc_multi *hc, unsigned short addr)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun cpld_write_reg(hc, 0, 0xff & addr);
663*4882a593Smuzhiyun cpld_write_reg(hc, 1, 0x01 & (addr >> 8));
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static inline unsigned short
vpm_read_address(struct hfc_multi * c)667*4882a593Smuzhiyun vpm_read_address(struct hfc_multi *c)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun unsigned short addr;
670*4882a593Smuzhiyun unsigned short highbit;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun addr = cpld_read_reg(c, 0);
673*4882a593Smuzhiyun highbit = cpld_read_reg(c, 1);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun addr = addr | (highbit << 8);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun return addr & 0x1ff;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static inline unsigned char
vpm_in(struct hfc_multi * c,int which,unsigned short addr)681*4882a593Smuzhiyun vpm_in(struct hfc_multi *c, int which, unsigned short addr)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun unsigned char res;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun vpm_write_address(c, addr);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (!which)
688*4882a593Smuzhiyun cpld_set_reg(c, 2);
689*4882a593Smuzhiyun else
690*4882a593Smuzhiyun cpld_set_reg(c, 3);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun enablepcibridge(c);
693*4882a593Smuzhiyun res = readpcibridge(c, 1);
694*4882a593Smuzhiyun disablepcibridge(c);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun cpld_set_reg(c, 0);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return res;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun static inline void
vpm_out(struct hfc_multi * c,int which,unsigned short addr,unsigned char data)702*4882a593Smuzhiyun vpm_out(struct hfc_multi *c, int which, unsigned short addr,
703*4882a593Smuzhiyun unsigned char data)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun vpm_write_address(c, addr);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun enablepcibridge(c);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (!which)
710*4882a593Smuzhiyun cpld_set_reg(c, 2);
711*4882a593Smuzhiyun else
712*4882a593Smuzhiyun cpld_set_reg(c, 3);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun writepcibridge(c, 1, data);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun cpld_set_reg(c, 0);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun disablepcibridge(c);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun unsigned char regin;
722*4882a593Smuzhiyun regin = vpm_in(c, which, addr);
723*4882a593Smuzhiyun if (regin != data)
724*4882a593Smuzhiyun printk(KERN_DEBUG "Wrote 0x%x to register 0x%x but got back "
725*4882a593Smuzhiyun "0x%x\n", data, addr, regin);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun static void
vpm_init(struct hfc_multi * wc)732*4882a593Smuzhiyun vpm_init(struct hfc_multi *wc)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun unsigned char reg;
735*4882a593Smuzhiyun unsigned int mask;
736*4882a593Smuzhiyun unsigned int i, x, y;
737*4882a593Smuzhiyun unsigned int ver;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun for (x = 0; x < NUM_EC; x++) {
740*4882a593Smuzhiyun /* Setup GPIO's */
741*4882a593Smuzhiyun if (!x) {
742*4882a593Smuzhiyun ver = vpm_in(wc, x, 0x1a0);
743*4882a593Smuzhiyun printk(KERN_DEBUG "VPM: Chip %d: ver %02x\n", x, ver);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun for (y = 0; y < 4; y++) {
747*4882a593Smuzhiyun vpm_out(wc, x, 0x1a8 + y, 0x00); /* GPIO out */
748*4882a593Smuzhiyun vpm_out(wc, x, 0x1ac + y, 0x00); /* GPIO dir */
749*4882a593Smuzhiyun vpm_out(wc, x, 0x1b0 + y, 0x00); /* GPIO sel */
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Setup TDM path - sets fsync and tdm_clk as inputs */
753*4882a593Smuzhiyun reg = vpm_in(wc, x, 0x1a3); /* misc_con */
754*4882a593Smuzhiyun vpm_out(wc, x, 0x1a3, reg & ~2);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Setup Echo length (256 taps) */
757*4882a593Smuzhiyun vpm_out(wc, x, 0x022, 1);
758*4882a593Smuzhiyun vpm_out(wc, x, 0x023, 0xff);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Setup timeslots */
761*4882a593Smuzhiyun vpm_out(wc, x, 0x02f, 0x00);
762*4882a593Smuzhiyun mask = 0x02020202 << (x * 4);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Setup the tdm channel masks for all chips */
765*4882a593Smuzhiyun for (i = 0; i < 4; i++)
766*4882a593Smuzhiyun vpm_out(wc, x, 0x33 - i, (mask >> (i << 3)) & 0xff);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* Setup convergence rate */
769*4882a593Smuzhiyun printk(KERN_DEBUG "VPM: A-law mode\n");
770*4882a593Smuzhiyun reg = 0x00 | 0x10 | 0x01;
771*4882a593Smuzhiyun vpm_out(wc, x, 0x20, reg);
772*4882a593Smuzhiyun printk(KERN_DEBUG "VPM reg 0x20 is %x\n", reg);
773*4882a593Smuzhiyun /*vpm_out(wc, x, 0x20, (0x00 | 0x08 | 0x20 | 0x10)); */
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun vpm_out(wc, x, 0x24, 0x02);
776*4882a593Smuzhiyun reg = vpm_in(wc, x, 0x24);
777*4882a593Smuzhiyun printk(KERN_DEBUG "NLP Thresh is set to %d (0x%x)\n", reg, reg);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* Initialize echo cans */
780*4882a593Smuzhiyun for (i = 0; i < MAX_TDM_CHAN; i++) {
781*4882a593Smuzhiyun if (mask & (0x00000001 << i))
782*4882a593Smuzhiyun vpm_out(wc, x, i, 0x00);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun * ARM arch at least disallows a udelay of
787*4882a593Smuzhiyun * more than 2ms... it gives a fake "__bad_udelay"
788*4882a593Smuzhiyun * reference at link-time.
789*4882a593Smuzhiyun * long delays in kernel code are pretty sucky anyway
790*4882a593Smuzhiyun * for now work around it using 5 x 2ms instead of 1 x 10ms
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun udelay(2000);
794*4882a593Smuzhiyun udelay(2000);
795*4882a593Smuzhiyun udelay(2000);
796*4882a593Smuzhiyun udelay(2000);
797*4882a593Smuzhiyun udelay(2000);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Put in bypass mode */
800*4882a593Smuzhiyun for (i = 0; i < MAX_TDM_CHAN; i++) {
801*4882a593Smuzhiyun if (mask & (0x00000001 << i))
802*4882a593Smuzhiyun vpm_out(wc, x, i, 0x01);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Enable bypass */
806*4882a593Smuzhiyun for (i = 0; i < MAX_TDM_CHAN; i++) {
807*4882a593Smuzhiyun if (mask & (0x00000001 << i))
808*4882a593Smuzhiyun vpm_out(wc, x, 0x78 + i, 0x01);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun #ifdef UNUSED
815*4882a593Smuzhiyun static void
vpm_check(struct hfc_multi * hctmp)816*4882a593Smuzhiyun vpm_check(struct hfc_multi *hctmp)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun unsigned char gpi2;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun gpi2 = HFC_inb(hctmp, R_GPI_IN2);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if ((gpi2 & 0x3) != 0x3)
823*4882a593Smuzhiyun printk(KERN_DEBUG "Got interrupt 0x%x from VPM!\n", gpi2);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun #endif /* UNUSED */
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /*
829*4882a593Smuzhiyun * Interface to enable/disable the HW Echocan
830*4882a593Smuzhiyun *
831*4882a593Smuzhiyun * these functions are called within a spin_lock_irqsave on
832*4882a593Smuzhiyun * the channel instance lock, so we are not disturbed by irqs
833*4882a593Smuzhiyun *
834*4882a593Smuzhiyun * we can later easily change the interface to make other
835*4882a593Smuzhiyun * things configurable, for now we configure the taps
836*4882a593Smuzhiyun *
837*4882a593Smuzhiyun */
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun static void
vpm_echocan_on(struct hfc_multi * hc,int ch,int taps)840*4882a593Smuzhiyun vpm_echocan_on(struct hfc_multi *hc, int ch, int taps)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun unsigned int timeslot;
843*4882a593Smuzhiyun unsigned int unit;
844*4882a593Smuzhiyun struct bchannel *bch = hc->chan[ch].bch;
845*4882a593Smuzhiyun #ifdef TXADJ
846*4882a593Smuzhiyun int txadj = -4;
847*4882a593Smuzhiyun struct sk_buff *skb;
848*4882a593Smuzhiyun #endif
849*4882a593Smuzhiyun if (hc->chan[ch].protocol != ISDN_P_B_RAW)
850*4882a593Smuzhiyun return;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (!bch)
853*4882a593Smuzhiyun return;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun #ifdef TXADJ
856*4882a593Smuzhiyun skb = _alloc_mISDN_skb(PH_CONTROL_IND, HFC_VOL_CHANGE_TX,
857*4882a593Smuzhiyun sizeof(int), &txadj, GFP_ATOMIC);
858*4882a593Smuzhiyun if (skb)
859*4882a593Smuzhiyun recv_Bchannel_skb(bch, skb);
860*4882a593Smuzhiyun #endif
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun timeslot = ((ch / 4) * 8) + ((ch % 4) * 4) + 1;
863*4882a593Smuzhiyun unit = ch % 4;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun printk(KERN_NOTICE "vpm_echocan_on called taps [%d] on timeslot %d\n",
866*4882a593Smuzhiyun taps, timeslot);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun vpm_out(hc, unit, timeslot, 0x7e);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static void
vpm_echocan_off(struct hfc_multi * hc,int ch)872*4882a593Smuzhiyun vpm_echocan_off(struct hfc_multi *hc, int ch)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun unsigned int timeslot;
875*4882a593Smuzhiyun unsigned int unit;
876*4882a593Smuzhiyun struct bchannel *bch = hc->chan[ch].bch;
877*4882a593Smuzhiyun #ifdef TXADJ
878*4882a593Smuzhiyun int txadj = 0;
879*4882a593Smuzhiyun struct sk_buff *skb;
880*4882a593Smuzhiyun #endif
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (hc->chan[ch].protocol != ISDN_P_B_RAW)
883*4882a593Smuzhiyun return;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (!bch)
886*4882a593Smuzhiyun return;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun #ifdef TXADJ
889*4882a593Smuzhiyun skb = _alloc_mISDN_skb(PH_CONTROL_IND, HFC_VOL_CHANGE_TX,
890*4882a593Smuzhiyun sizeof(int), &txadj, GFP_ATOMIC);
891*4882a593Smuzhiyun if (skb)
892*4882a593Smuzhiyun recv_Bchannel_skb(bch, skb);
893*4882a593Smuzhiyun #endif
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun timeslot = ((ch / 4) * 8) + ((ch % 4) * 4) + 1;
896*4882a593Smuzhiyun unit = ch % 4;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun printk(KERN_NOTICE "vpm_echocan_off called on timeslot %d\n",
899*4882a593Smuzhiyun timeslot);
900*4882a593Smuzhiyun /* FILLME */
901*4882a593Smuzhiyun vpm_out(hc, unit, timeslot, 0x01);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /*
906*4882a593Smuzhiyun * Speech Design resync feature
907*4882a593Smuzhiyun * NOTE: This is called sometimes outside interrupt handler.
908*4882a593Smuzhiyun * We must lock irqsave, so no other interrupt (other card) will occur!
909*4882a593Smuzhiyun * Also multiple interrupts may nest, so must lock each access (lists, card)!
910*4882a593Smuzhiyun */
911*4882a593Smuzhiyun static inline void
hfcmulti_resync(struct hfc_multi * locked,struct hfc_multi * newmaster,int rm)912*4882a593Smuzhiyun hfcmulti_resync(struct hfc_multi *locked, struct hfc_multi *newmaster, int rm)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct hfc_multi *hc, *next, *pcmmaster = NULL;
915*4882a593Smuzhiyun void __iomem *plx_acc_32;
916*4882a593Smuzhiyun u_int pv;
917*4882a593Smuzhiyun u_long flags;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun spin_lock_irqsave(&HFClock, flags);
920*4882a593Smuzhiyun spin_lock(&plx_lock); /* must be locked inside other locks */
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
923*4882a593Smuzhiyun printk(KERN_DEBUG "%s: RESYNC(syncmaster=0x%p)\n",
924*4882a593Smuzhiyun __func__, syncmaster);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* select new master */
927*4882a593Smuzhiyun if (newmaster) {
928*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
929*4882a593Smuzhiyun printk(KERN_DEBUG "using provided controller\n");
930*4882a593Smuzhiyun } else {
931*4882a593Smuzhiyun list_for_each_entry_safe(hc, next, &HFClist, list) {
932*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
933*4882a593Smuzhiyun if (hc->syncronized) {
934*4882a593Smuzhiyun newmaster = hc;
935*4882a593Smuzhiyun break;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* Disable sync of all cards */
942*4882a593Smuzhiyun list_for_each_entry_safe(hc, next, &HFClist, list) {
943*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
944*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
945*4882a593Smuzhiyun pv = readl(plx_acc_32);
946*4882a593Smuzhiyun pv &= ~PLX_SYNC_O_EN;
947*4882a593Smuzhiyun writel(pv, plx_acc_32);
948*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_MASTER, &hc->chip)) {
949*4882a593Smuzhiyun pcmmaster = hc;
950*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
951*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
952*4882a593Smuzhiyun printk(KERN_DEBUG
953*4882a593Smuzhiyun "Schedule SYNC_I\n");
954*4882a593Smuzhiyun hc->e1_resync |= 1; /* get SYNC_I */
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (newmaster) {
961*4882a593Smuzhiyun hc = newmaster;
962*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
963*4882a593Smuzhiyun printk(KERN_DEBUG "id=%d (0x%p) = syncronized with "
964*4882a593Smuzhiyun "interface.\n", hc->id, hc);
965*4882a593Smuzhiyun /* Enable new sync master */
966*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
967*4882a593Smuzhiyun pv = readl(plx_acc_32);
968*4882a593Smuzhiyun pv |= PLX_SYNC_O_EN;
969*4882a593Smuzhiyun writel(pv, plx_acc_32);
970*4882a593Smuzhiyun /* switch to jatt PLL, if not disabled by RX_SYNC */
971*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1
972*4882a593Smuzhiyun && !test_bit(HFC_CHIP_RX_SYNC, &hc->chip)) {
973*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
974*4882a593Smuzhiyun printk(KERN_DEBUG "Schedule jatt PLL\n");
975*4882a593Smuzhiyun hc->e1_resync |= 2; /* switch to jatt */
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun } else {
978*4882a593Smuzhiyun if (pcmmaster) {
979*4882a593Smuzhiyun hc = pcmmaster;
980*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
981*4882a593Smuzhiyun printk(KERN_DEBUG
982*4882a593Smuzhiyun "id=%d (0x%p) = PCM master syncronized "
983*4882a593Smuzhiyun "with QUARTZ\n", hc->id, hc);
984*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
985*4882a593Smuzhiyun /* Use the crystal clock for the PCM
986*4882a593Smuzhiyun master card */
987*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
988*4882a593Smuzhiyun printk(KERN_DEBUG
989*4882a593Smuzhiyun "Schedule QUARTZ for HFC-E1\n");
990*4882a593Smuzhiyun hc->e1_resync |= 4; /* switch quartz */
991*4882a593Smuzhiyun } else {
992*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
993*4882a593Smuzhiyun printk(KERN_DEBUG
994*4882a593Smuzhiyun "QUARTZ is automatically "
995*4882a593Smuzhiyun "enabled by HFC-%dS\n", hc->ctype);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
998*4882a593Smuzhiyun pv = readl(plx_acc_32);
999*4882a593Smuzhiyun pv |= PLX_SYNC_O_EN;
1000*4882a593Smuzhiyun writel(pv, plx_acc_32);
1001*4882a593Smuzhiyun } else
1002*4882a593Smuzhiyun if (!rm)
1003*4882a593Smuzhiyun printk(KERN_ERR "%s no pcm master, this MUST "
1004*4882a593Smuzhiyun "not happen!\n", __func__);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun syncmaster = newmaster;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun spin_unlock(&plx_lock);
1009*4882a593Smuzhiyun spin_unlock_irqrestore(&HFClock, flags);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* This must be called AND hc must be locked irqsave!!! */
1013*4882a593Smuzhiyun static inline void
plxsd_checksync(struct hfc_multi * hc,int rm)1014*4882a593Smuzhiyun plxsd_checksync(struct hfc_multi *hc, int rm)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun if (hc->syncronized) {
1017*4882a593Smuzhiyun if (syncmaster == NULL) {
1018*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
1019*4882a593Smuzhiyun printk(KERN_DEBUG "%s: GOT sync on card %d"
1020*4882a593Smuzhiyun " (id=%d)\n", __func__, hc->id + 1,
1021*4882a593Smuzhiyun hc->id);
1022*4882a593Smuzhiyun hfcmulti_resync(hc, hc, rm);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun } else {
1025*4882a593Smuzhiyun if (syncmaster == hc) {
1026*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
1027*4882a593Smuzhiyun printk(KERN_DEBUG "%s: LOST sync on card %d"
1028*4882a593Smuzhiyun " (id=%d)\n", __func__, hc->id + 1,
1029*4882a593Smuzhiyun hc->id);
1030*4882a593Smuzhiyun hfcmulti_resync(hc, NULL, rm);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /*
1037*4882a593Smuzhiyun * free hardware resources used by driver
1038*4882a593Smuzhiyun */
1039*4882a593Smuzhiyun static void
release_io_hfcmulti(struct hfc_multi * hc)1040*4882a593Smuzhiyun release_io_hfcmulti(struct hfc_multi *hc)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun void __iomem *plx_acc_32;
1043*4882a593Smuzhiyun u_int pv;
1044*4882a593Smuzhiyun u_long plx_flags;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1047*4882a593Smuzhiyun printk(KERN_DEBUG "%s: entered\n", __func__);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* soft reset also masks all interrupts */
1050*4882a593Smuzhiyun hc->hw.r_cirm |= V_SRES;
1051*4882a593Smuzhiyun HFC_outb(hc, R_CIRM, hc->hw.r_cirm);
1052*4882a593Smuzhiyun udelay(1000);
1053*4882a593Smuzhiyun hc->hw.r_cirm &= ~V_SRES;
1054*4882a593Smuzhiyun HFC_outb(hc, R_CIRM, hc->hw.r_cirm);
1055*4882a593Smuzhiyun udelay(1000); /* instead of 'wait' that may cause locking */
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* release Speech Design card, if PLX was initialized */
1058*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip) && hc->plx_membase) {
1059*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
1060*4882a593Smuzhiyun printk(KERN_DEBUG "%s: release PLXSD card %d\n",
1061*4882a593Smuzhiyun __func__, hc->id + 1);
1062*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
1063*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
1064*4882a593Smuzhiyun writel(PLX_GPIOC_INIT, plx_acc_32);
1065*4882a593Smuzhiyun pv = readl(plx_acc_32);
1066*4882a593Smuzhiyun /* Termination off */
1067*4882a593Smuzhiyun pv &= ~PLX_TERM_ON;
1068*4882a593Smuzhiyun /* Disconnect the PCM */
1069*4882a593Smuzhiyun pv |= PLX_SLAVE_EN_N;
1070*4882a593Smuzhiyun pv &= ~PLX_MASTER_EN;
1071*4882a593Smuzhiyun pv &= ~PLX_SYNC_O_EN;
1072*4882a593Smuzhiyun /* Put the DSP in Reset */
1073*4882a593Smuzhiyun pv &= ~PLX_DSP_RES_N;
1074*4882a593Smuzhiyun writel(pv, plx_acc_32);
1075*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1076*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PCM off: PLX_GPIO=%x\n",
1077*4882a593Smuzhiyun __func__, pv);
1078*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* disable memory mapped ports / io ports */
1082*4882a593Smuzhiyun test_and_clear_bit(HFC_CHIP_PLXSD, &hc->chip); /* prevent resync */
1083*4882a593Smuzhiyun if (hc->pci_dev)
1084*4882a593Smuzhiyun pci_write_config_word(hc->pci_dev, PCI_COMMAND, 0);
1085*4882a593Smuzhiyun if (hc->pci_membase)
1086*4882a593Smuzhiyun iounmap(hc->pci_membase);
1087*4882a593Smuzhiyun if (hc->plx_membase)
1088*4882a593Smuzhiyun iounmap(hc->plx_membase);
1089*4882a593Smuzhiyun if (hc->pci_iobase)
1090*4882a593Smuzhiyun release_region(hc->pci_iobase, 8);
1091*4882a593Smuzhiyun if (hc->xhfc_membase)
1092*4882a593Smuzhiyun iounmap((void *)hc->xhfc_membase);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun if (hc->pci_dev) {
1095*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
1096*4882a593Smuzhiyun pci_set_drvdata(hc->pci_dev, NULL);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1099*4882a593Smuzhiyun printk(KERN_DEBUG "%s: done\n", __func__);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /*
1103*4882a593Smuzhiyun * function called to reset the HFC chip. A complete software reset of chip
1104*4882a593Smuzhiyun * and fifos is done. All configuration of the chip is done.
1105*4882a593Smuzhiyun */
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static int
init_chip(struct hfc_multi * hc)1108*4882a593Smuzhiyun init_chip(struct hfc_multi *hc)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun u_long flags, val, val2 = 0, rev;
1111*4882a593Smuzhiyun int i, err = 0;
1112*4882a593Smuzhiyun u_char r_conf_en, rval;
1113*4882a593Smuzhiyun void __iomem *plx_acc_32;
1114*4882a593Smuzhiyun u_int pv;
1115*4882a593Smuzhiyun u_long plx_flags, hfc_flags;
1116*4882a593Smuzhiyun int plx_count;
1117*4882a593Smuzhiyun struct hfc_multi *pos, *next, *plx_last_hc;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1120*4882a593Smuzhiyun /* reset all registers */
1121*4882a593Smuzhiyun memset(&hc->hw, 0, sizeof(struct hfcm_hw));
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* revision check */
1124*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1125*4882a593Smuzhiyun printk(KERN_DEBUG "%s: entered\n", __func__);
1126*4882a593Smuzhiyun val = HFC_inb(hc, R_CHIP_ID);
1127*4882a593Smuzhiyun if ((val >> 4) != 0x8 && (val >> 4) != 0xc && (val >> 4) != 0xe &&
1128*4882a593Smuzhiyun (val >> 1) != 0x31) {
1129*4882a593Smuzhiyun printk(KERN_INFO "HFC_multi: unknown CHIP_ID:%x\n", (u_int)val);
1130*4882a593Smuzhiyun err = -EIO;
1131*4882a593Smuzhiyun goto out;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun rev = HFC_inb(hc, R_CHIP_RV);
1134*4882a593Smuzhiyun printk(KERN_INFO
1135*4882a593Smuzhiyun "HFC_multi: detected HFC with chip ID=0x%lx revision=%ld%s\n",
1136*4882a593Smuzhiyun val, rev, (rev == 0 && (hc->ctype != HFC_TYPE_XHFC)) ?
1137*4882a593Smuzhiyun " (old FIFO handling)" : "");
1138*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC && rev == 0) {
1139*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_REVISION0, &hc->chip);
1140*4882a593Smuzhiyun printk(KERN_WARNING
1141*4882a593Smuzhiyun "HFC_multi: NOTE: Your chip is revision 0, "
1142*4882a593Smuzhiyun "ask Cologne Chip for update. Newer chips "
1143*4882a593Smuzhiyun "have a better FIFO handling. Old chips "
1144*4882a593Smuzhiyun "still work but may have slightly lower "
1145*4882a593Smuzhiyun "HDLC transmit performance.\n");
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun if (rev > 1) {
1148*4882a593Smuzhiyun printk(KERN_WARNING "HFC_multi: WARNING: This driver doesn't "
1149*4882a593Smuzhiyun "consider chip revision = %ld. The chip / "
1150*4882a593Smuzhiyun "bridge may not work.\n", rev);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* set s-ram size */
1154*4882a593Smuzhiyun hc->Flen = 0x10;
1155*4882a593Smuzhiyun hc->Zmin = 0x80;
1156*4882a593Smuzhiyun hc->Zlen = 384;
1157*4882a593Smuzhiyun hc->DTMFbase = 0x1000;
1158*4882a593Smuzhiyun if (test_bit(HFC_CHIP_EXRAM_128, &hc->chip)) {
1159*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1160*4882a593Smuzhiyun printk(KERN_DEBUG "%s: changing to 128K external RAM\n",
1161*4882a593Smuzhiyun __func__);
1162*4882a593Smuzhiyun hc->hw.r_ctrl |= V_EXT_RAM;
1163*4882a593Smuzhiyun hc->hw.r_ram_sz = 1;
1164*4882a593Smuzhiyun hc->Flen = 0x20;
1165*4882a593Smuzhiyun hc->Zmin = 0xc0;
1166*4882a593Smuzhiyun hc->Zlen = 1856;
1167*4882a593Smuzhiyun hc->DTMFbase = 0x2000;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun if (test_bit(HFC_CHIP_EXRAM_512, &hc->chip)) {
1170*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1171*4882a593Smuzhiyun printk(KERN_DEBUG "%s: changing to 512K external RAM\n",
1172*4882a593Smuzhiyun __func__);
1173*4882a593Smuzhiyun hc->hw.r_ctrl |= V_EXT_RAM;
1174*4882a593Smuzhiyun hc->hw.r_ram_sz = 2;
1175*4882a593Smuzhiyun hc->Flen = 0x20;
1176*4882a593Smuzhiyun hc->Zmin = 0xc0;
1177*4882a593Smuzhiyun hc->Zlen = 8000;
1178*4882a593Smuzhiyun hc->DTMFbase = 0x2000;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC) {
1181*4882a593Smuzhiyun hc->Flen = 0x8;
1182*4882a593Smuzhiyun hc->Zmin = 0x0;
1183*4882a593Smuzhiyun hc->Zlen = 64;
1184*4882a593Smuzhiyun hc->DTMFbase = 0x0;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun hc->max_trans = poll << 1;
1187*4882a593Smuzhiyun if (hc->max_trans > hc->Zlen)
1188*4882a593Smuzhiyun hc->max_trans = hc->Zlen;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* Speech Design PLX bridge */
1191*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
1192*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
1193*4882a593Smuzhiyun printk(KERN_DEBUG "%s: initializing PLXSD card %d\n",
1194*4882a593Smuzhiyun __func__, hc->id + 1);
1195*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
1196*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
1197*4882a593Smuzhiyun writel(PLX_GPIOC_INIT, plx_acc_32);
1198*4882a593Smuzhiyun pv = readl(plx_acc_32);
1199*4882a593Smuzhiyun /* The first and the last cards are terminating the PCM bus */
1200*4882a593Smuzhiyun pv |= PLX_TERM_ON; /* hc is currently the last */
1201*4882a593Smuzhiyun /* Disconnect the PCM */
1202*4882a593Smuzhiyun pv |= PLX_SLAVE_EN_N;
1203*4882a593Smuzhiyun pv &= ~PLX_MASTER_EN;
1204*4882a593Smuzhiyun pv &= ~PLX_SYNC_O_EN;
1205*4882a593Smuzhiyun /* Put the DSP in Reset */
1206*4882a593Smuzhiyun pv &= ~PLX_DSP_RES_N;
1207*4882a593Smuzhiyun writel(pv, plx_acc_32);
1208*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
1209*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1210*4882a593Smuzhiyun printk(KERN_DEBUG "%s: slave/term: PLX_GPIO=%x\n",
1211*4882a593Smuzhiyun __func__, pv);
1212*4882a593Smuzhiyun /*
1213*4882a593Smuzhiyun * If we are the 3rd PLXSD card or higher, we must turn
1214*4882a593Smuzhiyun * termination of last PLXSD card off.
1215*4882a593Smuzhiyun */
1216*4882a593Smuzhiyun spin_lock_irqsave(&HFClock, hfc_flags);
1217*4882a593Smuzhiyun plx_count = 0;
1218*4882a593Smuzhiyun plx_last_hc = NULL;
1219*4882a593Smuzhiyun list_for_each_entry_safe(pos, next, &HFClist, list) {
1220*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &pos->chip)) {
1221*4882a593Smuzhiyun plx_count++;
1222*4882a593Smuzhiyun if (pos != hc)
1223*4882a593Smuzhiyun plx_last_hc = pos;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun if (plx_count >= 3) {
1227*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
1228*4882a593Smuzhiyun printk(KERN_DEBUG "%s: card %d is between, so "
1229*4882a593Smuzhiyun "we disable termination\n",
1230*4882a593Smuzhiyun __func__, plx_last_hc->id + 1);
1231*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
1232*4882a593Smuzhiyun plx_acc_32 = plx_last_hc->plx_membase + PLX_GPIOC;
1233*4882a593Smuzhiyun pv = readl(plx_acc_32);
1234*4882a593Smuzhiyun pv &= ~PLX_TERM_ON;
1235*4882a593Smuzhiyun writel(pv, plx_acc_32);
1236*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
1237*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1238*4882a593Smuzhiyun printk(KERN_DEBUG
1239*4882a593Smuzhiyun "%s: term off: PLX_GPIO=%x\n",
1240*4882a593Smuzhiyun __func__, pv);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun spin_unlock_irqrestore(&HFClock, hfc_flags);
1243*4882a593Smuzhiyun hc->hw.r_pcm_md0 = V_F0_LEN; /* shift clock for DSP */
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if (test_bit(HFC_CHIP_EMBSD, &hc->chip))
1247*4882a593Smuzhiyun hc->hw.r_pcm_md0 = V_F0_LEN; /* shift clock for DSP */
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /* we only want the real Z2 read-pointer for revision > 0 */
1250*4882a593Smuzhiyun if (!test_bit(HFC_CHIP_REVISION0, &hc->chip))
1251*4882a593Smuzhiyun hc->hw.r_ram_sz |= V_FZ_MD;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* select pcm mode */
1254*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_SLAVE, &hc->chip)) {
1255*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1256*4882a593Smuzhiyun printk(KERN_DEBUG "%s: setting PCM into slave mode\n",
1257*4882a593Smuzhiyun __func__);
1258*4882a593Smuzhiyun } else
1259*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_MASTER, &hc->chip) && !plxsd_master) {
1260*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1261*4882a593Smuzhiyun printk(KERN_DEBUG "%s: setting PCM into master mode\n",
1262*4882a593Smuzhiyun __func__);
1263*4882a593Smuzhiyun hc->hw.r_pcm_md0 |= V_PCM_MD;
1264*4882a593Smuzhiyun } else {
1265*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1266*4882a593Smuzhiyun printk(KERN_DEBUG "%s: performing PCM auto detect\n",
1267*4882a593Smuzhiyun __func__);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /* soft reset */
1271*4882a593Smuzhiyun HFC_outb(hc, R_CTRL, hc->hw.r_ctrl);
1272*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
1273*4882a593Smuzhiyun HFC_outb(hc, 0x0C /* R_FIFO_THRES */,
1274*4882a593Smuzhiyun 0x11 /* 16 Bytes TX/RX */);
1275*4882a593Smuzhiyun else
1276*4882a593Smuzhiyun HFC_outb(hc, R_RAM_SZ, hc->hw.r_ram_sz);
1277*4882a593Smuzhiyun HFC_outb(hc, R_FIFO_MD, 0);
1278*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
1279*4882a593Smuzhiyun hc->hw.r_cirm = V_SRES | V_HFCRES | V_PCMRES | V_STRES;
1280*4882a593Smuzhiyun else
1281*4882a593Smuzhiyun hc->hw.r_cirm = V_SRES | V_HFCRES | V_PCMRES | V_STRES
1282*4882a593Smuzhiyun | V_RLD_EPR;
1283*4882a593Smuzhiyun HFC_outb(hc, R_CIRM, hc->hw.r_cirm);
1284*4882a593Smuzhiyun udelay(100);
1285*4882a593Smuzhiyun hc->hw.r_cirm = 0;
1286*4882a593Smuzhiyun HFC_outb(hc, R_CIRM, hc->hw.r_cirm);
1287*4882a593Smuzhiyun udelay(100);
1288*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC)
1289*4882a593Smuzhiyun HFC_outb(hc, R_RAM_SZ, hc->hw.r_ram_sz);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /* Speech Design PLX bridge pcm and sync mode */
1292*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
1293*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
1294*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
1295*4882a593Smuzhiyun pv = readl(plx_acc_32);
1296*4882a593Smuzhiyun /* Connect PCM */
1297*4882a593Smuzhiyun if (hc->hw.r_pcm_md0 & V_PCM_MD) {
1298*4882a593Smuzhiyun pv |= PLX_MASTER_EN | PLX_SLAVE_EN_N;
1299*4882a593Smuzhiyun pv |= PLX_SYNC_O_EN;
1300*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1301*4882a593Smuzhiyun printk(KERN_DEBUG "%s: master: PLX_GPIO=%x\n",
1302*4882a593Smuzhiyun __func__, pv);
1303*4882a593Smuzhiyun } else {
1304*4882a593Smuzhiyun pv &= ~(PLX_MASTER_EN | PLX_SLAVE_EN_N);
1305*4882a593Smuzhiyun pv &= ~PLX_SYNC_O_EN;
1306*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1307*4882a593Smuzhiyun printk(KERN_DEBUG "%s: slave: PLX_GPIO=%x\n",
1308*4882a593Smuzhiyun __func__, pv);
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun writel(pv, plx_acc_32);
1311*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* PCM setup */
1315*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD0, hc->hw.r_pcm_md0 | 0x90);
1316*4882a593Smuzhiyun if (hc->slots == 32)
1317*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD1, 0x00);
1318*4882a593Smuzhiyun if (hc->slots == 64)
1319*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD1, 0x10);
1320*4882a593Smuzhiyun if (hc->slots == 128)
1321*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD1, 0x20);
1322*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD0, hc->hw.r_pcm_md0 | 0xa0);
1323*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip))
1324*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD2, V_SYNC_SRC); /* sync via SYNC_I / O */
1325*4882a593Smuzhiyun else if (test_bit(HFC_CHIP_EMBSD, &hc->chip))
1326*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD2, 0x10); /* V_C2O_EN */
1327*4882a593Smuzhiyun else
1328*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD2, 0x00); /* sync from interface */
1329*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD0, hc->hw.r_pcm_md0 | 0x00);
1330*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
1331*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_SLOT, i);
1332*4882a593Smuzhiyun HFC_outb_nodebug(hc, A_SL_CFG, 0);
1333*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC)
1334*4882a593Smuzhiyun HFC_outb_nodebug(hc, A_CONF, 0);
1335*4882a593Smuzhiyun hc->slot_owner[i] = -1;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* set clock speed */
1339*4882a593Smuzhiyun if (test_bit(HFC_CHIP_CLOCK2, &hc->chip)) {
1340*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1341*4882a593Smuzhiyun printk(KERN_DEBUG
1342*4882a593Smuzhiyun "%s: setting double clock\n", __func__);
1343*4882a593Smuzhiyun HFC_outb(hc, R_BRG_PCM_CFG, V_PCM_CLK);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun if (test_bit(HFC_CHIP_EMBSD, &hc->chip))
1347*4882a593Smuzhiyun HFC_outb(hc, 0x02 /* R_CLK_CFG */, 0x40 /* V_CLKO_OFF */);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /* B410P GPIO */
1350*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip)) {
1351*4882a593Smuzhiyun printk(KERN_NOTICE "Setting GPIOs\n");
1352*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_SEL, 0x30);
1353*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_EN1, 0x3);
1354*4882a593Smuzhiyun udelay(1000);
1355*4882a593Smuzhiyun printk(KERN_NOTICE "calling vpm_init\n");
1356*4882a593Smuzhiyun vpm_init(hc);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /* check if R_F0_CNT counts (8 kHz frame count) */
1360*4882a593Smuzhiyun val = HFC_inb(hc, R_F0_CNTL);
1361*4882a593Smuzhiyun val += HFC_inb(hc, R_F0_CNTH) << 8;
1362*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1363*4882a593Smuzhiyun printk(KERN_DEBUG
1364*4882a593Smuzhiyun "HFC_multi F0_CNT %ld after reset\n", val);
1365*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1366*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
1367*4882a593Smuzhiyun schedule_timeout((HZ / 100) ? : 1); /* Timeout minimum 10ms */
1368*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1369*4882a593Smuzhiyun val2 = HFC_inb(hc, R_F0_CNTL);
1370*4882a593Smuzhiyun val2 += HFC_inb(hc, R_F0_CNTH) << 8;
1371*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1372*4882a593Smuzhiyun printk(KERN_DEBUG
1373*4882a593Smuzhiyun "HFC_multi F0_CNT %ld after 10 ms (1st try)\n",
1374*4882a593Smuzhiyun val2);
1375*4882a593Smuzhiyun if (val2 >= val + 8) { /* 1 ms */
1376*4882a593Smuzhiyun /* it counts, so we keep the pcm mode */
1377*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_MASTER, &hc->chip))
1378*4882a593Smuzhiyun printk(KERN_INFO "controller is PCM bus MASTER\n");
1379*4882a593Smuzhiyun else
1380*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_SLAVE, &hc->chip))
1381*4882a593Smuzhiyun printk(KERN_INFO "controller is PCM bus SLAVE\n");
1382*4882a593Smuzhiyun else {
1383*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_PCM_SLAVE, &hc->chip);
1384*4882a593Smuzhiyun printk(KERN_INFO "controller is PCM bus SLAVE "
1385*4882a593Smuzhiyun "(auto detected)\n");
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun } else {
1388*4882a593Smuzhiyun /* does not count */
1389*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_MASTER, &hc->chip)) {
1390*4882a593Smuzhiyun controller_fail:
1391*4882a593Smuzhiyun printk(KERN_ERR "HFC_multi ERROR, getting no 125us "
1392*4882a593Smuzhiyun "pulse. Seems that controller fails.\n");
1393*4882a593Smuzhiyun err = -EIO;
1394*4882a593Smuzhiyun goto out;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_SLAVE, &hc->chip)) {
1397*4882a593Smuzhiyun printk(KERN_INFO "controller is PCM bus SLAVE "
1398*4882a593Smuzhiyun "(ignoring missing PCM clock)\n");
1399*4882a593Smuzhiyun } else {
1400*4882a593Smuzhiyun /* only one pcm master */
1401*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)
1402*4882a593Smuzhiyun && plxsd_master) {
1403*4882a593Smuzhiyun printk(KERN_ERR "HFC_multi ERROR, no clock "
1404*4882a593Smuzhiyun "on another Speech Design card found. "
1405*4882a593Smuzhiyun "Please be sure to connect PCM cable.\n");
1406*4882a593Smuzhiyun err = -EIO;
1407*4882a593Smuzhiyun goto out;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun /* retry with master clock */
1410*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
1411*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
1412*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
1413*4882a593Smuzhiyun pv = readl(plx_acc_32);
1414*4882a593Smuzhiyun pv |= PLX_MASTER_EN | PLX_SLAVE_EN_N;
1415*4882a593Smuzhiyun pv |= PLX_SYNC_O_EN;
1416*4882a593Smuzhiyun writel(pv, plx_acc_32);
1417*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
1418*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1419*4882a593Smuzhiyun printk(KERN_DEBUG "%s: master: "
1420*4882a593Smuzhiyun "PLX_GPIO=%x\n", __func__, pv);
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun hc->hw.r_pcm_md0 |= V_PCM_MD;
1423*4882a593Smuzhiyun HFC_outb(hc, R_PCM_MD0, hc->hw.r_pcm_md0 | 0x00);
1424*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1425*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
1426*4882a593Smuzhiyun schedule_timeout((HZ / 100) ?: 1); /* Timeout min. 10ms */
1427*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
1428*4882a593Smuzhiyun val2 = HFC_inb(hc, R_F0_CNTL);
1429*4882a593Smuzhiyun val2 += HFC_inb(hc, R_F0_CNTH) << 8;
1430*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1431*4882a593Smuzhiyun printk(KERN_DEBUG "HFC_multi F0_CNT %ld after "
1432*4882a593Smuzhiyun "10 ms (2nd try)\n", val2);
1433*4882a593Smuzhiyun if (val2 >= val + 8) { /* 1 ms */
1434*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_PCM_MASTER,
1435*4882a593Smuzhiyun &hc->chip);
1436*4882a593Smuzhiyun printk(KERN_INFO "controller is PCM bus MASTER "
1437*4882a593Smuzhiyun "(auto detected)\n");
1438*4882a593Smuzhiyun } else
1439*4882a593Smuzhiyun goto controller_fail;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* Release the DSP Reset */
1444*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
1445*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_MASTER, &hc->chip))
1446*4882a593Smuzhiyun plxsd_master = 1;
1447*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
1448*4882a593Smuzhiyun plx_acc_32 = hc->plx_membase + PLX_GPIOC;
1449*4882a593Smuzhiyun pv = readl(plx_acc_32);
1450*4882a593Smuzhiyun pv |= PLX_DSP_RES_N;
1451*4882a593Smuzhiyun writel(pv, plx_acc_32);
1452*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
1453*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1454*4882a593Smuzhiyun printk(KERN_DEBUG "%s: reset off: PLX_GPIO=%x\n",
1455*4882a593Smuzhiyun __func__, pv);
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun /* pcm id */
1459*4882a593Smuzhiyun if (hc->pcm)
1460*4882a593Smuzhiyun printk(KERN_INFO "controller has given PCM BUS ID %d\n",
1461*4882a593Smuzhiyun hc->pcm);
1462*4882a593Smuzhiyun else {
1463*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_MASTER, &hc->chip)
1464*4882a593Smuzhiyun || test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
1465*4882a593Smuzhiyun PCM_cnt++; /* SD has proprietary bridging */
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun hc->pcm = PCM_cnt;
1468*4882a593Smuzhiyun printk(KERN_INFO "controller has PCM BUS ID %d "
1469*4882a593Smuzhiyun "(auto selected)\n", hc->pcm);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /* set up timer */
1473*4882a593Smuzhiyun HFC_outb(hc, R_TI_WD, poll_timer);
1474*4882a593Smuzhiyun hc->hw.r_irqmsk_misc |= V_TI_IRQMSK;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* set E1 state machine IRQ */
1477*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1)
1478*4882a593Smuzhiyun hc->hw.r_irqmsk_misc |= V_STA_IRQMSK;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* set DTMF detection */
1481*4882a593Smuzhiyun if (test_bit(HFC_CHIP_DTMF, &hc->chip)) {
1482*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1483*4882a593Smuzhiyun printk(KERN_DEBUG "%s: enabling DTMF detection "
1484*4882a593Smuzhiyun "for all B-channel\n", __func__);
1485*4882a593Smuzhiyun hc->hw.r_dtmf = V_DTMF_EN | V_DTMF_STOP;
1486*4882a593Smuzhiyun if (test_bit(HFC_CHIP_ULAW, &hc->chip))
1487*4882a593Smuzhiyun hc->hw.r_dtmf |= V_ULAW_SEL;
1488*4882a593Smuzhiyun HFC_outb(hc, R_DTMF_N, 102 - 1);
1489*4882a593Smuzhiyun hc->hw.r_irqmsk_misc |= V_DTMF_IRQMSK;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* conference engine */
1493*4882a593Smuzhiyun if (test_bit(HFC_CHIP_ULAW, &hc->chip))
1494*4882a593Smuzhiyun r_conf_en = V_CONF_EN | V_ULAW;
1495*4882a593Smuzhiyun else
1496*4882a593Smuzhiyun r_conf_en = V_CONF_EN;
1497*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC)
1498*4882a593Smuzhiyun HFC_outb(hc, R_CONF_EN, r_conf_en);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* setting leds */
1501*4882a593Smuzhiyun switch (hc->leds) {
1502*4882a593Smuzhiyun case 1: /* HFC-E1 OEM */
1503*4882a593Smuzhiyun if (test_bit(HFC_CHIP_WATCHDOG, &hc->chip))
1504*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_SEL, 0x32);
1505*4882a593Smuzhiyun else
1506*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_SEL, 0x30);
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_EN1, 0x0f);
1509*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT1, 0x00);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_EN0, V_GPIO_EN2 | V_GPIO_EN3);
1512*4882a593Smuzhiyun break;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun case 2: /* HFC-4S OEM */
1515*4882a593Smuzhiyun case 3:
1516*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_SEL, 0xf0);
1517*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_EN1, 0xff);
1518*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT1, 0x00);
1519*4882a593Smuzhiyun break;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun if (test_bit(HFC_CHIP_EMBSD, &hc->chip)) {
1523*4882a593Smuzhiyun hc->hw.r_st_sync = 0x10; /* V_AUTO_SYNCI */
1524*4882a593Smuzhiyun HFC_outb(hc, R_ST_SYNC, hc->hw.r_st_sync);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* set master clock */
1528*4882a593Smuzhiyun if (hc->masterclk >= 0) {
1529*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1530*4882a593Smuzhiyun printk(KERN_DEBUG "%s: setting ST master clock "
1531*4882a593Smuzhiyun "to port %d (0..%d)\n",
1532*4882a593Smuzhiyun __func__, hc->masterclk, hc->ports - 1);
1533*4882a593Smuzhiyun hc->hw.r_st_sync |= (hc->masterclk | V_AUTO_SYNC);
1534*4882a593Smuzhiyun HFC_outb(hc, R_ST_SYNC, hc->hw.r_st_sync);
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun /* setting misc irq */
1540*4882a593Smuzhiyun HFC_outb(hc, R_IRQMSK_MISC, hc->hw.r_irqmsk_misc);
1541*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1542*4882a593Smuzhiyun printk(KERN_DEBUG "r_irqmsk_misc.2: 0x%x\n",
1543*4882a593Smuzhiyun hc->hw.r_irqmsk_misc);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* RAM access test */
1546*4882a593Smuzhiyun HFC_outb(hc, R_RAM_ADDR0, 0);
1547*4882a593Smuzhiyun HFC_outb(hc, R_RAM_ADDR1, 0);
1548*4882a593Smuzhiyun HFC_outb(hc, R_RAM_ADDR2, 0);
1549*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
1550*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_RAM_ADDR0, i);
1551*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_RAM_DATA, ((i * 3) & 0xff));
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
1554*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_RAM_ADDR0, i);
1555*4882a593Smuzhiyun HFC_inb_nodebug(hc, R_RAM_DATA);
1556*4882a593Smuzhiyun rval = HFC_inb_nodebug(hc, R_INT_DATA);
1557*4882a593Smuzhiyun if (rval != ((i * 3) & 0xff)) {
1558*4882a593Smuzhiyun printk(KERN_DEBUG
1559*4882a593Smuzhiyun "addr:%x val:%x should:%x\n", i, rval,
1560*4882a593Smuzhiyun (i * 3) & 0xff);
1561*4882a593Smuzhiyun err++;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun if (err) {
1565*4882a593Smuzhiyun printk(KERN_DEBUG "aborting - %d RAM access errors\n", err);
1566*4882a593Smuzhiyun err = -EIO;
1567*4882a593Smuzhiyun goto out;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
1571*4882a593Smuzhiyun printk(KERN_DEBUG "%s: done\n", __func__);
1572*4882a593Smuzhiyun out:
1573*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
1574*4882a593Smuzhiyun return err;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /*
1579*4882a593Smuzhiyun * control the watchdog
1580*4882a593Smuzhiyun */
1581*4882a593Smuzhiyun static void
hfcmulti_watchdog(struct hfc_multi * hc)1582*4882a593Smuzhiyun hfcmulti_watchdog(struct hfc_multi *hc)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun hc->wdcount++;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun if (hc->wdcount > 10) {
1587*4882a593Smuzhiyun hc->wdcount = 0;
1588*4882a593Smuzhiyun hc->wdbyte = hc->wdbyte == V_GPIO_OUT2 ?
1589*4882a593Smuzhiyun V_GPIO_OUT3 : V_GPIO_OUT2;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /* printk("Sending Watchdog Kill %x\n",hc->wdbyte); */
1592*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_EN0, V_GPIO_EN2 | V_GPIO_EN3);
1593*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT0, hc->wdbyte);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun /*
1600*4882a593Smuzhiyun * output leds
1601*4882a593Smuzhiyun */
1602*4882a593Smuzhiyun static void
hfcmulti_leds(struct hfc_multi * hc)1603*4882a593Smuzhiyun hfcmulti_leds(struct hfc_multi *hc)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun unsigned long lled;
1606*4882a593Smuzhiyun unsigned long leddw;
1607*4882a593Smuzhiyun int i, state, active, leds;
1608*4882a593Smuzhiyun struct dchannel *dch;
1609*4882a593Smuzhiyun int led[4];
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun switch (hc->leds) {
1612*4882a593Smuzhiyun case 1: /* HFC-E1 OEM */
1613*4882a593Smuzhiyun /* 2 red steady: LOS
1614*4882a593Smuzhiyun * 1 red steady: L1 not active
1615*4882a593Smuzhiyun * 2 green steady: L1 active
1616*4882a593Smuzhiyun * 1st green flashing: activity on TX
1617*4882a593Smuzhiyun * 2nd green flashing: activity on RX
1618*4882a593Smuzhiyun */
1619*4882a593Smuzhiyun led[0] = 0;
1620*4882a593Smuzhiyun led[1] = 0;
1621*4882a593Smuzhiyun led[2] = 0;
1622*4882a593Smuzhiyun led[3] = 0;
1623*4882a593Smuzhiyun dch = hc->chan[hc->dnum[0]].dch;
1624*4882a593Smuzhiyun if (dch) {
1625*4882a593Smuzhiyun if (hc->chan[hc->dnum[0]].los)
1626*4882a593Smuzhiyun led[1] = 1;
1627*4882a593Smuzhiyun if (hc->e1_state != 1) {
1628*4882a593Smuzhiyun led[0] = 1;
1629*4882a593Smuzhiyun hc->flash[2] = 0;
1630*4882a593Smuzhiyun hc->flash[3] = 0;
1631*4882a593Smuzhiyun } else {
1632*4882a593Smuzhiyun led[2] = 1;
1633*4882a593Smuzhiyun led[3] = 1;
1634*4882a593Smuzhiyun if (!hc->flash[2] && hc->activity_tx)
1635*4882a593Smuzhiyun hc->flash[2] = poll;
1636*4882a593Smuzhiyun if (!hc->flash[3] && hc->activity_rx)
1637*4882a593Smuzhiyun hc->flash[3] = poll;
1638*4882a593Smuzhiyun if (hc->flash[2] && hc->flash[2] < 1024)
1639*4882a593Smuzhiyun led[2] = 0;
1640*4882a593Smuzhiyun if (hc->flash[3] && hc->flash[3] < 1024)
1641*4882a593Smuzhiyun led[3] = 0;
1642*4882a593Smuzhiyun if (hc->flash[2] >= 2048)
1643*4882a593Smuzhiyun hc->flash[2] = 0;
1644*4882a593Smuzhiyun if (hc->flash[3] >= 2048)
1645*4882a593Smuzhiyun hc->flash[3] = 0;
1646*4882a593Smuzhiyun if (hc->flash[2])
1647*4882a593Smuzhiyun hc->flash[2] += poll;
1648*4882a593Smuzhiyun if (hc->flash[3])
1649*4882a593Smuzhiyun hc->flash[3] += poll;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun leds = (led[0] | (led[1]<<2) | (led[2]<<1) | (led[3]<<3))^0xF;
1653*4882a593Smuzhiyun /* leds are inverted */
1654*4882a593Smuzhiyun if (leds != (int)hc->ledstate) {
1655*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_GPIO_OUT1, leds);
1656*4882a593Smuzhiyun hc->ledstate = leds;
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun break;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun case 2: /* HFC-4S OEM */
1661*4882a593Smuzhiyun /* red steady: PH_DEACTIVATE
1662*4882a593Smuzhiyun * green steady: PH_ACTIVATE
1663*4882a593Smuzhiyun * green flashing: activity on TX
1664*4882a593Smuzhiyun */
1665*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1666*4882a593Smuzhiyun state = 0;
1667*4882a593Smuzhiyun active = -1;
1668*4882a593Smuzhiyun dch = hc->chan[(i << 2) | 2].dch;
1669*4882a593Smuzhiyun if (dch) {
1670*4882a593Smuzhiyun state = dch->state;
1671*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_NT_S0)
1672*4882a593Smuzhiyun active = 3;
1673*4882a593Smuzhiyun else
1674*4882a593Smuzhiyun active = 7;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun if (state) {
1677*4882a593Smuzhiyun if (state == active) {
1678*4882a593Smuzhiyun led[i] = 1; /* led green */
1679*4882a593Smuzhiyun hc->activity_tx |= hc->activity_rx;
1680*4882a593Smuzhiyun if (!hc->flash[i] &&
1681*4882a593Smuzhiyun (hc->activity_tx & (1 << i)))
1682*4882a593Smuzhiyun hc->flash[i] = poll;
1683*4882a593Smuzhiyun if (hc->flash[i] && hc->flash[i] < 1024)
1684*4882a593Smuzhiyun led[i] = 0; /* led off */
1685*4882a593Smuzhiyun if (hc->flash[i] >= 2048)
1686*4882a593Smuzhiyun hc->flash[i] = 0;
1687*4882a593Smuzhiyun if (hc->flash[i])
1688*4882a593Smuzhiyun hc->flash[i] += poll;
1689*4882a593Smuzhiyun } else {
1690*4882a593Smuzhiyun led[i] = 2; /* led red */
1691*4882a593Smuzhiyun hc->flash[i] = 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun } else
1694*4882a593Smuzhiyun led[i] = 0; /* led off */
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip)) {
1697*4882a593Smuzhiyun leds = 0;
1698*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1699*4882a593Smuzhiyun if (led[i] == 1) {
1700*4882a593Smuzhiyun /*green*/
1701*4882a593Smuzhiyun leds |= (0x2 << (i * 2));
1702*4882a593Smuzhiyun } else if (led[i] == 2) {
1703*4882a593Smuzhiyun /*red*/
1704*4882a593Smuzhiyun leds |= (0x1 << (i * 2));
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun if (leds != (int)hc->ledstate) {
1708*4882a593Smuzhiyun vpm_out(hc, 0, 0x1a8 + 3, leds);
1709*4882a593Smuzhiyun hc->ledstate = leds;
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun } else {
1712*4882a593Smuzhiyun leds = ((led[3] > 0) << 0) | ((led[1] > 0) << 1) |
1713*4882a593Smuzhiyun ((led[0] > 0) << 2) | ((led[2] > 0) << 3) |
1714*4882a593Smuzhiyun ((led[3] & 1) << 4) | ((led[1] & 1) << 5) |
1715*4882a593Smuzhiyun ((led[0] & 1) << 6) | ((led[2] & 1) << 7);
1716*4882a593Smuzhiyun if (leds != (int)hc->ledstate) {
1717*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_GPIO_EN1, leds & 0x0F);
1718*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_GPIO_OUT1, leds >> 4);
1719*4882a593Smuzhiyun hc->ledstate = leds;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun break;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun case 3: /* HFC 1S/2S Beronet */
1725*4882a593Smuzhiyun /* red steady: PH_DEACTIVATE
1726*4882a593Smuzhiyun * green steady: PH_ACTIVATE
1727*4882a593Smuzhiyun * green flashing: activity on TX
1728*4882a593Smuzhiyun */
1729*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1730*4882a593Smuzhiyun state = 0;
1731*4882a593Smuzhiyun active = -1;
1732*4882a593Smuzhiyun dch = hc->chan[(i << 2) | 2].dch;
1733*4882a593Smuzhiyun if (dch) {
1734*4882a593Smuzhiyun state = dch->state;
1735*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_NT_S0)
1736*4882a593Smuzhiyun active = 3;
1737*4882a593Smuzhiyun else
1738*4882a593Smuzhiyun active = 7;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun if (state) {
1741*4882a593Smuzhiyun if (state == active) {
1742*4882a593Smuzhiyun led[i] = 1; /* led green */
1743*4882a593Smuzhiyun hc->activity_tx |= hc->activity_rx;
1744*4882a593Smuzhiyun if (!hc->flash[i] &&
1745*4882a593Smuzhiyun (hc->activity_tx & (1 << i)))
1746*4882a593Smuzhiyun hc->flash[i] = poll;
1747*4882a593Smuzhiyun if (hc->flash[i] < 1024)
1748*4882a593Smuzhiyun led[i] = 0; /* led off */
1749*4882a593Smuzhiyun if (hc->flash[i] >= 2048)
1750*4882a593Smuzhiyun hc->flash[i] = 0;
1751*4882a593Smuzhiyun if (hc->flash[i])
1752*4882a593Smuzhiyun hc->flash[i] += poll;
1753*4882a593Smuzhiyun } else {
1754*4882a593Smuzhiyun led[i] = 2; /* led red */
1755*4882a593Smuzhiyun hc->flash[i] = 0;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun } else
1758*4882a593Smuzhiyun led[i] = 0; /* led off */
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun leds = (led[0] > 0) | ((led[1] > 0) << 1) | ((led[0]&1) << 2)
1761*4882a593Smuzhiyun | ((led[1]&1) << 3);
1762*4882a593Smuzhiyun if (leds != (int)hc->ledstate) {
1763*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_GPIO_EN1,
1764*4882a593Smuzhiyun ((led[0] > 0) << 2) | ((led[1] > 0) << 3));
1765*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_GPIO_OUT1,
1766*4882a593Smuzhiyun ((led[0] & 1) << 2) | ((led[1] & 1) << 3));
1767*4882a593Smuzhiyun hc->ledstate = leds;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun case 8: /* HFC 8S+ Beronet */
1771*4882a593Smuzhiyun /* off: PH_DEACTIVATE
1772*4882a593Smuzhiyun * steady: PH_ACTIVATE
1773*4882a593Smuzhiyun * flashing: activity on TX
1774*4882a593Smuzhiyun */
1775*4882a593Smuzhiyun lled = 0xff; /* leds off */
1776*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
1777*4882a593Smuzhiyun state = 0;
1778*4882a593Smuzhiyun active = -1;
1779*4882a593Smuzhiyun dch = hc->chan[(i << 2) | 2].dch;
1780*4882a593Smuzhiyun if (dch) {
1781*4882a593Smuzhiyun state = dch->state;
1782*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_NT_S0)
1783*4882a593Smuzhiyun active = 3;
1784*4882a593Smuzhiyun else
1785*4882a593Smuzhiyun active = 7;
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun if (state) {
1788*4882a593Smuzhiyun if (state == active) {
1789*4882a593Smuzhiyun lled &= ~(1 << i); /* led on */
1790*4882a593Smuzhiyun hc->activity_tx |= hc->activity_rx;
1791*4882a593Smuzhiyun if (!hc->flash[i] &&
1792*4882a593Smuzhiyun (hc->activity_tx & (1 << i)))
1793*4882a593Smuzhiyun hc->flash[i] = poll;
1794*4882a593Smuzhiyun if (hc->flash[i] < 1024)
1795*4882a593Smuzhiyun lled |= 1 << i; /* led off */
1796*4882a593Smuzhiyun if (hc->flash[i] >= 2048)
1797*4882a593Smuzhiyun hc->flash[i] = 0;
1798*4882a593Smuzhiyun if (hc->flash[i])
1799*4882a593Smuzhiyun hc->flash[i] += poll;
1800*4882a593Smuzhiyun } else
1801*4882a593Smuzhiyun hc->flash[i] = 0;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun leddw = lled << 24 | lled << 16 | lled << 8 | lled;
1805*4882a593Smuzhiyun if (leddw != hc->ledstate) {
1806*4882a593Smuzhiyun /* HFC_outb(hc, R_BRG_PCM_CFG, 1);
1807*4882a593Smuzhiyun HFC_outb(c, R_BRG_PCM_CFG, (0x0 << 6) | 0x3); */
1808*4882a593Smuzhiyun /* was _io before */
1809*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_BRG_PCM_CFG, 1 | V_PCM_CLK);
1810*4882a593Smuzhiyun outw(0x4000, hc->pci_iobase + 4);
1811*4882a593Smuzhiyun outl(leddw, hc->pci_iobase);
1812*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_BRG_PCM_CFG, V_PCM_CLK);
1813*4882a593Smuzhiyun hc->ledstate = leddw;
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun break;
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun hc->activity_tx = 0;
1818*4882a593Smuzhiyun hc->activity_rx = 0;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun /*
1821*4882a593Smuzhiyun * read dtmf coefficients
1822*4882a593Smuzhiyun */
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun static void
hfcmulti_dtmf(struct hfc_multi * hc)1825*4882a593Smuzhiyun hfcmulti_dtmf(struct hfc_multi *hc)
1826*4882a593Smuzhiyun {
1827*4882a593Smuzhiyun s32 *coeff;
1828*4882a593Smuzhiyun u_int mantissa;
1829*4882a593Smuzhiyun int co, ch;
1830*4882a593Smuzhiyun struct bchannel *bch = NULL;
1831*4882a593Smuzhiyun u8 exponent;
1832*4882a593Smuzhiyun int dtmf = 0;
1833*4882a593Smuzhiyun int addr;
1834*4882a593Smuzhiyun u16 w_float;
1835*4882a593Smuzhiyun struct sk_buff *skb;
1836*4882a593Smuzhiyun struct mISDNhead *hh;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_DTMF)
1839*4882a593Smuzhiyun printk(KERN_DEBUG "%s: dtmf detection irq\n", __func__);
1840*4882a593Smuzhiyun for (ch = 0; ch <= 31; ch++) {
1841*4882a593Smuzhiyun /* only process enabled B-channels */
1842*4882a593Smuzhiyun bch = hc->chan[ch].bch;
1843*4882a593Smuzhiyun if (!bch)
1844*4882a593Smuzhiyun continue;
1845*4882a593Smuzhiyun if (!hc->created[hc->chan[ch].port])
1846*4882a593Smuzhiyun continue;
1847*4882a593Smuzhiyun if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
1848*4882a593Smuzhiyun continue;
1849*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_DTMF)
1850*4882a593Smuzhiyun printk(KERN_DEBUG "%s: dtmf channel %d:",
1851*4882a593Smuzhiyun __func__, ch);
1852*4882a593Smuzhiyun coeff = &(hc->chan[ch].coeff[hc->chan[ch].coeff_count * 16]);
1853*4882a593Smuzhiyun dtmf = 1;
1854*4882a593Smuzhiyun for (co = 0; co < 8; co++) {
1855*4882a593Smuzhiyun /* read W(n-1) coefficient */
1856*4882a593Smuzhiyun addr = hc->DTMFbase + ((co << 7) | (ch << 2));
1857*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_RAM_ADDR0, addr);
1858*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_RAM_ADDR1, addr >> 8);
1859*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_RAM_ADDR2, (addr >> 16)
1860*4882a593Smuzhiyun | V_ADDR_INC);
1861*4882a593Smuzhiyun w_float = HFC_inb_nodebug(hc, R_RAM_DATA);
1862*4882a593Smuzhiyun w_float |= (HFC_inb_nodebug(hc, R_RAM_DATA) << 8);
1863*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_DTMF)
1864*4882a593Smuzhiyun printk(" %04x", w_float);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun /* decode float (see chip doc) */
1867*4882a593Smuzhiyun mantissa = w_float & 0x0fff;
1868*4882a593Smuzhiyun if (w_float & 0x8000)
1869*4882a593Smuzhiyun mantissa |= 0xfffff000;
1870*4882a593Smuzhiyun exponent = (w_float >> 12) & 0x7;
1871*4882a593Smuzhiyun if (exponent) {
1872*4882a593Smuzhiyun mantissa ^= 0x1000;
1873*4882a593Smuzhiyun mantissa <<= (exponent - 1);
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* store coefficient */
1877*4882a593Smuzhiyun coeff[co << 1] = mantissa;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun /* read W(n) coefficient */
1880*4882a593Smuzhiyun w_float = HFC_inb_nodebug(hc, R_RAM_DATA);
1881*4882a593Smuzhiyun w_float |= (HFC_inb_nodebug(hc, R_RAM_DATA) << 8);
1882*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_DTMF)
1883*4882a593Smuzhiyun printk(" %04x", w_float);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun /* decode float (see chip doc) */
1886*4882a593Smuzhiyun mantissa = w_float & 0x0fff;
1887*4882a593Smuzhiyun if (w_float & 0x8000)
1888*4882a593Smuzhiyun mantissa |= 0xfffff000;
1889*4882a593Smuzhiyun exponent = (w_float >> 12) & 0x7;
1890*4882a593Smuzhiyun if (exponent) {
1891*4882a593Smuzhiyun mantissa ^= 0x1000;
1892*4882a593Smuzhiyun mantissa <<= (exponent - 1);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun /* store coefficient */
1896*4882a593Smuzhiyun coeff[(co << 1) | 1] = mantissa;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_DTMF)
1899*4882a593Smuzhiyun printk(" DTMF ready %08x %08x %08x %08x "
1900*4882a593Smuzhiyun "%08x %08x %08x %08x\n",
1901*4882a593Smuzhiyun coeff[0], coeff[1], coeff[2], coeff[3],
1902*4882a593Smuzhiyun coeff[4], coeff[5], coeff[6], coeff[7]);
1903*4882a593Smuzhiyun hc->chan[ch].coeff_count++;
1904*4882a593Smuzhiyun if (hc->chan[ch].coeff_count == 8) {
1905*4882a593Smuzhiyun hc->chan[ch].coeff_count = 0;
1906*4882a593Smuzhiyun skb = mI_alloc_skb(512, GFP_ATOMIC);
1907*4882a593Smuzhiyun if (!skb) {
1908*4882a593Smuzhiyun printk(KERN_DEBUG "%s: No memory for skb\n",
1909*4882a593Smuzhiyun __func__);
1910*4882a593Smuzhiyun continue;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun hh = mISDN_HEAD_P(skb);
1913*4882a593Smuzhiyun hh->prim = PH_CONTROL_IND;
1914*4882a593Smuzhiyun hh->id = DTMF_HFC_COEF;
1915*4882a593Smuzhiyun skb_put_data(skb, hc->chan[ch].coeff, 512);
1916*4882a593Smuzhiyun recv_Bchannel_skb(bch, skb);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun /* restart DTMF processing */
1921*4882a593Smuzhiyun hc->dtmf = dtmf;
1922*4882a593Smuzhiyun if (dtmf)
1923*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_DTMF, hc->hw.r_dtmf | V_RST_DTMF);
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun /*
1928*4882a593Smuzhiyun * fill fifo as much as possible
1929*4882a593Smuzhiyun */
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun static void
hfcmulti_tx(struct hfc_multi * hc,int ch)1932*4882a593Smuzhiyun hfcmulti_tx(struct hfc_multi *hc, int ch)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun int i, ii, temp, len = 0;
1935*4882a593Smuzhiyun int Zspace, z1, z2; /* must be int for calculation */
1936*4882a593Smuzhiyun int Fspace, f1, f2;
1937*4882a593Smuzhiyun u_char *d;
1938*4882a593Smuzhiyun int *txpending, slot_tx;
1939*4882a593Smuzhiyun struct bchannel *bch;
1940*4882a593Smuzhiyun struct dchannel *dch;
1941*4882a593Smuzhiyun struct sk_buff **sp = NULL;
1942*4882a593Smuzhiyun int *idxp;
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun bch = hc->chan[ch].bch;
1945*4882a593Smuzhiyun dch = hc->chan[ch].dch;
1946*4882a593Smuzhiyun if ((!dch) && (!bch))
1947*4882a593Smuzhiyun return;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun txpending = &hc->chan[ch].txpending;
1950*4882a593Smuzhiyun slot_tx = hc->chan[ch].slot_tx;
1951*4882a593Smuzhiyun if (dch) {
1952*4882a593Smuzhiyun if (!test_bit(FLG_ACTIVE, &dch->Flags))
1953*4882a593Smuzhiyun return;
1954*4882a593Smuzhiyun sp = &dch->tx_skb;
1955*4882a593Smuzhiyun idxp = &dch->tx_idx;
1956*4882a593Smuzhiyun } else {
1957*4882a593Smuzhiyun if (!test_bit(FLG_ACTIVE, &bch->Flags))
1958*4882a593Smuzhiyun return;
1959*4882a593Smuzhiyun sp = &bch->tx_skb;
1960*4882a593Smuzhiyun idxp = &bch->tx_idx;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun if (*sp)
1963*4882a593Smuzhiyun len = (*sp)->len;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun if ((!len) && *txpending != 1)
1966*4882a593Smuzhiyun return; /* no data */
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip) &&
1969*4882a593Smuzhiyun (hc->chan[ch].protocol == ISDN_P_B_RAW) &&
1970*4882a593Smuzhiyun (hc->chan[ch].slot_rx < 0) &&
1971*4882a593Smuzhiyun (hc->chan[ch].slot_tx < 0))
1972*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, 0x20 | (ch << 1));
1973*4882a593Smuzhiyun else
1974*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, ch << 1);
1975*4882a593Smuzhiyun HFC_wait_nodebug(hc);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun if (*txpending == 2) {
1978*4882a593Smuzhiyun /* reset fifo */
1979*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_INC_RES_FIFO, V_RES_F);
1980*4882a593Smuzhiyun HFC_wait_nodebug(hc);
1981*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
1982*4882a593Smuzhiyun *txpending = 1;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun next_frame:
1985*4882a593Smuzhiyun if (dch || test_bit(FLG_HDLC, &bch->Flags)) {
1986*4882a593Smuzhiyun f1 = HFC_inb_nodebug(hc, A_F1);
1987*4882a593Smuzhiyun f2 = HFC_inb_nodebug(hc, A_F2);
1988*4882a593Smuzhiyun while (f2 != (temp = HFC_inb_nodebug(hc, A_F2))) {
1989*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
1990*4882a593Smuzhiyun printk(KERN_DEBUG
1991*4882a593Smuzhiyun "%s(card %d): reread f2 because %d!=%d\n",
1992*4882a593Smuzhiyun __func__, hc->id + 1, temp, f2);
1993*4882a593Smuzhiyun f2 = temp; /* repeat until F2 is equal */
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun Fspace = f2 - f1 - 1;
1996*4882a593Smuzhiyun if (Fspace < 0)
1997*4882a593Smuzhiyun Fspace += hc->Flen;
1998*4882a593Smuzhiyun /*
1999*4882a593Smuzhiyun * Old FIFO handling doesn't give us the current Z2 read
2000*4882a593Smuzhiyun * pointer, so we cannot send the next frame before the fifo
2001*4882a593Smuzhiyun * is empty. It makes no difference except for a slightly
2002*4882a593Smuzhiyun * lower performance.
2003*4882a593Smuzhiyun */
2004*4882a593Smuzhiyun if (test_bit(HFC_CHIP_REVISION0, &hc->chip)) {
2005*4882a593Smuzhiyun if (f1 != f2)
2006*4882a593Smuzhiyun Fspace = 0;
2007*4882a593Smuzhiyun else
2008*4882a593Smuzhiyun Fspace = 1;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun /* one frame only for ST D-channels, to allow resending */
2011*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1 && dch) {
2012*4882a593Smuzhiyun if (f1 != f2)
2013*4882a593Smuzhiyun Fspace = 0;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun /* F-counter full condition */
2016*4882a593Smuzhiyun if (Fspace == 0)
2017*4882a593Smuzhiyun return;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun z1 = HFC_inw_nodebug(hc, A_Z1) - hc->Zmin;
2020*4882a593Smuzhiyun z2 = HFC_inw_nodebug(hc, A_Z2) - hc->Zmin;
2021*4882a593Smuzhiyun while (z2 != (temp = (HFC_inw_nodebug(hc, A_Z2) - hc->Zmin))) {
2022*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2023*4882a593Smuzhiyun printk(KERN_DEBUG "%s(card %d): reread z2 because "
2024*4882a593Smuzhiyun "%d!=%d\n", __func__, hc->id + 1, temp, z2);
2025*4882a593Smuzhiyun z2 = temp; /* repeat unti Z2 is equal */
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun hc->chan[ch].Zfill = z1 - z2;
2028*4882a593Smuzhiyun if (hc->chan[ch].Zfill < 0)
2029*4882a593Smuzhiyun hc->chan[ch].Zfill += hc->Zlen;
2030*4882a593Smuzhiyun Zspace = z2 - z1;
2031*4882a593Smuzhiyun if (Zspace <= 0)
2032*4882a593Smuzhiyun Zspace += hc->Zlen;
2033*4882a593Smuzhiyun Zspace -= 4; /* keep not too full, so pointers will not overrun */
2034*4882a593Smuzhiyun /* fill transparent data only to maxinum transparent load (minus 4) */
2035*4882a593Smuzhiyun if (bch && test_bit(FLG_TRANSPARENT, &bch->Flags))
2036*4882a593Smuzhiyun Zspace = Zspace - hc->Zlen + hc->max_trans;
2037*4882a593Smuzhiyun if (Zspace <= 0) /* no space of 4 bytes */
2038*4882a593Smuzhiyun return;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /* if no data */
2041*4882a593Smuzhiyun if (!len) {
2042*4882a593Smuzhiyun if (z1 == z2) { /* empty */
2043*4882a593Smuzhiyun /* if done with FIFO audio data during PCM connection */
2044*4882a593Smuzhiyun if (bch && (!test_bit(FLG_HDLC, &bch->Flags)) &&
2045*4882a593Smuzhiyun *txpending && slot_tx >= 0) {
2046*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2047*4882a593Smuzhiyun printk(KERN_DEBUG
2048*4882a593Smuzhiyun "%s: reconnecting PCM due to no "
2049*4882a593Smuzhiyun "more FIFO data: channel %d "
2050*4882a593Smuzhiyun "slot_tx %d\n",
2051*4882a593Smuzhiyun __func__, ch, slot_tx);
2052*4882a593Smuzhiyun /* connect slot */
2053*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
2054*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0xc0
2055*4882a593Smuzhiyun | 0x07 << 2 | V_HDLC_TRP | V_IFF);
2056*4882a593Smuzhiyun /* Enable FIFO, no interrupt */
2057*4882a593Smuzhiyun else
2058*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0xc0 | 0x00 |
2059*4882a593Smuzhiyun V_HDLC_TRP | V_IFF);
2060*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, ch << 1 | 1);
2061*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2062*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
2063*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0xc0
2064*4882a593Smuzhiyun | 0x07 << 2 | V_HDLC_TRP | V_IFF);
2065*4882a593Smuzhiyun /* Enable FIFO, no interrupt */
2066*4882a593Smuzhiyun else
2067*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0xc0 | 0x00 |
2068*4882a593Smuzhiyun V_HDLC_TRP | V_IFF);
2069*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, ch << 1);
2070*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun *txpending = 0;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun return; /* no data */
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun /* "fill fifo if empty" feature */
2078*4882a593Smuzhiyun if (bch && test_bit(FLG_FILLEMPTY, &bch->Flags)
2079*4882a593Smuzhiyun && !test_bit(FLG_HDLC, &bch->Flags) && z2 == z1) {
2080*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FILL)
2081*4882a593Smuzhiyun printk(KERN_DEBUG "%s: buffer empty, so we have "
2082*4882a593Smuzhiyun "underrun\n", __func__);
2083*4882a593Smuzhiyun /* fill buffer, to prevent future underrun */
2084*4882a593Smuzhiyun hc->write_fifo(hc, hc->silence_data, poll >> 1);
2085*4882a593Smuzhiyun Zspace -= (poll >> 1);
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun /* if audio data and connected slot */
2089*4882a593Smuzhiyun if (bch && (!test_bit(FLG_HDLC, &bch->Flags)) && (!*txpending)
2090*4882a593Smuzhiyun && slot_tx >= 0) {
2091*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2092*4882a593Smuzhiyun printk(KERN_DEBUG "%s: disconnecting PCM due to "
2093*4882a593Smuzhiyun "FIFO data: channel %d slot_tx %d\n",
2094*4882a593Smuzhiyun __func__, ch, slot_tx);
2095*4882a593Smuzhiyun /* disconnect slot */
2096*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
2097*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0x80
2098*4882a593Smuzhiyun | 0x07 << 2 | V_HDLC_TRP | V_IFF);
2099*4882a593Smuzhiyun /* Enable FIFO, no interrupt */
2100*4882a593Smuzhiyun else
2101*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0x80 | 0x00 |
2102*4882a593Smuzhiyun V_HDLC_TRP | V_IFF);
2103*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, ch << 1 | 1);
2104*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2105*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
2106*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0x80
2107*4882a593Smuzhiyun | 0x07 << 2 | V_HDLC_TRP | V_IFF);
2108*4882a593Smuzhiyun /* Enable FIFO, no interrupt */
2109*4882a593Smuzhiyun else
2110*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0x80 | 0x00 |
2111*4882a593Smuzhiyun V_HDLC_TRP | V_IFF);
2112*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, ch << 1);
2113*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun *txpending = 1;
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun /* show activity */
2118*4882a593Smuzhiyun if (dch)
2119*4882a593Smuzhiyun hc->activity_tx |= 1 << hc->chan[ch].port;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* fill fifo to what we have left */
2122*4882a593Smuzhiyun ii = len;
2123*4882a593Smuzhiyun if (dch || test_bit(FLG_HDLC, &bch->Flags))
2124*4882a593Smuzhiyun temp = 1;
2125*4882a593Smuzhiyun else
2126*4882a593Smuzhiyun temp = 0;
2127*4882a593Smuzhiyun i = *idxp;
2128*4882a593Smuzhiyun d = (*sp)->data + i;
2129*4882a593Smuzhiyun if (ii - i > Zspace)
2130*4882a593Smuzhiyun ii = Zspace + i;
2131*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2132*4882a593Smuzhiyun printk(KERN_DEBUG "%s(card %d): fifo(%d) has %d bytes space "
2133*4882a593Smuzhiyun "left (z1=%04x, z2=%04x) sending %d of %d bytes %s\n",
2134*4882a593Smuzhiyun __func__, hc->id + 1, ch, Zspace, z1, z2, ii-i, len-i,
2135*4882a593Smuzhiyun temp ? "HDLC" : "TRANS");
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun /* Have to prep the audio data */
2138*4882a593Smuzhiyun hc->write_fifo(hc, d, ii - i);
2139*4882a593Smuzhiyun hc->chan[ch].Zfill += ii - i;
2140*4882a593Smuzhiyun *idxp = ii;
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun /* if not all data has been written */
2143*4882a593Smuzhiyun if (ii != len) {
2144*4882a593Smuzhiyun /* NOTE: fifo is started by the calling function */
2145*4882a593Smuzhiyun return;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun /* if all data has been written, terminate frame */
2149*4882a593Smuzhiyun if (dch || test_bit(FLG_HDLC, &bch->Flags)) {
2150*4882a593Smuzhiyun /* increment f-counter */
2151*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_INC_RES_FIFO, V_INC_F);
2152*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun dev_kfree_skb(*sp);
2156*4882a593Smuzhiyun /* check for next frame */
2157*4882a593Smuzhiyun if (bch && get_next_bframe(bch)) {
2158*4882a593Smuzhiyun len = (*sp)->len;
2159*4882a593Smuzhiyun goto next_frame;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun if (dch && get_next_dframe(dch)) {
2162*4882a593Smuzhiyun len = (*sp)->len;
2163*4882a593Smuzhiyun goto next_frame;
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /*
2167*4882a593Smuzhiyun * now we have no more data, so in case of transparent,
2168*4882a593Smuzhiyun * we set the last byte in fifo to 'silence' in case we will get
2169*4882a593Smuzhiyun * no more data at all. this prevents sending an undefined value.
2170*4882a593Smuzhiyun */
2171*4882a593Smuzhiyun if (bch && test_bit(FLG_TRANSPARENT, &bch->Flags))
2172*4882a593Smuzhiyun HFC_outb_nodebug(hc, A_FIFO_DATA0_NOINC, hc->silence);
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun /* NOTE: only called if E1 card is in active state */
2177*4882a593Smuzhiyun static void
hfcmulti_rx(struct hfc_multi * hc,int ch)2178*4882a593Smuzhiyun hfcmulti_rx(struct hfc_multi *hc, int ch)
2179*4882a593Smuzhiyun {
2180*4882a593Smuzhiyun int temp;
2181*4882a593Smuzhiyun int Zsize, z1, z2 = 0; /* = 0, to make GCC happy */
2182*4882a593Smuzhiyun int f1 = 0, f2 = 0; /* = 0, to make GCC happy */
2183*4882a593Smuzhiyun int again = 0;
2184*4882a593Smuzhiyun struct bchannel *bch;
2185*4882a593Smuzhiyun struct dchannel *dch = NULL;
2186*4882a593Smuzhiyun struct sk_buff *skb, **sp = NULL;
2187*4882a593Smuzhiyun int maxlen;
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun bch = hc->chan[ch].bch;
2190*4882a593Smuzhiyun if (bch) {
2191*4882a593Smuzhiyun if (!test_bit(FLG_ACTIVE, &bch->Flags))
2192*4882a593Smuzhiyun return;
2193*4882a593Smuzhiyun } else if (hc->chan[ch].dch) {
2194*4882a593Smuzhiyun dch = hc->chan[ch].dch;
2195*4882a593Smuzhiyun if (!test_bit(FLG_ACTIVE, &dch->Flags))
2196*4882a593Smuzhiyun return;
2197*4882a593Smuzhiyun } else {
2198*4882a593Smuzhiyun return;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun next_frame:
2201*4882a593Smuzhiyun /* on first AND before getting next valid frame, R_FIFO must be written
2202*4882a593Smuzhiyun to. */
2203*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip) &&
2204*4882a593Smuzhiyun (hc->chan[ch].protocol == ISDN_P_B_RAW) &&
2205*4882a593Smuzhiyun (hc->chan[ch].slot_rx < 0) &&
2206*4882a593Smuzhiyun (hc->chan[ch].slot_tx < 0))
2207*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, 0x20 | (ch << 1) | 1);
2208*4882a593Smuzhiyun else
2209*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, (ch << 1) | 1);
2210*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun /* ignore if rx is off BUT change fifo (above) to start pending TX */
2213*4882a593Smuzhiyun if (hc->chan[ch].rx_off) {
2214*4882a593Smuzhiyun if (bch)
2215*4882a593Smuzhiyun bch->dropcnt += poll; /* not exact but fair enough */
2216*4882a593Smuzhiyun return;
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun if (dch || test_bit(FLG_HDLC, &bch->Flags)) {
2220*4882a593Smuzhiyun f1 = HFC_inb_nodebug(hc, A_F1);
2221*4882a593Smuzhiyun while (f1 != (temp = HFC_inb_nodebug(hc, A_F1))) {
2222*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2223*4882a593Smuzhiyun printk(KERN_DEBUG
2224*4882a593Smuzhiyun "%s(card %d): reread f1 because %d!=%d\n",
2225*4882a593Smuzhiyun __func__, hc->id + 1, temp, f1);
2226*4882a593Smuzhiyun f1 = temp; /* repeat until F1 is equal */
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun f2 = HFC_inb_nodebug(hc, A_F2);
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun z1 = HFC_inw_nodebug(hc, A_Z1) - hc->Zmin;
2231*4882a593Smuzhiyun while (z1 != (temp = (HFC_inw_nodebug(hc, A_Z1) - hc->Zmin))) {
2232*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2233*4882a593Smuzhiyun printk(KERN_DEBUG "%s(card %d): reread z2 because "
2234*4882a593Smuzhiyun "%d!=%d\n", __func__, hc->id + 1, temp, z2);
2235*4882a593Smuzhiyun z1 = temp; /* repeat until Z1 is equal */
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun z2 = HFC_inw_nodebug(hc, A_Z2) - hc->Zmin;
2238*4882a593Smuzhiyun Zsize = z1 - z2;
2239*4882a593Smuzhiyun if ((dch || test_bit(FLG_HDLC, &bch->Flags)) && f1 != f2)
2240*4882a593Smuzhiyun /* complete hdlc frame */
2241*4882a593Smuzhiyun Zsize++;
2242*4882a593Smuzhiyun if (Zsize < 0)
2243*4882a593Smuzhiyun Zsize += hc->Zlen;
2244*4882a593Smuzhiyun /* if buffer is empty */
2245*4882a593Smuzhiyun if (Zsize <= 0)
2246*4882a593Smuzhiyun return;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun if (bch) {
2249*4882a593Smuzhiyun maxlen = bchannel_get_rxbuf(bch, Zsize);
2250*4882a593Smuzhiyun if (maxlen < 0) {
2251*4882a593Smuzhiyun pr_warn("card%d.B%d: No bufferspace for %d bytes\n",
2252*4882a593Smuzhiyun hc->id + 1, bch->nr, Zsize);
2253*4882a593Smuzhiyun return;
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun sp = &bch->rx_skb;
2256*4882a593Smuzhiyun maxlen = bch->maxlen;
2257*4882a593Smuzhiyun } else { /* Dchannel */
2258*4882a593Smuzhiyun sp = &dch->rx_skb;
2259*4882a593Smuzhiyun maxlen = dch->maxlen + 3;
2260*4882a593Smuzhiyun if (*sp == NULL) {
2261*4882a593Smuzhiyun *sp = mI_alloc_skb(maxlen, GFP_ATOMIC);
2262*4882a593Smuzhiyun if (*sp == NULL) {
2263*4882a593Smuzhiyun pr_warn("card%d: No mem for dch rx_skb\n",
2264*4882a593Smuzhiyun hc->id + 1);
2265*4882a593Smuzhiyun return;
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun /* show activity */
2270*4882a593Smuzhiyun if (dch)
2271*4882a593Smuzhiyun hc->activity_rx |= 1 << hc->chan[ch].port;
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun /* empty fifo with what we have */
2274*4882a593Smuzhiyun if (dch || test_bit(FLG_HDLC, &bch->Flags)) {
2275*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2276*4882a593Smuzhiyun printk(KERN_DEBUG "%s(card %d): fifo(%d) reading %d "
2277*4882a593Smuzhiyun "bytes (z1=%04x, z2=%04x) HDLC %s (f1=%d, f2=%d) "
2278*4882a593Smuzhiyun "got=%d (again %d)\n", __func__, hc->id + 1, ch,
2279*4882a593Smuzhiyun Zsize, z1, z2, (f1 == f2) ? "fragment" : "COMPLETE",
2280*4882a593Smuzhiyun f1, f2, Zsize + (*sp)->len, again);
2281*4882a593Smuzhiyun /* HDLC */
2282*4882a593Smuzhiyun if ((Zsize + (*sp)->len) > maxlen) {
2283*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2284*4882a593Smuzhiyun printk(KERN_DEBUG
2285*4882a593Smuzhiyun "%s(card %d): hdlc-frame too large.\n",
2286*4882a593Smuzhiyun __func__, hc->id + 1);
2287*4882a593Smuzhiyun skb_trim(*sp, 0);
2288*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_INC_RES_FIFO, V_RES_F);
2289*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2290*4882a593Smuzhiyun return;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun hc->read_fifo(hc, skb_put(*sp, Zsize), Zsize);
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (f1 != f2) {
2296*4882a593Smuzhiyun /* increment Z2,F2-counter */
2297*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_INC_RES_FIFO, V_INC_F);
2298*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2299*4882a593Smuzhiyun /* check size */
2300*4882a593Smuzhiyun if ((*sp)->len < 4) {
2301*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2302*4882a593Smuzhiyun printk(KERN_DEBUG
2303*4882a593Smuzhiyun "%s(card %d): Frame below minimum "
2304*4882a593Smuzhiyun "size\n", __func__, hc->id + 1);
2305*4882a593Smuzhiyun skb_trim(*sp, 0);
2306*4882a593Smuzhiyun goto next_frame;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun /* there is at least one complete frame, check crc */
2309*4882a593Smuzhiyun if ((*sp)->data[(*sp)->len - 1]) {
2310*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_CRC)
2311*4882a593Smuzhiyun printk(KERN_DEBUG
2312*4882a593Smuzhiyun "%s: CRC-error\n", __func__);
2313*4882a593Smuzhiyun skb_trim(*sp, 0);
2314*4882a593Smuzhiyun goto next_frame;
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun skb_trim(*sp, (*sp)->len - 3);
2317*4882a593Smuzhiyun if ((*sp)->len < MISDN_COPY_SIZE) {
2318*4882a593Smuzhiyun skb = *sp;
2319*4882a593Smuzhiyun *sp = mI_alloc_skb(skb->len, GFP_ATOMIC);
2320*4882a593Smuzhiyun if (*sp) {
2321*4882a593Smuzhiyun skb_put_data(*sp, skb->data, skb->len);
2322*4882a593Smuzhiyun skb_trim(skb, 0);
2323*4882a593Smuzhiyun } else {
2324*4882a593Smuzhiyun printk(KERN_DEBUG "%s: No mem\n",
2325*4882a593Smuzhiyun __func__);
2326*4882a593Smuzhiyun *sp = skb;
2327*4882a593Smuzhiyun skb = NULL;
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun } else {
2330*4882a593Smuzhiyun skb = NULL;
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO) {
2333*4882a593Smuzhiyun printk(KERN_DEBUG "%s(card %d):",
2334*4882a593Smuzhiyun __func__, hc->id + 1);
2335*4882a593Smuzhiyun temp = 0;
2336*4882a593Smuzhiyun while (temp < (*sp)->len)
2337*4882a593Smuzhiyun printk(" %02x", (*sp)->data[temp++]);
2338*4882a593Smuzhiyun printk("\n");
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun if (dch)
2341*4882a593Smuzhiyun recv_Dchannel(dch);
2342*4882a593Smuzhiyun else
2343*4882a593Smuzhiyun recv_Bchannel(bch, MISDN_ID_ANY, false);
2344*4882a593Smuzhiyun *sp = skb;
2345*4882a593Smuzhiyun again++;
2346*4882a593Smuzhiyun goto next_frame;
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun /* there is an incomplete frame */
2349*4882a593Smuzhiyun } else {
2350*4882a593Smuzhiyun /* transparent */
2351*4882a593Smuzhiyun hc->read_fifo(hc, skb_put(*sp, Zsize), Zsize);
2352*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_FIFO)
2353*4882a593Smuzhiyun printk(KERN_DEBUG
2354*4882a593Smuzhiyun "%s(card %d): fifo(%d) reading %d bytes "
2355*4882a593Smuzhiyun "(z1=%04x, z2=%04x) TRANS\n",
2356*4882a593Smuzhiyun __func__, hc->id + 1, ch, Zsize, z1, z2);
2357*4882a593Smuzhiyun /* only bch is transparent */
2358*4882a593Smuzhiyun recv_Bchannel(bch, hc->chan[ch].Zfill, false);
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun /*
2364*4882a593Smuzhiyun * Interrupt handler
2365*4882a593Smuzhiyun */
2366*4882a593Smuzhiyun static void
signal_state_up(struct dchannel * dch,int info,char * msg)2367*4882a593Smuzhiyun signal_state_up(struct dchannel *dch, int info, char *msg)
2368*4882a593Smuzhiyun {
2369*4882a593Smuzhiyun struct sk_buff *skb;
2370*4882a593Smuzhiyun int id, data = info;
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
2373*4882a593Smuzhiyun printk(KERN_DEBUG "%s: %s\n", __func__, msg);
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun id = TEI_SAPI | (GROUP_TEI << 8); /* manager address */
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun skb = _alloc_mISDN_skb(MPH_INFORMATION_IND, id, sizeof(data), &data,
2378*4882a593Smuzhiyun GFP_ATOMIC);
2379*4882a593Smuzhiyun if (!skb)
2380*4882a593Smuzhiyun return;
2381*4882a593Smuzhiyun recv_Dchannel_skb(dch, skb);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun static inline void
handle_timer_irq(struct hfc_multi * hc)2385*4882a593Smuzhiyun handle_timer_irq(struct hfc_multi *hc)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun int ch, temp;
2388*4882a593Smuzhiyun struct dchannel *dch;
2389*4882a593Smuzhiyun u_long flags;
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun /* process queued resync jobs */
2392*4882a593Smuzhiyun if (hc->e1_resync) {
2393*4882a593Smuzhiyun /* lock, so e1_resync gets not changed */
2394*4882a593Smuzhiyun spin_lock_irqsave(&HFClock, flags);
2395*4882a593Smuzhiyun if (hc->e1_resync & 1) {
2396*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
2397*4882a593Smuzhiyun printk(KERN_DEBUG "Enable SYNC_I\n");
2398*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_CTRL, V_EXT_CLK_SYNC);
2399*4882a593Smuzhiyun /* disable JATT, if RX_SYNC is set */
2400*4882a593Smuzhiyun if (test_bit(HFC_CHIP_RX_SYNC, &hc->chip))
2401*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_OUT, V_SYNC_E1_RX);
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun if (hc->e1_resync & 2) {
2404*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
2405*4882a593Smuzhiyun printk(KERN_DEBUG "Enable jatt PLL\n");
2406*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_CTRL, V_SYNC_OFFS);
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun if (hc->e1_resync & 4) {
2409*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_PLXSD)
2410*4882a593Smuzhiyun printk(KERN_DEBUG
2411*4882a593Smuzhiyun "Enable QUARTZ for HFC-E1\n");
2412*4882a593Smuzhiyun /* set jatt to quartz */
2413*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_CTRL, V_EXT_CLK_SYNC
2414*4882a593Smuzhiyun | V_JATT_OFF);
2415*4882a593Smuzhiyun /* switch to JATT, in case it is not already */
2416*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_OUT, 0);
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun hc->e1_resync = 0;
2419*4882a593Smuzhiyun spin_unlock_irqrestore(&HFClock, flags);
2420*4882a593Smuzhiyun }
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1 || hc->e1_state == 1)
2423*4882a593Smuzhiyun for (ch = 0; ch <= 31; ch++) {
2424*4882a593Smuzhiyun if (hc->created[hc->chan[ch].port]) {
2425*4882a593Smuzhiyun hfcmulti_tx(hc, ch);
2426*4882a593Smuzhiyun /* fifo is started when switching to rx-fifo */
2427*4882a593Smuzhiyun hfcmulti_rx(hc, ch);
2428*4882a593Smuzhiyun if (hc->chan[ch].dch &&
2429*4882a593Smuzhiyun hc->chan[ch].nt_timer > -1) {
2430*4882a593Smuzhiyun dch = hc->chan[ch].dch;
2431*4882a593Smuzhiyun if (!(--hc->chan[ch].nt_timer)) {
2432*4882a593Smuzhiyun schedule_event(dch,
2433*4882a593Smuzhiyun FLG_PHCHANGE);
2434*4882a593Smuzhiyun if (debug &
2435*4882a593Smuzhiyun DEBUG_HFCMULTI_STATE)
2436*4882a593Smuzhiyun printk(KERN_DEBUG
2437*4882a593Smuzhiyun "%s: nt_timer at "
2438*4882a593Smuzhiyun "state %x\n",
2439*4882a593Smuzhiyun __func__,
2440*4882a593Smuzhiyun dch->state);
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1 && hc->created[0]) {
2446*4882a593Smuzhiyun dch = hc->chan[hc->dnum[0]].dch;
2447*4882a593Smuzhiyun /* LOS */
2448*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_SYNC_STA) & V_SIG_LOS;
2449*4882a593Smuzhiyun hc->chan[hc->dnum[0]].los = temp;
2450*4882a593Smuzhiyun if (test_bit(HFC_CFG_REPORT_LOS, &hc->chan[hc->dnum[0]].cfg)) {
2451*4882a593Smuzhiyun if (!temp && hc->chan[hc->dnum[0]].los)
2452*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_LOS_ON,
2453*4882a593Smuzhiyun "LOS detected");
2454*4882a593Smuzhiyun if (temp && !hc->chan[hc->dnum[0]].los)
2455*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_LOS_OFF,
2456*4882a593Smuzhiyun "LOS gone");
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun if (test_bit(HFC_CFG_REPORT_AIS, &hc->chan[hc->dnum[0]].cfg)) {
2459*4882a593Smuzhiyun /* AIS */
2460*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_SYNC_STA) & V_AIS;
2461*4882a593Smuzhiyun if (!temp && hc->chan[hc->dnum[0]].ais)
2462*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_AIS_ON,
2463*4882a593Smuzhiyun "AIS detected");
2464*4882a593Smuzhiyun if (temp && !hc->chan[hc->dnum[0]].ais)
2465*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_AIS_OFF,
2466*4882a593Smuzhiyun "AIS gone");
2467*4882a593Smuzhiyun hc->chan[hc->dnum[0]].ais = temp;
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun if (test_bit(HFC_CFG_REPORT_SLIP, &hc->chan[hc->dnum[0]].cfg)) {
2470*4882a593Smuzhiyun /* SLIP */
2471*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_SLIP) & V_FOSLIP_RX;
2472*4882a593Smuzhiyun if (!temp && hc->chan[hc->dnum[0]].slip_rx)
2473*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_SLIP_RX,
2474*4882a593Smuzhiyun " bit SLIP detected RX");
2475*4882a593Smuzhiyun hc->chan[hc->dnum[0]].slip_rx = temp;
2476*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_SLIP) & V_FOSLIP_TX;
2477*4882a593Smuzhiyun if (!temp && hc->chan[hc->dnum[0]].slip_tx)
2478*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_SLIP_TX,
2479*4882a593Smuzhiyun " bit SLIP detected TX");
2480*4882a593Smuzhiyun hc->chan[hc->dnum[0]].slip_tx = temp;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun if (test_bit(HFC_CFG_REPORT_RDI, &hc->chan[hc->dnum[0]].cfg)) {
2483*4882a593Smuzhiyun /* RDI */
2484*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_RX_SL0_0) & V_A;
2485*4882a593Smuzhiyun if (!temp && hc->chan[hc->dnum[0]].rdi)
2486*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_RDI_ON,
2487*4882a593Smuzhiyun "RDI detected");
2488*4882a593Smuzhiyun if (temp && !hc->chan[hc->dnum[0]].rdi)
2489*4882a593Smuzhiyun signal_state_up(dch, L1_SIGNAL_RDI_OFF,
2490*4882a593Smuzhiyun "RDI gone");
2491*4882a593Smuzhiyun hc->chan[hc->dnum[0]].rdi = temp;
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_JATT_DIR);
2494*4882a593Smuzhiyun switch (hc->chan[hc->dnum[0]].sync) {
2495*4882a593Smuzhiyun case 0:
2496*4882a593Smuzhiyun if ((temp & 0x60) == 0x60) {
2497*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_SYNC)
2498*4882a593Smuzhiyun printk(KERN_DEBUG
2499*4882a593Smuzhiyun "%s: (id=%d) E1 now "
2500*4882a593Smuzhiyun "in clock sync\n",
2501*4882a593Smuzhiyun __func__, hc->id);
2502*4882a593Smuzhiyun HFC_outb(hc, R_RX_OFF,
2503*4882a593Smuzhiyun hc->chan[hc->dnum[0]].jitter | V_RX_INIT);
2504*4882a593Smuzhiyun HFC_outb(hc, R_TX_OFF,
2505*4882a593Smuzhiyun hc->chan[hc->dnum[0]].jitter | V_RX_INIT);
2506*4882a593Smuzhiyun hc->chan[hc->dnum[0]].sync = 1;
2507*4882a593Smuzhiyun goto check_framesync;
2508*4882a593Smuzhiyun }
2509*4882a593Smuzhiyun break;
2510*4882a593Smuzhiyun case 1:
2511*4882a593Smuzhiyun if ((temp & 0x60) != 0x60) {
2512*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_SYNC)
2513*4882a593Smuzhiyun printk(KERN_DEBUG
2514*4882a593Smuzhiyun "%s: (id=%d) E1 "
2515*4882a593Smuzhiyun "lost clock sync\n",
2516*4882a593Smuzhiyun __func__, hc->id);
2517*4882a593Smuzhiyun hc->chan[hc->dnum[0]].sync = 0;
2518*4882a593Smuzhiyun break;
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun check_framesync:
2521*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_SYNC_STA);
2522*4882a593Smuzhiyun if (temp == 0x27) {
2523*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_SYNC)
2524*4882a593Smuzhiyun printk(KERN_DEBUG
2525*4882a593Smuzhiyun "%s: (id=%d) E1 "
2526*4882a593Smuzhiyun "now in frame sync\n",
2527*4882a593Smuzhiyun __func__, hc->id);
2528*4882a593Smuzhiyun hc->chan[hc->dnum[0]].sync = 2;
2529*4882a593Smuzhiyun }
2530*4882a593Smuzhiyun break;
2531*4882a593Smuzhiyun case 2:
2532*4882a593Smuzhiyun if ((temp & 0x60) != 0x60) {
2533*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_SYNC)
2534*4882a593Smuzhiyun printk(KERN_DEBUG
2535*4882a593Smuzhiyun "%s: (id=%d) E1 lost "
2536*4882a593Smuzhiyun "clock & frame sync\n",
2537*4882a593Smuzhiyun __func__, hc->id);
2538*4882a593Smuzhiyun hc->chan[hc->dnum[0]].sync = 0;
2539*4882a593Smuzhiyun break;
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_SYNC_STA);
2542*4882a593Smuzhiyun if (temp != 0x27) {
2543*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_SYNC)
2544*4882a593Smuzhiyun printk(KERN_DEBUG
2545*4882a593Smuzhiyun "%s: (id=%d) E1 "
2546*4882a593Smuzhiyun "lost frame sync\n",
2547*4882a593Smuzhiyun __func__, hc->id);
2548*4882a593Smuzhiyun hc->chan[hc->dnum[0]].sync = 1;
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun break;
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun if (test_bit(HFC_CHIP_WATCHDOG, &hc->chip))
2555*4882a593Smuzhiyun hfcmulti_watchdog(hc);
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun if (hc->leds)
2558*4882a593Smuzhiyun hfcmulti_leds(hc);
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun static void
ph_state_irq(struct hfc_multi * hc,u_char r_irq_statech)2562*4882a593Smuzhiyun ph_state_irq(struct hfc_multi *hc, u_char r_irq_statech)
2563*4882a593Smuzhiyun {
2564*4882a593Smuzhiyun struct dchannel *dch;
2565*4882a593Smuzhiyun int ch;
2566*4882a593Smuzhiyun int active;
2567*4882a593Smuzhiyun u_char st_status, temp;
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun /* state machine */
2570*4882a593Smuzhiyun for (ch = 0; ch <= 31; ch++) {
2571*4882a593Smuzhiyun if (hc->chan[ch].dch) {
2572*4882a593Smuzhiyun dch = hc->chan[ch].dch;
2573*4882a593Smuzhiyun if (r_irq_statech & 1) {
2574*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_ST_SEL,
2575*4882a593Smuzhiyun hc->chan[ch].port);
2576*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
2577*4882a593Smuzhiyun udelay(1);
2578*4882a593Smuzhiyun /* undocumented: status changes during read */
2579*4882a593Smuzhiyun st_status = HFC_inb_nodebug(hc, A_ST_RD_STATE);
2580*4882a593Smuzhiyun while (st_status != (temp =
2581*4882a593Smuzhiyun HFC_inb_nodebug(hc, A_ST_RD_STATE))) {
2582*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
2583*4882a593Smuzhiyun printk(KERN_DEBUG "%s: reread "
2584*4882a593Smuzhiyun "STATE because %d!=%d\n",
2585*4882a593Smuzhiyun __func__, temp,
2586*4882a593Smuzhiyun st_status);
2587*4882a593Smuzhiyun st_status = temp; /* repeat */
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun /* Speech Design TE-sync indication */
2591*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip) &&
2592*4882a593Smuzhiyun dch->dev.D.protocol == ISDN_P_TE_S0) {
2593*4882a593Smuzhiyun if (st_status & V_FR_SYNC_ST)
2594*4882a593Smuzhiyun hc->syncronized |=
2595*4882a593Smuzhiyun (1 << hc->chan[ch].port);
2596*4882a593Smuzhiyun else
2597*4882a593Smuzhiyun hc->syncronized &=
2598*4882a593Smuzhiyun ~(1 << hc->chan[ch].port);
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun dch->state = st_status & 0x0f;
2601*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_NT_S0)
2602*4882a593Smuzhiyun active = 3;
2603*4882a593Smuzhiyun else
2604*4882a593Smuzhiyun active = 7;
2605*4882a593Smuzhiyun if (dch->state == active) {
2606*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO,
2607*4882a593Smuzhiyun (ch << 1) | 1);
2608*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2609*4882a593Smuzhiyun HFC_outb_nodebug(hc,
2610*4882a593Smuzhiyun R_INC_RES_FIFO, V_RES_F);
2611*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2612*4882a593Smuzhiyun dch->tx_idx = 0;
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun schedule_event(dch, FLG_PHCHANGE);
2615*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
2616*4882a593Smuzhiyun printk(KERN_DEBUG
2617*4882a593Smuzhiyun "%s: S/T newstate %x port %d\n",
2618*4882a593Smuzhiyun __func__, dch->state,
2619*4882a593Smuzhiyun hc->chan[ch].port);
2620*4882a593Smuzhiyun }
2621*4882a593Smuzhiyun r_irq_statech >>= 1;
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip))
2625*4882a593Smuzhiyun plxsd_checksync(hc, 0);
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun static void
fifo_irq(struct hfc_multi * hc,int block)2629*4882a593Smuzhiyun fifo_irq(struct hfc_multi *hc, int block)
2630*4882a593Smuzhiyun {
2631*4882a593Smuzhiyun int ch, j;
2632*4882a593Smuzhiyun struct dchannel *dch;
2633*4882a593Smuzhiyun struct bchannel *bch;
2634*4882a593Smuzhiyun u_char r_irq_fifo_bl;
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun r_irq_fifo_bl = HFC_inb_nodebug(hc, R_IRQ_FIFO_BL0 + block);
2637*4882a593Smuzhiyun j = 0;
2638*4882a593Smuzhiyun while (j < 8) {
2639*4882a593Smuzhiyun ch = (block << 2) + (j >> 1);
2640*4882a593Smuzhiyun dch = hc->chan[ch].dch;
2641*4882a593Smuzhiyun bch = hc->chan[ch].bch;
2642*4882a593Smuzhiyun if (((!dch) && (!bch)) || (!hc->created[hc->chan[ch].port])) {
2643*4882a593Smuzhiyun j += 2;
2644*4882a593Smuzhiyun continue;
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun if (dch && (r_irq_fifo_bl & (1 << j)) &&
2647*4882a593Smuzhiyun test_bit(FLG_ACTIVE, &dch->Flags)) {
2648*4882a593Smuzhiyun hfcmulti_tx(hc, ch);
2649*4882a593Smuzhiyun /* start fifo */
2650*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, 0);
2651*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun if (bch && (r_irq_fifo_bl & (1 << j)) &&
2654*4882a593Smuzhiyun test_bit(FLG_ACTIVE, &bch->Flags)) {
2655*4882a593Smuzhiyun hfcmulti_tx(hc, ch);
2656*4882a593Smuzhiyun /* start fifo */
2657*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, 0);
2658*4882a593Smuzhiyun HFC_wait_nodebug(hc);
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun j++;
2661*4882a593Smuzhiyun if (dch && (r_irq_fifo_bl & (1 << j)) &&
2662*4882a593Smuzhiyun test_bit(FLG_ACTIVE, &dch->Flags)) {
2663*4882a593Smuzhiyun hfcmulti_rx(hc, ch);
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun if (bch && (r_irq_fifo_bl & (1 << j)) &&
2666*4882a593Smuzhiyun test_bit(FLG_ACTIVE, &bch->Flags)) {
2667*4882a593Smuzhiyun hfcmulti_rx(hc, ch);
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun j++;
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun #ifdef IRQ_DEBUG
2674*4882a593Smuzhiyun int irqsem;
2675*4882a593Smuzhiyun #endif
2676*4882a593Smuzhiyun static irqreturn_t
hfcmulti_interrupt(int intno,void * dev_id)2677*4882a593Smuzhiyun hfcmulti_interrupt(int intno, void *dev_id)
2678*4882a593Smuzhiyun {
2679*4882a593Smuzhiyun #ifdef IRQCOUNT_DEBUG
2680*4882a593Smuzhiyun static int iq1 = 0, iq2 = 0, iq3 = 0, iq4 = 0,
2681*4882a593Smuzhiyun iq5 = 0, iq6 = 0, iqcnt = 0;
2682*4882a593Smuzhiyun #endif
2683*4882a593Smuzhiyun struct hfc_multi *hc = dev_id;
2684*4882a593Smuzhiyun struct dchannel *dch;
2685*4882a593Smuzhiyun u_char r_irq_statech, status, r_irq_misc, r_irq_oview;
2686*4882a593Smuzhiyun int i;
2687*4882a593Smuzhiyun void __iomem *plx_acc;
2688*4882a593Smuzhiyun u_short wval;
2689*4882a593Smuzhiyun u_char e1_syncsta, temp, temp2;
2690*4882a593Smuzhiyun u_long flags;
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun if (!hc) {
2693*4882a593Smuzhiyun printk(KERN_ERR "HFC-multi: Spurious interrupt!\n");
2694*4882a593Smuzhiyun return IRQ_NONE;
2695*4882a593Smuzhiyun }
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun spin_lock(&hc->lock);
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun #ifdef IRQ_DEBUG
2700*4882a593Smuzhiyun if (irqsem)
2701*4882a593Smuzhiyun printk(KERN_ERR "irq for card %d during irq from "
2702*4882a593Smuzhiyun "card %d, this is no bug.\n", hc->id + 1, irqsem);
2703*4882a593Smuzhiyun irqsem = hc->id + 1;
2704*4882a593Smuzhiyun #endif
2705*4882a593Smuzhiyun #ifdef CONFIG_MISDN_HFCMULTI_8xx
2706*4882a593Smuzhiyun if (hc->immap->im_cpm.cp_pbdat & hc->pb_irqmsk)
2707*4882a593Smuzhiyun goto irq_notforus;
2708*4882a593Smuzhiyun #endif
2709*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
2710*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, flags);
2711*4882a593Smuzhiyun plx_acc = hc->plx_membase + PLX_INTCSR;
2712*4882a593Smuzhiyun wval = readw(plx_acc);
2713*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, flags);
2714*4882a593Smuzhiyun if (!(wval & PLX_INTCSR_LINTI1_STATUS))
2715*4882a593Smuzhiyun goto irq_notforus;
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun
2718*4882a593Smuzhiyun status = HFC_inb_nodebug(hc, R_STATUS);
2719*4882a593Smuzhiyun r_irq_statech = HFC_inb_nodebug(hc, R_IRQ_STATECH);
2720*4882a593Smuzhiyun #ifdef IRQCOUNT_DEBUG
2721*4882a593Smuzhiyun if (r_irq_statech)
2722*4882a593Smuzhiyun iq1++;
2723*4882a593Smuzhiyun if (status & V_DTMF_STA)
2724*4882a593Smuzhiyun iq2++;
2725*4882a593Smuzhiyun if (status & V_LOST_STA)
2726*4882a593Smuzhiyun iq3++;
2727*4882a593Smuzhiyun if (status & V_EXT_IRQSTA)
2728*4882a593Smuzhiyun iq4++;
2729*4882a593Smuzhiyun if (status & V_MISC_IRQSTA)
2730*4882a593Smuzhiyun iq5++;
2731*4882a593Smuzhiyun if (status & V_FR_IRQSTA)
2732*4882a593Smuzhiyun iq6++;
2733*4882a593Smuzhiyun if (iqcnt++ > 5000) {
2734*4882a593Smuzhiyun printk(KERN_ERR "iq1:%x iq2:%x iq3:%x iq4:%x iq5:%x iq6:%x\n",
2735*4882a593Smuzhiyun iq1, iq2, iq3, iq4, iq5, iq6);
2736*4882a593Smuzhiyun iqcnt = 0;
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun #endif
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun if (!r_irq_statech &&
2741*4882a593Smuzhiyun !(status & (V_DTMF_STA | V_LOST_STA | V_EXT_IRQSTA |
2742*4882a593Smuzhiyun V_MISC_IRQSTA | V_FR_IRQSTA))) {
2743*4882a593Smuzhiyun /* irq is not for us */
2744*4882a593Smuzhiyun goto irq_notforus;
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun hc->irqcnt++;
2747*4882a593Smuzhiyun if (r_irq_statech) {
2748*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1)
2749*4882a593Smuzhiyun ph_state_irq(hc, r_irq_statech);
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun if (status & V_EXT_IRQSTA)
2752*4882a593Smuzhiyun ; /* external IRQ */
2753*4882a593Smuzhiyun if (status & V_LOST_STA) {
2754*4882a593Smuzhiyun /* LOST IRQ */
2755*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_LOST); /* clear irq! */
2756*4882a593Smuzhiyun }
2757*4882a593Smuzhiyun if (status & V_MISC_IRQSTA) {
2758*4882a593Smuzhiyun /* misc IRQ */
2759*4882a593Smuzhiyun r_irq_misc = HFC_inb_nodebug(hc, R_IRQ_MISC);
2760*4882a593Smuzhiyun r_irq_misc &= hc->hw.r_irqmsk_misc; /* ignore disabled irqs */
2761*4882a593Smuzhiyun if (r_irq_misc & V_STA_IRQ) {
2762*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
2763*4882a593Smuzhiyun /* state machine */
2764*4882a593Smuzhiyun dch = hc->chan[hc->dnum[0]].dch;
2765*4882a593Smuzhiyun e1_syncsta = HFC_inb_nodebug(hc, R_SYNC_STA);
2766*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)
2767*4882a593Smuzhiyun && hc->e1_getclock) {
2768*4882a593Smuzhiyun if (e1_syncsta & V_FR_SYNC_E1)
2769*4882a593Smuzhiyun hc->syncronized = 1;
2770*4882a593Smuzhiyun else
2771*4882a593Smuzhiyun hc->syncronized = 0;
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun /* undocumented: status changes during read */
2774*4882a593Smuzhiyun temp = HFC_inb_nodebug(hc, R_E1_RD_STA);
2775*4882a593Smuzhiyun while (temp != (temp2 =
2776*4882a593Smuzhiyun HFC_inb_nodebug(hc, R_E1_RD_STA))) {
2777*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
2778*4882a593Smuzhiyun printk(KERN_DEBUG "%s: reread "
2779*4882a593Smuzhiyun "STATE because %d!=%d\n",
2780*4882a593Smuzhiyun __func__, temp, temp2);
2781*4882a593Smuzhiyun temp = temp2; /* repeat */
2782*4882a593Smuzhiyun }
2783*4882a593Smuzhiyun /* broadcast state change to all fragments */
2784*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
2785*4882a593Smuzhiyun printk(KERN_DEBUG
2786*4882a593Smuzhiyun "%s: E1 (id=%d) newstate %x\n",
2787*4882a593Smuzhiyun __func__, hc->id, temp & 0x7);
2788*4882a593Smuzhiyun for (i = 0; i < hc->ports; i++) {
2789*4882a593Smuzhiyun dch = hc->chan[hc->dnum[i]].dch;
2790*4882a593Smuzhiyun dch->state = temp & 0x7;
2791*4882a593Smuzhiyun schedule_event(dch, FLG_PHCHANGE);
2792*4882a593Smuzhiyun }
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip))
2795*4882a593Smuzhiyun plxsd_checksync(hc, 0);
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun }
2798*4882a593Smuzhiyun if (r_irq_misc & V_TI_IRQ) {
2799*4882a593Smuzhiyun if (hc->iclock_on)
2800*4882a593Smuzhiyun mISDN_clock_update(hc->iclock, poll, NULL);
2801*4882a593Smuzhiyun handle_timer_irq(hc);
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun
2804*4882a593Smuzhiyun if (r_irq_misc & V_DTMF_IRQ)
2805*4882a593Smuzhiyun hfcmulti_dtmf(hc);
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun if (r_irq_misc & V_IRQ_PROC) {
2808*4882a593Smuzhiyun static int irq_proc_cnt;
2809*4882a593Smuzhiyun if (!irq_proc_cnt++)
2810*4882a593Smuzhiyun printk(KERN_DEBUG "%s: got V_IRQ_PROC -"
2811*4882a593Smuzhiyun " this should not happen\n", __func__);
2812*4882a593Smuzhiyun }
2813*4882a593Smuzhiyun
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun if (status & V_FR_IRQSTA) {
2816*4882a593Smuzhiyun /* FIFO IRQ */
2817*4882a593Smuzhiyun r_irq_oview = HFC_inb_nodebug(hc, R_IRQ_OVIEW);
2818*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
2819*4882a593Smuzhiyun if (r_irq_oview & (1 << i))
2820*4882a593Smuzhiyun fifo_irq(hc, i);
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun }
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun #ifdef IRQ_DEBUG
2825*4882a593Smuzhiyun irqsem = 0;
2826*4882a593Smuzhiyun #endif
2827*4882a593Smuzhiyun spin_unlock(&hc->lock);
2828*4882a593Smuzhiyun return IRQ_HANDLED;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun irq_notforus:
2831*4882a593Smuzhiyun #ifdef IRQ_DEBUG
2832*4882a593Smuzhiyun irqsem = 0;
2833*4882a593Smuzhiyun #endif
2834*4882a593Smuzhiyun spin_unlock(&hc->lock);
2835*4882a593Smuzhiyun return IRQ_NONE;
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun /*
2840*4882a593Smuzhiyun * timer callback for D-chan busy resolution. Currently no function
2841*4882a593Smuzhiyun */
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun static void
hfcmulti_dbusy_timer(struct timer_list * t)2844*4882a593Smuzhiyun hfcmulti_dbusy_timer(struct timer_list *t)
2845*4882a593Smuzhiyun {
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun /*
2850*4882a593Smuzhiyun * activate/deactivate hardware for selected channels and mode
2851*4882a593Smuzhiyun *
2852*4882a593Smuzhiyun * configure B-channel with the given protocol
2853*4882a593Smuzhiyun * ch eqals to the HFC-channel (0-31)
2854*4882a593Smuzhiyun * ch is the number of channel (0-4,4-7,8-11,12-15,16-19,20-23,24-27,28-31
2855*4882a593Smuzhiyun * for S/T, 1-31 for E1)
2856*4882a593Smuzhiyun * the hdlc interrupts will be set/unset
2857*4882a593Smuzhiyun */
2858*4882a593Smuzhiyun static int
mode_hfcmulti(struct hfc_multi * hc,int ch,int protocol,int slot_tx,int bank_tx,int slot_rx,int bank_rx)2859*4882a593Smuzhiyun mode_hfcmulti(struct hfc_multi *hc, int ch, int protocol, int slot_tx,
2860*4882a593Smuzhiyun int bank_tx, int slot_rx, int bank_rx)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun int flow_tx = 0, flow_rx = 0, routing = 0;
2863*4882a593Smuzhiyun int oslot_tx, oslot_rx;
2864*4882a593Smuzhiyun int conf;
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun if (ch < 0 || ch > 31)
2867*4882a593Smuzhiyun return -EINVAL;
2868*4882a593Smuzhiyun oslot_tx = hc->chan[ch].slot_tx;
2869*4882a593Smuzhiyun oslot_rx = hc->chan[ch].slot_rx;
2870*4882a593Smuzhiyun conf = hc->chan[ch].conf;
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2873*4882a593Smuzhiyun printk(KERN_DEBUG
2874*4882a593Smuzhiyun "%s: card %d channel %d protocol %x slot old=%d new=%d "
2875*4882a593Smuzhiyun "bank new=%d (TX) slot old=%d new=%d bank new=%d (RX)\n",
2876*4882a593Smuzhiyun __func__, hc->id, ch, protocol, oslot_tx, slot_tx,
2877*4882a593Smuzhiyun bank_tx, oslot_rx, slot_rx, bank_rx);
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun if (oslot_tx >= 0 && slot_tx != oslot_tx) {
2880*4882a593Smuzhiyun /* remove from slot */
2881*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2882*4882a593Smuzhiyun printk(KERN_DEBUG "%s: remove from slot %d (TX)\n",
2883*4882a593Smuzhiyun __func__, oslot_tx);
2884*4882a593Smuzhiyun if (hc->slot_owner[oslot_tx << 1] == ch) {
2885*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, oslot_tx << 1);
2886*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, 0);
2887*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC)
2888*4882a593Smuzhiyun HFC_outb(hc, A_CONF, 0);
2889*4882a593Smuzhiyun hc->slot_owner[oslot_tx << 1] = -1;
2890*4882a593Smuzhiyun } else {
2891*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2892*4882a593Smuzhiyun printk(KERN_DEBUG
2893*4882a593Smuzhiyun "%s: we are not owner of this tx slot "
2894*4882a593Smuzhiyun "anymore, channel %d is.\n",
2895*4882a593Smuzhiyun __func__, hc->slot_owner[oslot_tx << 1]);
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun if (oslot_rx >= 0 && slot_rx != oslot_rx) {
2900*4882a593Smuzhiyun /* remove from slot */
2901*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2902*4882a593Smuzhiyun printk(KERN_DEBUG
2903*4882a593Smuzhiyun "%s: remove from slot %d (RX)\n",
2904*4882a593Smuzhiyun __func__, oslot_rx);
2905*4882a593Smuzhiyun if (hc->slot_owner[(oslot_rx << 1) | 1] == ch) {
2906*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, (oslot_rx << 1) | V_SL_DIR);
2907*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, 0);
2908*4882a593Smuzhiyun hc->slot_owner[(oslot_rx << 1) | 1] = -1;
2909*4882a593Smuzhiyun } else {
2910*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2911*4882a593Smuzhiyun printk(KERN_DEBUG
2912*4882a593Smuzhiyun "%s: we are not owner of this rx slot "
2913*4882a593Smuzhiyun "anymore, channel %d is.\n",
2914*4882a593Smuzhiyun __func__,
2915*4882a593Smuzhiyun hc->slot_owner[(oslot_rx << 1) | 1]);
2916*4882a593Smuzhiyun }
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun if (slot_tx < 0) {
2920*4882a593Smuzhiyun flow_tx = 0x80; /* FIFO->ST */
2921*4882a593Smuzhiyun /* disable pcm slot */
2922*4882a593Smuzhiyun hc->chan[ch].slot_tx = -1;
2923*4882a593Smuzhiyun hc->chan[ch].bank_tx = 0;
2924*4882a593Smuzhiyun } else {
2925*4882a593Smuzhiyun /* set pcm slot */
2926*4882a593Smuzhiyun if (hc->chan[ch].txpending)
2927*4882a593Smuzhiyun flow_tx = 0x80; /* FIFO->ST */
2928*4882a593Smuzhiyun else
2929*4882a593Smuzhiyun flow_tx = 0xc0; /* PCM->ST */
2930*4882a593Smuzhiyun /* put on slot */
2931*4882a593Smuzhiyun routing = bank_tx ? 0xc0 : 0x80;
2932*4882a593Smuzhiyun if (conf >= 0 || bank_tx > 1)
2933*4882a593Smuzhiyun routing = 0x40; /* loop */
2934*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2935*4882a593Smuzhiyun printk(KERN_DEBUG "%s: put channel %d to slot %d bank"
2936*4882a593Smuzhiyun " %d flow %02x routing %02x conf %d (TX)\n",
2937*4882a593Smuzhiyun __func__, ch, slot_tx, bank_tx,
2938*4882a593Smuzhiyun flow_tx, routing, conf);
2939*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, slot_tx << 1);
2940*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, (ch << 1) | routing);
2941*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC)
2942*4882a593Smuzhiyun HFC_outb(hc, A_CONF,
2943*4882a593Smuzhiyun (conf < 0) ? 0 : (conf | V_CONF_SL));
2944*4882a593Smuzhiyun hc->slot_owner[slot_tx << 1] = ch;
2945*4882a593Smuzhiyun hc->chan[ch].slot_tx = slot_tx;
2946*4882a593Smuzhiyun hc->chan[ch].bank_tx = bank_tx;
2947*4882a593Smuzhiyun }
2948*4882a593Smuzhiyun if (slot_rx < 0) {
2949*4882a593Smuzhiyun /* disable pcm slot */
2950*4882a593Smuzhiyun flow_rx = 0x80; /* ST->FIFO */
2951*4882a593Smuzhiyun hc->chan[ch].slot_rx = -1;
2952*4882a593Smuzhiyun hc->chan[ch].bank_rx = 0;
2953*4882a593Smuzhiyun } else {
2954*4882a593Smuzhiyun /* set pcm slot */
2955*4882a593Smuzhiyun if (hc->chan[ch].txpending)
2956*4882a593Smuzhiyun flow_rx = 0x80; /* ST->FIFO */
2957*4882a593Smuzhiyun else
2958*4882a593Smuzhiyun flow_rx = 0xc0; /* ST->(FIFO,PCM) */
2959*4882a593Smuzhiyun /* put on slot */
2960*4882a593Smuzhiyun routing = bank_rx ? 0x80 : 0xc0; /* reversed */
2961*4882a593Smuzhiyun if (conf >= 0 || bank_rx > 1)
2962*4882a593Smuzhiyun routing = 0x40; /* loop */
2963*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
2964*4882a593Smuzhiyun printk(KERN_DEBUG "%s: put channel %d to slot %d bank"
2965*4882a593Smuzhiyun " %d flow %02x routing %02x conf %d (RX)\n",
2966*4882a593Smuzhiyun __func__, ch, slot_rx, bank_rx,
2967*4882a593Smuzhiyun flow_rx, routing, conf);
2968*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, (slot_rx << 1) | V_SL_DIR);
2969*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, (ch << 1) | V_CH_DIR | routing);
2970*4882a593Smuzhiyun hc->slot_owner[(slot_rx << 1) | 1] = ch;
2971*4882a593Smuzhiyun hc->chan[ch].slot_rx = slot_rx;
2972*4882a593Smuzhiyun hc->chan[ch].bank_rx = bank_rx;
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun switch (protocol) {
2976*4882a593Smuzhiyun case (ISDN_P_NONE):
2977*4882a593Smuzhiyun /* disable TX fifo */
2978*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, ch << 1);
2979*4882a593Smuzhiyun HFC_wait(hc);
2980*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_tx | 0x00 | V_IFF);
2981*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
2982*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, 0);
2983*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
2984*4882a593Smuzhiyun HFC_wait(hc);
2985*4882a593Smuzhiyun /* disable RX fifo */
2986*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, (ch << 1) | 1);
2987*4882a593Smuzhiyun HFC_wait(hc);
2988*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_rx | 0x00);
2989*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
2990*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, 0);
2991*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
2992*4882a593Smuzhiyun HFC_wait(hc);
2993*4882a593Smuzhiyun if (hc->chan[ch].bch && hc->ctype != HFC_TYPE_E1) {
2994*4882a593Smuzhiyun hc->hw.a_st_ctrl0[hc->chan[ch].port] &=
2995*4882a593Smuzhiyun ((ch & 0x3) == 0) ? ~V_B1_EN : ~V_B2_EN;
2996*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, hc->chan[ch].port);
2997*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
2998*4882a593Smuzhiyun udelay(1);
2999*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL0,
3000*4882a593Smuzhiyun hc->hw.a_st_ctrl0[hc->chan[ch].port]);
3001*4882a593Smuzhiyun }
3002*4882a593Smuzhiyun if (hc->chan[ch].bch) {
3003*4882a593Smuzhiyun test_and_clear_bit(FLG_HDLC, &hc->chan[ch].bch->Flags);
3004*4882a593Smuzhiyun test_and_clear_bit(FLG_TRANSPARENT,
3005*4882a593Smuzhiyun &hc->chan[ch].bch->Flags);
3006*4882a593Smuzhiyun }
3007*4882a593Smuzhiyun break;
3008*4882a593Smuzhiyun case (ISDN_P_B_RAW): /* B-channel */
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip) &&
3011*4882a593Smuzhiyun (hc->chan[ch].slot_rx < 0) &&
3012*4882a593Smuzhiyun (hc->chan[ch].slot_tx < 0)) {
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun printk(KERN_DEBUG
3015*4882a593Smuzhiyun "Setting B-channel %d to echo cancelable "
3016*4882a593Smuzhiyun "state on PCM slot %d\n", ch,
3017*4882a593Smuzhiyun ((ch / 4) * 8) + ((ch % 4) * 4) + 1);
3018*4882a593Smuzhiyun printk(KERN_DEBUG
3019*4882a593Smuzhiyun "Enabling pass through for channel\n");
3020*4882a593Smuzhiyun vpm_out(hc, ch, ((ch / 4) * 8) +
3021*4882a593Smuzhiyun ((ch % 4) * 4) + 1, 0x01);
3022*4882a593Smuzhiyun /* rx path */
3023*4882a593Smuzhiyun /* S/T -> PCM */
3024*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, (ch << 1));
3025*4882a593Smuzhiyun HFC_wait(hc);
3026*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0xc0 | V_HDLC_TRP | V_IFF);
3027*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, (((ch / 4) * 8) +
3028*4882a593Smuzhiyun ((ch % 4) * 4) + 1) << 1);
3029*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, 0x80 | (ch << 1));
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun /* PCM -> FIFO */
3032*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, 0x20 | (ch << 1) | 1);
3033*4882a593Smuzhiyun HFC_wait(hc);
3034*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0x20 | V_HDLC_TRP | V_IFF);
3035*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
3036*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, 0);
3037*4882a593Smuzhiyun if (hc->chan[ch].protocol != protocol) {
3038*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
3039*4882a593Smuzhiyun HFC_wait(hc);
3040*4882a593Smuzhiyun }
3041*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, ((((ch / 4) * 8) +
3042*4882a593Smuzhiyun ((ch % 4) * 4) + 1) << 1) | 1);
3043*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, 0x80 | 0x20 | (ch << 1) | 1);
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun /* tx path */
3046*4882a593Smuzhiyun /* PCM -> S/T */
3047*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, (ch << 1) | 1);
3048*4882a593Smuzhiyun HFC_wait(hc);
3049*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0xc0 | V_HDLC_TRP | V_IFF);
3050*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, ((((ch / 4) * 8) +
3051*4882a593Smuzhiyun ((ch % 4) * 4)) << 1) | 1);
3052*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, 0x80 | 0x40 | (ch << 1) | 1);
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun /* FIFO -> PCM */
3055*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, 0x20 | (ch << 1));
3056*4882a593Smuzhiyun HFC_wait(hc);
3057*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, 0x20 | V_HDLC_TRP | V_IFF);
3058*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
3059*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, 0);
3060*4882a593Smuzhiyun if (hc->chan[ch].protocol != protocol) {
3061*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
3062*4882a593Smuzhiyun HFC_wait(hc);
3063*4882a593Smuzhiyun }
3064*4882a593Smuzhiyun /* tx silence */
3065*4882a593Smuzhiyun HFC_outb_nodebug(hc, A_FIFO_DATA0_NOINC, hc->silence);
3066*4882a593Smuzhiyun HFC_outb(hc, R_SLOT, (((ch / 4) * 8) +
3067*4882a593Smuzhiyun ((ch % 4) * 4)) << 1);
3068*4882a593Smuzhiyun HFC_outb(hc, A_SL_CFG, 0x80 | 0x20 | (ch << 1));
3069*4882a593Smuzhiyun } else {
3070*4882a593Smuzhiyun /* enable TX fifo */
3071*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, ch << 1);
3072*4882a593Smuzhiyun HFC_wait(hc);
3073*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
3074*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_tx | 0x07 << 2 |
3075*4882a593Smuzhiyun V_HDLC_TRP | V_IFF);
3076*4882a593Smuzhiyun /* Enable FIFO, no interrupt */
3077*4882a593Smuzhiyun else
3078*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_tx | 0x00 |
3079*4882a593Smuzhiyun V_HDLC_TRP | V_IFF);
3080*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
3081*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, 0);
3082*4882a593Smuzhiyun if (hc->chan[ch].protocol != protocol) {
3083*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
3084*4882a593Smuzhiyun HFC_wait(hc);
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun /* tx silence */
3087*4882a593Smuzhiyun HFC_outb_nodebug(hc, A_FIFO_DATA0_NOINC, hc->silence);
3088*4882a593Smuzhiyun /* enable RX fifo */
3089*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, (ch << 1) | 1);
3090*4882a593Smuzhiyun HFC_wait(hc);
3091*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
3092*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_rx | 0x07 << 2 |
3093*4882a593Smuzhiyun V_HDLC_TRP);
3094*4882a593Smuzhiyun /* Enable FIFO, no interrupt*/
3095*4882a593Smuzhiyun else
3096*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_rx | 0x00 |
3097*4882a593Smuzhiyun V_HDLC_TRP);
3098*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
3099*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, 0);
3100*4882a593Smuzhiyun if (hc->chan[ch].protocol != protocol) {
3101*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
3102*4882a593Smuzhiyun HFC_wait(hc);
3103*4882a593Smuzhiyun }
3104*4882a593Smuzhiyun }
3105*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1) {
3106*4882a593Smuzhiyun hc->hw.a_st_ctrl0[hc->chan[ch].port] |=
3107*4882a593Smuzhiyun ((ch & 0x3) == 0) ? V_B1_EN : V_B2_EN;
3108*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, hc->chan[ch].port);
3109*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3110*4882a593Smuzhiyun udelay(1);
3111*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL0,
3112*4882a593Smuzhiyun hc->hw.a_st_ctrl0[hc->chan[ch].port]);
3113*4882a593Smuzhiyun }
3114*4882a593Smuzhiyun if (hc->chan[ch].bch)
3115*4882a593Smuzhiyun test_and_set_bit(FLG_TRANSPARENT,
3116*4882a593Smuzhiyun &hc->chan[ch].bch->Flags);
3117*4882a593Smuzhiyun break;
3118*4882a593Smuzhiyun case (ISDN_P_B_HDLC): /* B-channel */
3119*4882a593Smuzhiyun case (ISDN_P_TE_S0): /* D-channel */
3120*4882a593Smuzhiyun case (ISDN_P_NT_S0):
3121*4882a593Smuzhiyun case (ISDN_P_TE_E1):
3122*4882a593Smuzhiyun case (ISDN_P_NT_E1):
3123*4882a593Smuzhiyun /* enable TX fifo */
3124*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, ch << 1);
3125*4882a593Smuzhiyun HFC_wait(hc);
3126*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1 || hc->chan[ch].bch) {
3127*4882a593Smuzhiyun /* E1 or B-channel */
3128*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_tx | 0x04);
3129*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0);
3130*4882a593Smuzhiyun } else {
3131*4882a593Smuzhiyun /* D-Channel without HDLC fill flags */
3132*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_tx | 0x04 | V_IFF);
3133*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 2);
3134*4882a593Smuzhiyun }
3135*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, V_IRQ);
3136*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
3137*4882a593Smuzhiyun HFC_wait(hc);
3138*4882a593Smuzhiyun /* enable RX fifo */
3139*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, (ch << 1) | 1);
3140*4882a593Smuzhiyun HFC_wait(hc);
3141*4882a593Smuzhiyun HFC_outb(hc, A_CON_HDLC, flow_rx | 0x04);
3142*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1 || hc->chan[ch].bch)
3143*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 0); /* full 8 bits */
3144*4882a593Smuzhiyun else
3145*4882a593Smuzhiyun HFC_outb(hc, A_SUBCH_CFG, 2); /* 2 bits dchannel */
3146*4882a593Smuzhiyun HFC_outb(hc, A_IRQ_MSK, V_IRQ);
3147*4882a593Smuzhiyun HFC_outb(hc, R_INC_RES_FIFO, V_RES_F);
3148*4882a593Smuzhiyun HFC_wait(hc);
3149*4882a593Smuzhiyun if (hc->chan[ch].bch) {
3150*4882a593Smuzhiyun test_and_set_bit(FLG_HDLC, &hc->chan[ch].bch->Flags);
3151*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1) {
3152*4882a593Smuzhiyun hc->hw.a_st_ctrl0[hc->chan[ch].port] |=
3153*4882a593Smuzhiyun ((ch & 0x3) == 0) ? V_B1_EN : V_B2_EN;
3154*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, hc->chan[ch].port);
3155*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3156*4882a593Smuzhiyun udelay(1);
3157*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL0,
3158*4882a593Smuzhiyun hc->hw.a_st_ctrl0[hc->chan[ch].port]);
3159*4882a593Smuzhiyun }
3160*4882a593Smuzhiyun }
3161*4882a593Smuzhiyun break;
3162*4882a593Smuzhiyun default:
3163*4882a593Smuzhiyun printk(KERN_DEBUG "%s: protocol not known %x\n",
3164*4882a593Smuzhiyun __func__, protocol);
3165*4882a593Smuzhiyun hc->chan[ch].protocol = ISDN_P_NONE;
3166*4882a593Smuzhiyun return -ENOPROTOOPT;
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun hc->chan[ch].protocol = protocol;
3169*4882a593Smuzhiyun return 0;
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun /*
3174*4882a593Smuzhiyun * connect/disconnect PCM
3175*4882a593Smuzhiyun */
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun static void
hfcmulti_pcm(struct hfc_multi * hc,int ch,int slot_tx,int bank_tx,int slot_rx,int bank_rx)3178*4882a593Smuzhiyun hfcmulti_pcm(struct hfc_multi *hc, int ch, int slot_tx, int bank_tx,
3179*4882a593Smuzhiyun int slot_rx, int bank_rx)
3180*4882a593Smuzhiyun {
3181*4882a593Smuzhiyun if (slot_tx < 0 || slot_rx < 0 || bank_tx < 0 || bank_rx < 0) {
3182*4882a593Smuzhiyun /* disable PCM */
3183*4882a593Smuzhiyun mode_hfcmulti(hc, ch, hc->chan[ch].protocol, -1, 0, -1, 0);
3184*4882a593Smuzhiyun return;
3185*4882a593Smuzhiyun }
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun /* enable pcm */
3188*4882a593Smuzhiyun mode_hfcmulti(hc, ch, hc->chan[ch].protocol, slot_tx, bank_tx,
3189*4882a593Smuzhiyun slot_rx, bank_rx);
3190*4882a593Smuzhiyun }
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun /*
3193*4882a593Smuzhiyun * set/disable conference
3194*4882a593Smuzhiyun */
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun static void
hfcmulti_conf(struct hfc_multi * hc,int ch,int num)3197*4882a593Smuzhiyun hfcmulti_conf(struct hfc_multi *hc, int ch, int num)
3198*4882a593Smuzhiyun {
3199*4882a593Smuzhiyun if (num >= 0 && num <= 7)
3200*4882a593Smuzhiyun hc->chan[ch].conf = num;
3201*4882a593Smuzhiyun else
3202*4882a593Smuzhiyun hc->chan[ch].conf = -1;
3203*4882a593Smuzhiyun mode_hfcmulti(hc, ch, hc->chan[ch].protocol, hc->chan[ch].slot_tx,
3204*4882a593Smuzhiyun hc->chan[ch].bank_tx, hc->chan[ch].slot_rx,
3205*4882a593Smuzhiyun hc->chan[ch].bank_rx);
3206*4882a593Smuzhiyun }
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun
3209*4882a593Smuzhiyun /*
3210*4882a593Smuzhiyun * set/disable sample loop
3211*4882a593Smuzhiyun */
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun /* NOTE: this function is experimental and therefore disabled */
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun /*
3216*4882a593Smuzhiyun * Layer 1 callback function
3217*4882a593Smuzhiyun */
3218*4882a593Smuzhiyun static int
hfcm_l1callback(struct dchannel * dch,u_int cmd)3219*4882a593Smuzhiyun hfcm_l1callback(struct dchannel *dch, u_int cmd)
3220*4882a593Smuzhiyun {
3221*4882a593Smuzhiyun struct hfc_multi *hc = dch->hw;
3222*4882a593Smuzhiyun u_long flags;
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun switch (cmd) {
3225*4882a593Smuzhiyun case INFO3_P8:
3226*4882a593Smuzhiyun case INFO3_P10:
3227*4882a593Smuzhiyun break;
3228*4882a593Smuzhiyun case HW_RESET_REQ:
3229*4882a593Smuzhiyun /* start activation */
3230*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3231*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3232*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3233*4882a593Smuzhiyun printk(KERN_DEBUG
3234*4882a593Smuzhiyun "%s: HW_RESET_REQ no BRI\n",
3235*4882a593Smuzhiyun __func__);
3236*4882a593Smuzhiyun } else {
3237*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, hc->chan[dch->slot].port);
3238*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3239*4882a593Smuzhiyun udelay(1);
3240*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, V_ST_LD_STA | 3); /* F3 */
3241*4882a593Smuzhiyun udelay(6); /* wait at least 5,21us */
3242*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 3);
3243*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 3 | (V_ST_ACT * 3));
3244*4882a593Smuzhiyun /* activate */
3245*4882a593Smuzhiyun }
3246*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3247*4882a593Smuzhiyun l1_event(dch->l1, HW_POWERUP_IND);
3248*4882a593Smuzhiyun break;
3249*4882a593Smuzhiyun case HW_DEACT_REQ:
3250*4882a593Smuzhiyun /* start deactivation */
3251*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3252*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3253*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3254*4882a593Smuzhiyun printk(KERN_DEBUG
3255*4882a593Smuzhiyun "%s: HW_DEACT_REQ no BRI\n",
3256*4882a593Smuzhiyun __func__);
3257*4882a593Smuzhiyun } else {
3258*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, hc->chan[dch->slot].port);
3259*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3260*4882a593Smuzhiyun udelay(1);
3261*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, V_ST_ACT * 2);
3262*4882a593Smuzhiyun /* deactivate */
3263*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
3264*4882a593Smuzhiyun hc->syncronized &=
3265*4882a593Smuzhiyun ~(1 << hc->chan[dch->slot].port);
3266*4882a593Smuzhiyun plxsd_checksync(hc, 0);
3267*4882a593Smuzhiyun }
3268*4882a593Smuzhiyun }
3269*4882a593Smuzhiyun skb_queue_purge(&dch->squeue);
3270*4882a593Smuzhiyun if (dch->tx_skb) {
3271*4882a593Smuzhiyun dev_kfree_skb(dch->tx_skb);
3272*4882a593Smuzhiyun dch->tx_skb = NULL;
3273*4882a593Smuzhiyun }
3274*4882a593Smuzhiyun dch->tx_idx = 0;
3275*4882a593Smuzhiyun if (dch->rx_skb) {
3276*4882a593Smuzhiyun dev_kfree_skb(dch->rx_skb);
3277*4882a593Smuzhiyun dch->rx_skb = NULL;
3278*4882a593Smuzhiyun }
3279*4882a593Smuzhiyun test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
3280*4882a593Smuzhiyun if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
3281*4882a593Smuzhiyun del_timer(&dch->timer);
3282*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3283*4882a593Smuzhiyun break;
3284*4882a593Smuzhiyun case HW_POWERUP_REQ:
3285*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3286*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3287*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3288*4882a593Smuzhiyun printk(KERN_DEBUG
3289*4882a593Smuzhiyun "%s: HW_POWERUP_REQ no BRI\n",
3290*4882a593Smuzhiyun __func__);
3291*4882a593Smuzhiyun } else {
3292*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, hc->chan[dch->slot].port);
3293*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3294*4882a593Smuzhiyun udelay(1);
3295*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 3 | 0x10); /* activate */
3296*4882a593Smuzhiyun udelay(6); /* wait at least 5,21us */
3297*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 3); /* activate */
3298*4882a593Smuzhiyun }
3299*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3300*4882a593Smuzhiyun break;
3301*4882a593Smuzhiyun case PH_ACTIVATE_IND:
3302*4882a593Smuzhiyun test_and_set_bit(FLG_ACTIVE, &dch->Flags);
3303*4882a593Smuzhiyun _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
3304*4882a593Smuzhiyun GFP_ATOMIC);
3305*4882a593Smuzhiyun break;
3306*4882a593Smuzhiyun case PH_DEACTIVATE_IND:
3307*4882a593Smuzhiyun test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
3308*4882a593Smuzhiyun _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
3309*4882a593Smuzhiyun GFP_ATOMIC);
3310*4882a593Smuzhiyun break;
3311*4882a593Smuzhiyun default:
3312*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
3313*4882a593Smuzhiyun printk(KERN_DEBUG "%s: unknown command %x\n",
3314*4882a593Smuzhiyun __func__, cmd);
3315*4882a593Smuzhiyun return -1;
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun return 0;
3318*4882a593Smuzhiyun }
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun /*
3321*4882a593Smuzhiyun * Layer2 -> Layer 1 Transfer
3322*4882a593Smuzhiyun */
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun static int
handle_dmsg(struct mISDNchannel * ch,struct sk_buff * skb)3325*4882a593Smuzhiyun handle_dmsg(struct mISDNchannel *ch, struct sk_buff *skb)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
3328*4882a593Smuzhiyun struct dchannel *dch = container_of(dev, struct dchannel, dev);
3329*4882a593Smuzhiyun struct hfc_multi *hc = dch->hw;
3330*4882a593Smuzhiyun struct mISDNhead *hh = mISDN_HEAD_P(skb);
3331*4882a593Smuzhiyun int ret = -EINVAL;
3332*4882a593Smuzhiyun unsigned int id;
3333*4882a593Smuzhiyun u_long flags;
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun switch (hh->prim) {
3336*4882a593Smuzhiyun case PH_DATA_REQ:
3337*4882a593Smuzhiyun if (skb->len < 1)
3338*4882a593Smuzhiyun break;
3339*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3340*4882a593Smuzhiyun ret = dchannel_senddata(dch, skb);
3341*4882a593Smuzhiyun if (ret > 0) { /* direct TX */
3342*4882a593Smuzhiyun id = hh->id; /* skb can be freed */
3343*4882a593Smuzhiyun hfcmulti_tx(hc, dch->slot);
3344*4882a593Smuzhiyun ret = 0;
3345*4882a593Smuzhiyun /* start fifo */
3346*4882a593Smuzhiyun HFC_outb(hc, R_FIFO, 0);
3347*4882a593Smuzhiyun HFC_wait(hc);
3348*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3349*4882a593Smuzhiyun queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
3350*4882a593Smuzhiyun } else
3351*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3352*4882a593Smuzhiyun return ret;
3353*4882a593Smuzhiyun case PH_ACTIVATE_REQ:
3354*4882a593Smuzhiyun if (dch->dev.D.protocol != ISDN_P_TE_S0) {
3355*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3356*4882a593Smuzhiyun ret = 0;
3357*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3358*4882a593Smuzhiyun printk(KERN_DEBUG
3359*4882a593Smuzhiyun "%s: PH_ACTIVATE port %d (0..%d)\n",
3360*4882a593Smuzhiyun __func__, hc->chan[dch->slot].port,
3361*4882a593Smuzhiyun hc->ports - 1);
3362*4882a593Smuzhiyun /* start activation */
3363*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3364*4882a593Smuzhiyun ph_state_change(dch);
3365*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
3366*4882a593Smuzhiyun printk(KERN_DEBUG
3367*4882a593Smuzhiyun "%s: E1 report state %x \n",
3368*4882a593Smuzhiyun __func__, dch->state);
3369*4882a593Smuzhiyun } else {
3370*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL,
3371*4882a593Smuzhiyun hc->chan[dch->slot].port);
3372*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3373*4882a593Smuzhiyun udelay(1);
3374*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, V_ST_LD_STA | 1);
3375*4882a593Smuzhiyun /* G1 */
3376*4882a593Smuzhiyun udelay(6); /* wait at least 5,21us */
3377*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 1);
3378*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 1 |
3379*4882a593Smuzhiyun (V_ST_ACT * 3)); /* activate */
3380*4882a593Smuzhiyun dch->state = 1;
3381*4882a593Smuzhiyun }
3382*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3383*4882a593Smuzhiyun } else
3384*4882a593Smuzhiyun ret = l1_event(dch->l1, hh->prim);
3385*4882a593Smuzhiyun break;
3386*4882a593Smuzhiyun case PH_DEACTIVATE_REQ:
3387*4882a593Smuzhiyun test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
3388*4882a593Smuzhiyun if (dch->dev.D.protocol != ISDN_P_TE_S0) {
3389*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3390*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3391*4882a593Smuzhiyun printk(KERN_DEBUG
3392*4882a593Smuzhiyun "%s: PH_DEACTIVATE port %d (0..%d)\n",
3393*4882a593Smuzhiyun __func__, hc->chan[dch->slot].port,
3394*4882a593Smuzhiyun hc->ports - 1);
3395*4882a593Smuzhiyun /* start deactivation */
3396*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3397*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3398*4882a593Smuzhiyun printk(KERN_DEBUG
3399*4882a593Smuzhiyun "%s: PH_DEACTIVATE no BRI\n",
3400*4882a593Smuzhiyun __func__);
3401*4882a593Smuzhiyun } else {
3402*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL,
3403*4882a593Smuzhiyun hc->chan[dch->slot].port);
3404*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3405*4882a593Smuzhiyun udelay(1);
3406*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, V_ST_ACT * 2);
3407*4882a593Smuzhiyun /* deactivate */
3408*4882a593Smuzhiyun dch->state = 1;
3409*4882a593Smuzhiyun }
3410*4882a593Smuzhiyun skb_queue_purge(&dch->squeue);
3411*4882a593Smuzhiyun if (dch->tx_skb) {
3412*4882a593Smuzhiyun dev_kfree_skb(dch->tx_skb);
3413*4882a593Smuzhiyun dch->tx_skb = NULL;
3414*4882a593Smuzhiyun }
3415*4882a593Smuzhiyun dch->tx_idx = 0;
3416*4882a593Smuzhiyun if (dch->rx_skb) {
3417*4882a593Smuzhiyun dev_kfree_skb(dch->rx_skb);
3418*4882a593Smuzhiyun dch->rx_skb = NULL;
3419*4882a593Smuzhiyun }
3420*4882a593Smuzhiyun test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
3421*4882a593Smuzhiyun if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
3422*4882a593Smuzhiyun del_timer(&dch->timer);
3423*4882a593Smuzhiyun #ifdef FIXME
3424*4882a593Smuzhiyun if (test_and_clear_bit(FLG_L1_BUSY, &dch->Flags))
3425*4882a593Smuzhiyun dchannel_sched_event(&hc->dch, D_CLEARBUSY);
3426*4882a593Smuzhiyun #endif
3427*4882a593Smuzhiyun ret = 0;
3428*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3429*4882a593Smuzhiyun } else
3430*4882a593Smuzhiyun ret = l1_event(dch->l1, hh->prim);
3431*4882a593Smuzhiyun break;
3432*4882a593Smuzhiyun }
3433*4882a593Smuzhiyun if (!ret)
3434*4882a593Smuzhiyun dev_kfree_skb(skb);
3435*4882a593Smuzhiyun return ret;
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun static void
deactivate_bchannel(struct bchannel * bch)3439*4882a593Smuzhiyun deactivate_bchannel(struct bchannel *bch)
3440*4882a593Smuzhiyun {
3441*4882a593Smuzhiyun struct hfc_multi *hc = bch->hw;
3442*4882a593Smuzhiyun u_long flags;
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3445*4882a593Smuzhiyun mISDN_clear_bchannel(bch);
3446*4882a593Smuzhiyun hc->chan[bch->slot].coeff_count = 0;
3447*4882a593Smuzhiyun hc->chan[bch->slot].rx_off = 0;
3448*4882a593Smuzhiyun hc->chan[bch->slot].conf = -1;
3449*4882a593Smuzhiyun mode_hfcmulti(hc, bch->slot, ISDN_P_NONE, -1, 0, -1, 0);
3450*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3451*4882a593Smuzhiyun }
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun static int
handle_bmsg(struct mISDNchannel * ch,struct sk_buff * skb)3454*4882a593Smuzhiyun handle_bmsg(struct mISDNchannel *ch, struct sk_buff *skb)
3455*4882a593Smuzhiyun {
3456*4882a593Smuzhiyun struct bchannel *bch = container_of(ch, struct bchannel, ch);
3457*4882a593Smuzhiyun struct hfc_multi *hc = bch->hw;
3458*4882a593Smuzhiyun int ret = -EINVAL;
3459*4882a593Smuzhiyun struct mISDNhead *hh = mISDN_HEAD_P(skb);
3460*4882a593Smuzhiyun unsigned long flags;
3461*4882a593Smuzhiyun
3462*4882a593Smuzhiyun switch (hh->prim) {
3463*4882a593Smuzhiyun case PH_DATA_REQ:
3464*4882a593Smuzhiyun if (!skb->len)
3465*4882a593Smuzhiyun break;
3466*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3467*4882a593Smuzhiyun ret = bchannel_senddata(bch, skb);
3468*4882a593Smuzhiyun if (ret > 0) { /* direct TX */
3469*4882a593Smuzhiyun hfcmulti_tx(hc, bch->slot);
3470*4882a593Smuzhiyun ret = 0;
3471*4882a593Smuzhiyun /* start fifo */
3472*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, 0);
3473*4882a593Smuzhiyun HFC_wait_nodebug(hc);
3474*4882a593Smuzhiyun }
3475*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3476*4882a593Smuzhiyun return ret;
3477*4882a593Smuzhiyun case PH_ACTIVATE_REQ:
3478*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3479*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PH_ACTIVATE ch %d (0..32)\n",
3480*4882a593Smuzhiyun __func__, bch->slot);
3481*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3482*4882a593Smuzhiyun /* activate B-channel if not already activated */
3483*4882a593Smuzhiyun if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags)) {
3484*4882a593Smuzhiyun hc->chan[bch->slot].txpending = 0;
3485*4882a593Smuzhiyun ret = mode_hfcmulti(hc, bch->slot,
3486*4882a593Smuzhiyun ch->protocol,
3487*4882a593Smuzhiyun hc->chan[bch->slot].slot_tx,
3488*4882a593Smuzhiyun hc->chan[bch->slot].bank_tx,
3489*4882a593Smuzhiyun hc->chan[bch->slot].slot_rx,
3490*4882a593Smuzhiyun hc->chan[bch->slot].bank_rx);
3491*4882a593Smuzhiyun if (!ret) {
3492*4882a593Smuzhiyun if (ch->protocol == ISDN_P_B_RAW && !hc->dtmf
3493*4882a593Smuzhiyun && test_bit(HFC_CHIP_DTMF, &hc->chip)) {
3494*4882a593Smuzhiyun /* start decoder */
3495*4882a593Smuzhiyun hc->dtmf = 1;
3496*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_DTMF)
3497*4882a593Smuzhiyun printk(KERN_DEBUG
3498*4882a593Smuzhiyun "%s: start dtmf decoder\n",
3499*4882a593Smuzhiyun __func__);
3500*4882a593Smuzhiyun HFC_outb(hc, R_DTMF, hc->hw.r_dtmf |
3501*4882a593Smuzhiyun V_RST_DTMF);
3502*4882a593Smuzhiyun }
3503*4882a593Smuzhiyun }
3504*4882a593Smuzhiyun } else
3505*4882a593Smuzhiyun ret = 0;
3506*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3507*4882a593Smuzhiyun if (!ret)
3508*4882a593Smuzhiyun _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0, NULL,
3509*4882a593Smuzhiyun GFP_KERNEL);
3510*4882a593Smuzhiyun break;
3511*4882a593Smuzhiyun case PH_CONTROL_REQ:
3512*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3513*4882a593Smuzhiyun switch (hh->id) {
3514*4882a593Smuzhiyun case HFC_SPL_LOOP_ON: /* set sample loop */
3515*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3516*4882a593Smuzhiyun printk(KERN_DEBUG
3517*4882a593Smuzhiyun "%s: HFC_SPL_LOOP_ON (len = %d)\n",
3518*4882a593Smuzhiyun __func__, skb->len);
3519*4882a593Smuzhiyun ret = 0;
3520*4882a593Smuzhiyun break;
3521*4882a593Smuzhiyun case HFC_SPL_LOOP_OFF: /* set silence */
3522*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3523*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HFC_SPL_LOOP_OFF\n",
3524*4882a593Smuzhiyun __func__);
3525*4882a593Smuzhiyun ret = 0;
3526*4882a593Smuzhiyun break;
3527*4882a593Smuzhiyun default:
3528*4882a593Smuzhiyun printk(KERN_ERR
3529*4882a593Smuzhiyun "%s: unknown PH_CONTROL_REQ info %x\n",
3530*4882a593Smuzhiyun __func__, hh->id);
3531*4882a593Smuzhiyun ret = -EINVAL;
3532*4882a593Smuzhiyun }
3533*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3534*4882a593Smuzhiyun break;
3535*4882a593Smuzhiyun case PH_DEACTIVATE_REQ:
3536*4882a593Smuzhiyun deactivate_bchannel(bch); /* locked there */
3537*4882a593Smuzhiyun _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0, NULL,
3538*4882a593Smuzhiyun GFP_KERNEL);
3539*4882a593Smuzhiyun ret = 0;
3540*4882a593Smuzhiyun break;
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun if (!ret)
3543*4882a593Smuzhiyun dev_kfree_skb(skb);
3544*4882a593Smuzhiyun return ret;
3545*4882a593Smuzhiyun }
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun /*
3548*4882a593Smuzhiyun * bchannel control function
3549*4882a593Smuzhiyun */
3550*4882a593Smuzhiyun static int
channel_bctrl(struct bchannel * bch,struct mISDN_ctrl_req * cq)3551*4882a593Smuzhiyun channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
3552*4882a593Smuzhiyun {
3553*4882a593Smuzhiyun int ret = 0;
3554*4882a593Smuzhiyun struct dsp_features *features =
3555*4882a593Smuzhiyun (struct dsp_features *)(*((u_long *)&cq->p1));
3556*4882a593Smuzhiyun struct hfc_multi *hc = bch->hw;
3557*4882a593Smuzhiyun int slot_tx;
3558*4882a593Smuzhiyun int bank_tx;
3559*4882a593Smuzhiyun int slot_rx;
3560*4882a593Smuzhiyun int bank_rx;
3561*4882a593Smuzhiyun int num;
3562*4882a593Smuzhiyun
3563*4882a593Smuzhiyun switch (cq->op) {
3564*4882a593Smuzhiyun case MISDN_CTRL_GETOP:
3565*4882a593Smuzhiyun ret = mISDN_ctrl_bchannel(bch, cq);
3566*4882a593Smuzhiyun cq->op |= MISDN_CTRL_HFC_OP | MISDN_CTRL_HW_FEATURES_OP;
3567*4882a593Smuzhiyun break;
3568*4882a593Smuzhiyun case MISDN_CTRL_RX_OFF: /* turn off / on rx stream */
3569*4882a593Smuzhiyun ret = mISDN_ctrl_bchannel(bch, cq);
3570*4882a593Smuzhiyun hc->chan[bch->slot].rx_off = !!cq->p1;
3571*4882a593Smuzhiyun if (!hc->chan[bch->slot].rx_off) {
3572*4882a593Smuzhiyun /* reset fifo on rx on */
3573*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO, (bch->slot << 1) | 1);
3574*4882a593Smuzhiyun HFC_wait_nodebug(hc);
3575*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_INC_RES_FIFO, V_RES_F);
3576*4882a593Smuzhiyun HFC_wait_nodebug(hc);
3577*4882a593Smuzhiyun }
3578*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3579*4882a593Smuzhiyun printk(KERN_DEBUG "%s: RX_OFF request (nr=%d off=%d)\n",
3580*4882a593Smuzhiyun __func__, bch->nr, hc->chan[bch->slot].rx_off);
3581*4882a593Smuzhiyun break;
3582*4882a593Smuzhiyun case MISDN_CTRL_FILL_EMPTY:
3583*4882a593Smuzhiyun ret = mISDN_ctrl_bchannel(bch, cq);
3584*4882a593Smuzhiyun hc->silence = bch->fill[0];
3585*4882a593Smuzhiyun memset(hc->silence_data, hc->silence, sizeof(hc->silence_data));
3586*4882a593Smuzhiyun break;
3587*4882a593Smuzhiyun case MISDN_CTRL_HW_FEATURES: /* fill features structure */
3588*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3589*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HW_FEATURE request\n",
3590*4882a593Smuzhiyun __func__);
3591*4882a593Smuzhiyun /* create confirm */
3592*4882a593Smuzhiyun features->hfc_id = hc->id;
3593*4882a593Smuzhiyun if (test_bit(HFC_CHIP_DTMF, &hc->chip))
3594*4882a593Smuzhiyun features->hfc_dtmf = 1;
3595*4882a593Smuzhiyun if (test_bit(HFC_CHIP_CONF, &hc->chip))
3596*4882a593Smuzhiyun features->hfc_conf = 1;
3597*4882a593Smuzhiyun features->hfc_loops = 0;
3598*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip)) {
3599*4882a593Smuzhiyun features->hfc_echocanhw = 1;
3600*4882a593Smuzhiyun } else {
3601*4882a593Smuzhiyun features->pcm_id = hc->pcm;
3602*4882a593Smuzhiyun features->pcm_slots = hc->slots;
3603*4882a593Smuzhiyun features->pcm_banks = 2;
3604*4882a593Smuzhiyun }
3605*4882a593Smuzhiyun break;
3606*4882a593Smuzhiyun case MISDN_CTRL_HFC_PCM_CONN: /* connect to pcm timeslot (0..N) */
3607*4882a593Smuzhiyun slot_tx = cq->p1 & 0xff;
3608*4882a593Smuzhiyun bank_tx = cq->p1 >> 8;
3609*4882a593Smuzhiyun slot_rx = cq->p2 & 0xff;
3610*4882a593Smuzhiyun bank_rx = cq->p2 >> 8;
3611*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3612*4882a593Smuzhiyun printk(KERN_DEBUG
3613*4882a593Smuzhiyun "%s: HFC_PCM_CONN slot %d bank %d (TX) "
3614*4882a593Smuzhiyun "slot %d bank %d (RX)\n",
3615*4882a593Smuzhiyun __func__, slot_tx, bank_tx,
3616*4882a593Smuzhiyun slot_rx, bank_rx);
3617*4882a593Smuzhiyun if (slot_tx < hc->slots && bank_tx <= 2 &&
3618*4882a593Smuzhiyun slot_rx < hc->slots && bank_rx <= 2)
3619*4882a593Smuzhiyun hfcmulti_pcm(hc, bch->slot,
3620*4882a593Smuzhiyun slot_tx, bank_tx, slot_rx, bank_rx);
3621*4882a593Smuzhiyun else {
3622*4882a593Smuzhiyun printk(KERN_WARNING
3623*4882a593Smuzhiyun "%s: HFC_PCM_CONN slot %d bank %d (TX) "
3624*4882a593Smuzhiyun "slot %d bank %d (RX) out of range\n",
3625*4882a593Smuzhiyun __func__, slot_tx, bank_tx,
3626*4882a593Smuzhiyun slot_rx, bank_rx);
3627*4882a593Smuzhiyun ret = -EINVAL;
3628*4882a593Smuzhiyun }
3629*4882a593Smuzhiyun break;
3630*4882a593Smuzhiyun case MISDN_CTRL_HFC_PCM_DISC: /* release interface from pcm timeslot */
3631*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3632*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HFC_PCM_DISC\n",
3633*4882a593Smuzhiyun __func__);
3634*4882a593Smuzhiyun hfcmulti_pcm(hc, bch->slot, -1, 0, -1, 0);
3635*4882a593Smuzhiyun break;
3636*4882a593Smuzhiyun case MISDN_CTRL_HFC_CONF_JOIN: /* join conference (0..7) */
3637*4882a593Smuzhiyun num = cq->p1 & 0xff;
3638*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3639*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HFC_CONF_JOIN conf %d\n",
3640*4882a593Smuzhiyun __func__, num);
3641*4882a593Smuzhiyun if (num <= 7)
3642*4882a593Smuzhiyun hfcmulti_conf(hc, bch->slot, num);
3643*4882a593Smuzhiyun else {
3644*4882a593Smuzhiyun printk(KERN_WARNING
3645*4882a593Smuzhiyun "%s: HW_CONF_JOIN conf %d out of range\n",
3646*4882a593Smuzhiyun __func__, num);
3647*4882a593Smuzhiyun ret = -EINVAL;
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun break;
3650*4882a593Smuzhiyun case MISDN_CTRL_HFC_CONF_SPLIT: /* split conference */
3651*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3652*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HFC_CONF_SPLIT\n", __func__);
3653*4882a593Smuzhiyun hfcmulti_conf(hc, bch->slot, -1);
3654*4882a593Smuzhiyun break;
3655*4882a593Smuzhiyun case MISDN_CTRL_HFC_ECHOCAN_ON:
3656*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3657*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HFC_ECHOCAN_ON\n", __func__);
3658*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip))
3659*4882a593Smuzhiyun vpm_echocan_on(hc, bch->slot, cq->p1);
3660*4882a593Smuzhiyun else
3661*4882a593Smuzhiyun ret = -EINVAL;
3662*4882a593Smuzhiyun break;
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun case MISDN_CTRL_HFC_ECHOCAN_OFF:
3665*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
3666*4882a593Smuzhiyun printk(KERN_DEBUG "%s: HFC_ECHOCAN_OFF\n",
3667*4882a593Smuzhiyun __func__);
3668*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip))
3669*4882a593Smuzhiyun vpm_echocan_off(hc, bch->slot);
3670*4882a593Smuzhiyun else
3671*4882a593Smuzhiyun ret = -EINVAL;
3672*4882a593Smuzhiyun break;
3673*4882a593Smuzhiyun default:
3674*4882a593Smuzhiyun ret = mISDN_ctrl_bchannel(bch, cq);
3675*4882a593Smuzhiyun break;
3676*4882a593Smuzhiyun }
3677*4882a593Smuzhiyun return ret;
3678*4882a593Smuzhiyun }
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun static int
hfcm_bctrl(struct mISDNchannel * ch,u_int cmd,void * arg)3681*4882a593Smuzhiyun hfcm_bctrl(struct mISDNchannel *ch, u_int cmd, void *arg)
3682*4882a593Smuzhiyun {
3683*4882a593Smuzhiyun struct bchannel *bch = container_of(ch, struct bchannel, ch);
3684*4882a593Smuzhiyun struct hfc_multi *hc = bch->hw;
3685*4882a593Smuzhiyun int err = -EINVAL;
3686*4882a593Smuzhiyun u_long flags;
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun if (bch->debug & DEBUG_HW)
3689*4882a593Smuzhiyun printk(KERN_DEBUG "%s: cmd:%x %p\n",
3690*4882a593Smuzhiyun __func__, cmd, arg);
3691*4882a593Smuzhiyun switch (cmd) {
3692*4882a593Smuzhiyun case CLOSE_CHANNEL:
3693*4882a593Smuzhiyun test_and_clear_bit(FLG_OPEN, &bch->Flags);
3694*4882a593Smuzhiyun deactivate_bchannel(bch); /* locked there */
3695*4882a593Smuzhiyun ch->protocol = ISDN_P_NONE;
3696*4882a593Smuzhiyun ch->peer = NULL;
3697*4882a593Smuzhiyun module_put(THIS_MODULE);
3698*4882a593Smuzhiyun err = 0;
3699*4882a593Smuzhiyun break;
3700*4882a593Smuzhiyun case CONTROL_CHANNEL:
3701*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
3702*4882a593Smuzhiyun err = channel_bctrl(bch, arg);
3703*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
3704*4882a593Smuzhiyun break;
3705*4882a593Smuzhiyun default:
3706*4882a593Smuzhiyun printk(KERN_WARNING "%s: unknown prim(%x)\n",
3707*4882a593Smuzhiyun __func__, cmd);
3708*4882a593Smuzhiyun }
3709*4882a593Smuzhiyun return err;
3710*4882a593Smuzhiyun }
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun /*
3713*4882a593Smuzhiyun * handle D-channel events
3714*4882a593Smuzhiyun *
3715*4882a593Smuzhiyun * handle state change event
3716*4882a593Smuzhiyun */
3717*4882a593Smuzhiyun static void
ph_state_change(struct dchannel * dch)3718*4882a593Smuzhiyun ph_state_change(struct dchannel *dch)
3719*4882a593Smuzhiyun {
3720*4882a593Smuzhiyun struct hfc_multi *hc;
3721*4882a593Smuzhiyun int ch, i;
3722*4882a593Smuzhiyun
3723*4882a593Smuzhiyun if (!dch) {
3724*4882a593Smuzhiyun printk(KERN_WARNING "%s: ERROR given dch is NULL\n", __func__);
3725*4882a593Smuzhiyun return;
3726*4882a593Smuzhiyun }
3727*4882a593Smuzhiyun hc = dch->hw;
3728*4882a593Smuzhiyun ch = dch->slot;
3729*4882a593Smuzhiyun
3730*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3731*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_TE_E1) {
3732*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
3733*4882a593Smuzhiyun printk(KERN_DEBUG
3734*4882a593Smuzhiyun "%s: E1 TE (id=%d) newstate %x\n",
3735*4882a593Smuzhiyun __func__, hc->id, dch->state);
3736*4882a593Smuzhiyun } else {
3737*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
3738*4882a593Smuzhiyun printk(KERN_DEBUG
3739*4882a593Smuzhiyun "%s: E1 NT (id=%d) newstate %x\n",
3740*4882a593Smuzhiyun __func__, hc->id, dch->state);
3741*4882a593Smuzhiyun }
3742*4882a593Smuzhiyun switch (dch->state) {
3743*4882a593Smuzhiyun case (1):
3744*4882a593Smuzhiyun if (hc->e1_state != 1) {
3745*4882a593Smuzhiyun for (i = 1; i <= 31; i++) {
3746*4882a593Smuzhiyun /* reset fifos on e1 activation */
3747*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_FIFO,
3748*4882a593Smuzhiyun (i << 1) | 1);
3749*4882a593Smuzhiyun HFC_wait_nodebug(hc);
3750*4882a593Smuzhiyun HFC_outb_nodebug(hc, R_INC_RES_FIFO,
3751*4882a593Smuzhiyun V_RES_F);
3752*4882a593Smuzhiyun HFC_wait_nodebug(hc);
3753*4882a593Smuzhiyun }
3754*4882a593Smuzhiyun }
3755*4882a593Smuzhiyun test_and_set_bit(FLG_ACTIVE, &dch->Flags);
3756*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_ACTIVATE_IND,
3757*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
3758*4882a593Smuzhiyun break;
3759*4882a593Smuzhiyun
3760*4882a593Smuzhiyun default:
3761*4882a593Smuzhiyun if (hc->e1_state != 1)
3762*4882a593Smuzhiyun return;
3763*4882a593Smuzhiyun test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
3764*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_DEACTIVATE_IND,
3765*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
3766*4882a593Smuzhiyun }
3767*4882a593Smuzhiyun hc->e1_state = dch->state;
3768*4882a593Smuzhiyun } else {
3769*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_TE_S0) {
3770*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
3771*4882a593Smuzhiyun printk(KERN_DEBUG
3772*4882a593Smuzhiyun "%s: S/T TE newstate %x\n",
3773*4882a593Smuzhiyun __func__, dch->state);
3774*4882a593Smuzhiyun switch (dch->state) {
3775*4882a593Smuzhiyun case (0):
3776*4882a593Smuzhiyun l1_event(dch->l1, HW_RESET_IND);
3777*4882a593Smuzhiyun break;
3778*4882a593Smuzhiyun case (3):
3779*4882a593Smuzhiyun l1_event(dch->l1, HW_DEACT_IND);
3780*4882a593Smuzhiyun break;
3781*4882a593Smuzhiyun case (5):
3782*4882a593Smuzhiyun case (8):
3783*4882a593Smuzhiyun l1_event(dch->l1, ANYSIGNAL);
3784*4882a593Smuzhiyun break;
3785*4882a593Smuzhiyun case (6):
3786*4882a593Smuzhiyun l1_event(dch->l1, INFO2);
3787*4882a593Smuzhiyun break;
3788*4882a593Smuzhiyun case (7):
3789*4882a593Smuzhiyun l1_event(dch->l1, INFO4_P8);
3790*4882a593Smuzhiyun break;
3791*4882a593Smuzhiyun }
3792*4882a593Smuzhiyun } else {
3793*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_STATE)
3794*4882a593Smuzhiyun printk(KERN_DEBUG "%s: S/T NT newstate %x\n",
3795*4882a593Smuzhiyun __func__, dch->state);
3796*4882a593Smuzhiyun switch (dch->state) {
3797*4882a593Smuzhiyun case (2):
3798*4882a593Smuzhiyun if (hc->chan[ch].nt_timer == 0) {
3799*4882a593Smuzhiyun hc->chan[ch].nt_timer = -1;
3800*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL,
3801*4882a593Smuzhiyun hc->chan[ch].port);
3802*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3803*4882a593Smuzhiyun udelay(1);
3804*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 4 |
3805*4882a593Smuzhiyun V_ST_LD_STA); /* G4 */
3806*4882a593Smuzhiyun udelay(6); /* wait at least 5,21us */
3807*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 4);
3808*4882a593Smuzhiyun dch->state = 4;
3809*4882a593Smuzhiyun } else {
3810*4882a593Smuzhiyun /* one extra count for the next event */
3811*4882a593Smuzhiyun hc->chan[ch].nt_timer =
3812*4882a593Smuzhiyun nt_t1_count[poll_timer] + 1;
3813*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL,
3814*4882a593Smuzhiyun hc->chan[ch].port);
3815*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3816*4882a593Smuzhiyun udelay(1);
3817*4882a593Smuzhiyun /* allow G2 -> G3 transition */
3818*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, 2 |
3819*4882a593Smuzhiyun V_SET_G2_G3);
3820*4882a593Smuzhiyun }
3821*4882a593Smuzhiyun break;
3822*4882a593Smuzhiyun case (1):
3823*4882a593Smuzhiyun hc->chan[ch].nt_timer = -1;
3824*4882a593Smuzhiyun test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
3825*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_DEACTIVATE_IND,
3826*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
3827*4882a593Smuzhiyun break;
3828*4882a593Smuzhiyun case (4):
3829*4882a593Smuzhiyun hc->chan[ch].nt_timer = -1;
3830*4882a593Smuzhiyun break;
3831*4882a593Smuzhiyun case (3):
3832*4882a593Smuzhiyun hc->chan[ch].nt_timer = -1;
3833*4882a593Smuzhiyun test_and_set_bit(FLG_ACTIVE, &dch->Flags);
3834*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_ACTIVATE_IND,
3835*4882a593Smuzhiyun MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
3836*4882a593Smuzhiyun break;
3837*4882a593Smuzhiyun }
3838*4882a593Smuzhiyun }
3839*4882a593Smuzhiyun }
3840*4882a593Smuzhiyun }
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun /*
3843*4882a593Smuzhiyun * called for card mode init message
3844*4882a593Smuzhiyun */
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun static void
hfcmulti_initmode(struct dchannel * dch)3847*4882a593Smuzhiyun hfcmulti_initmode(struct dchannel *dch)
3848*4882a593Smuzhiyun {
3849*4882a593Smuzhiyun struct hfc_multi *hc = dch->hw;
3850*4882a593Smuzhiyun u_char a_st_wr_state, r_e1_wr_sta;
3851*4882a593Smuzhiyun int i, pt;
3852*4882a593Smuzhiyun
3853*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3854*4882a593Smuzhiyun printk(KERN_DEBUG "%s: entered\n", __func__);
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun i = dch->slot;
3857*4882a593Smuzhiyun pt = hc->chan[i].port;
3858*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
3859*4882a593Smuzhiyun /* E1 */
3860*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].slot_tx = -1;
3861*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].slot_rx = -1;
3862*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].conf = -1;
3863*4882a593Smuzhiyun if (hc->dnum[pt]) {
3864*4882a593Smuzhiyun mode_hfcmulti(hc, dch->slot, dch->dev.D.protocol,
3865*4882a593Smuzhiyun -1, 0, -1, 0);
3866*4882a593Smuzhiyun timer_setup(&dch->timer, hfcmulti_dbusy_timer, 0);
3867*4882a593Smuzhiyun }
3868*4882a593Smuzhiyun for (i = 1; i <= 31; i++) {
3869*4882a593Smuzhiyun if (!((1 << i) & hc->bmask[pt])) /* skip unused chan */
3870*4882a593Smuzhiyun continue;
3871*4882a593Smuzhiyun hc->chan[i].slot_tx = -1;
3872*4882a593Smuzhiyun hc->chan[i].slot_rx = -1;
3873*4882a593Smuzhiyun hc->chan[i].conf = -1;
3874*4882a593Smuzhiyun mode_hfcmulti(hc, i, ISDN_P_NONE, -1, 0, -1, 0);
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun }
3877*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1 && pt == 0) {
3878*4882a593Smuzhiyun /* E1, port 0 */
3879*4882a593Smuzhiyun dch = hc->chan[hc->dnum[0]].dch;
3880*4882a593Smuzhiyun if (test_bit(HFC_CFG_REPORT_LOS, &hc->chan[hc->dnum[0]].cfg)) {
3881*4882a593Smuzhiyun HFC_outb(hc, R_LOS0, 255); /* 2 ms */
3882*4882a593Smuzhiyun HFC_outb(hc, R_LOS1, 255); /* 512 ms */
3883*4882a593Smuzhiyun }
3884*4882a593Smuzhiyun if (test_bit(HFC_CFG_OPTICAL, &hc->chan[hc->dnum[0]].cfg)) {
3885*4882a593Smuzhiyun HFC_outb(hc, R_RX0, 0);
3886*4882a593Smuzhiyun hc->hw.r_tx0 = 0 | V_OUT_EN;
3887*4882a593Smuzhiyun } else {
3888*4882a593Smuzhiyun HFC_outb(hc, R_RX0, 1);
3889*4882a593Smuzhiyun hc->hw.r_tx0 = 1 | V_OUT_EN;
3890*4882a593Smuzhiyun }
3891*4882a593Smuzhiyun hc->hw.r_tx1 = V_ATX | V_NTRI;
3892*4882a593Smuzhiyun HFC_outb(hc, R_TX0, hc->hw.r_tx0);
3893*4882a593Smuzhiyun HFC_outb(hc, R_TX1, hc->hw.r_tx1);
3894*4882a593Smuzhiyun HFC_outb(hc, R_TX_FR0, 0x00);
3895*4882a593Smuzhiyun HFC_outb(hc, R_TX_FR1, 0xf8);
3896*4882a593Smuzhiyun
3897*4882a593Smuzhiyun if (test_bit(HFC_CFG_CRC4, &hc->chan[hc->dnum[0]].cfg))
3898*4882a593Smuzhiyun HFC_outb(hc, R_TX_FR2, V_TX_MF | V_TX_E | V_NEG_E);
3899*4882a593Smuzhiyun
3900*4882a593Smuzhiyun HFC_outb(hc, R_RX_FR0, V_AUTO_RESYNC | V_AUTO_RECO | 0);
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun if (test_bit(HFC_CFG_CRC4, &hc->chan[hc->dnum[0]].cfg))
3903*4882a593Smuzhiyun HFC_outb(hc, R_RX_FR1, V_RX_MF | V_RX_MF_SYNC);
3904*4882a593Smuzhiyun
3905*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_NT_E1) {
3906*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3907*4882a593Smuzhiyun printk(KERN_DEBUG "%s: E1 port is NT-mode\n",
3908*4882a593Smuzhiyun __func__);
3909*4882a593Smuzhiyun r_e1_wr_sta = 0; /* G0 */
3910*4882a593Smuzhiyun hc->e1_getclock = 0;
3911*4882a593Smuzhiyun } else {
3912*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3913*4882a593Smuzhiyun printk(KERN_DEBUG "%s: E1 port is TE-mode\n",
3914*4882a593Smuzhiyun __func__);
3915*4882a593Smuzhiyun r_e1_wr_sta = 0; /* F0 */
3916*4882a593Smuzhiyun hc->e1_getclock = 1;
3917*4882a593Smuzhiyun }
3918*4882a593Smuzhiyun if (test_bit(HFC_CHIP_RX_SYNC, &hc->chip))
3919*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_OUT, V_SYNC_E1_RX);
3920*4882a593Smuzhiyun else
3921*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_OUT, 0);
3922*4882a593Smuzhiyun if (test_bit(HFC_CHIP_E1CLOCK_GET, &hc->chip))
3923*4882a593Smuzhiyun hc->e1_getclock = 1;
3924*4882a593Smuzhiyun if (test_bit(HFC_CHIP_E1CLOCK_PUT, &hc->chip))
3925*4882a593Smuzhiyun hc->e1_getclock = 0;
3926*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_SLAVE, &hc->chip)) {
3927*4882a593Smuzhiyun /* SLAVE (clock master) */
3928*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3929*4882a593Smuzhiyun printk(KERN_DEBUG
3930*4882a593Smuzhiyun "%s: E1 port is clock master "
3931*4882a593Smuzhiyun "(clock from PCM)\n", __func__);
3932*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_CTRL, V_EXT_CLK_SYNC | V_PCM_SYNC);
3933*4882a593Smuzhiyun } else {
3934*4882a593Smuzhiyun if (hc->e1_getclock) {
3935*4882a593Smuzhiyun /* MASTER (clock slave) */
3936*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3937*4882a593Smuzhiyun printk(KERN_DEBUG
3938*4882a593Smuzhiyun "%s: E1 port is clock slave "
3939*4882a593Smuzhiyun "(clock to PCM)\n", __func__);
3940*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_CTRL, V_SYNC_OFFS);
3941*4882a593Smuzhiyun } else {
3942*4882a593Smuzhiyun /* MASTER (clock master) */
3943*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3944*4882a593Smuzhiyun printk(KERN_DEBUG "%s: E1 port is "
3945*4882a593Smuzhiyun "clock master "
3946*4882a593Smuzhiyun "(clock from QUARTZ)\n",
3947*4882a593Smuzhiyun __func__);
3948*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_CTRL, V_EXT_CLK_SYNC |
3949*4882a593Smuzhiyun V_PCM_SYNC | V_JATT_OFF);
3950*4882a593Smuzhiyun HFC_outb(hc, R_SYNC_OUT, 0);
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun }
3953*4882a593Smuzhiyun HFC_outb(hc, R_JATT_ATT, 0x9c); /* undoc register */
3954*4882a593Smuzhiyun HFC_outb(hc, R_PWM_MD, V_PWM0_MD);
3955*4882a593Smuzhiyun HFC_outb(hc, R_PWM0, 0x50);
3956*4882a593Smuzhiyun HFC_outb(hc, R_PWM1, 0xff);
3957*4882a593Smuzhiyun /* state machine setup */
3958*4882a593Smuzhiyun HFC_outb(hc, R_E1_WR_STA, r_e1_wr_sta | V_E1_LD_STA);
3959*4882a593Smuzhiyun udelay(6); /* wait at least 5,21us */
3960*4882a593Smuzhiyun HFC_outb(hc, R_E1_WR_STA, r_e1_wr_sta);
3961*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
3962*4882a593Smuzhiyun hc->syncronized = 0;
3963*4882a593Smuzhiyun plxsd_checksync(hc, 0);
3964*4882a593Smuzhiyun }
3965*4882a593Smuzhiyun }
3966*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1) {
3967*4882a593Smuzhiyun /* ST */
3968*4882a593Smuzhiyun hc->chan[i].slot_tx = -1;
3969*4882a593Smuzhiyun hc->chan[i].slot_rx = -1;
3970*4882a593Smuzhiyun hc->chan[i].conf = -1;
3971*4882a593Smuzhiyun mode_hfcmulti(hc, i, dch->dev.D.protocol, -1, 0, -1, 0);
3972*4882a593Smuzhiyun timer_setup(&dch->timer, hfcmulti_dbusy_timer, 0);
3973*4882a593Smuzhiyun hc->chan[i - 2].slot_tx = -1;
3974*4882a593Smuzhiyun hc->chan[i - 2].slot_rx = -1;
3975*4882a593Smuzhiyun hc->chan[i - 2].conf = -1;
3976*4882a593Smuzhiyun mode_hfcmulti(hc, i - 2, ISDN_P_NONE, -1, 0, -1, 0);
3977*4882a593Smuzhiyun hc->chan[i - 1].slot_tx = -1;
3978*4882a593Smuzhiyun hc->chan[i - 1].slot_rx = -1;
3979*4882a593Smuzhiyun hc->chan[i - 1].conf = -1;
3980*4882a593Smuzhiyun mode_hfcmulti(hc, i - 1, ISDN_P_NONE, -1, 0, -1, 0);
3981*4882a593Smuzhiyun /* select interface */
3982*4882a593Smuzhiyun HFC_outb(hc, R_ST_SEL, pt);
3983*4882a593Smuzhiyun /* undocumented: delay after R_ST_SEL */
3984*4882a593Smuzhiyun udelay(1);
3985*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_NT_S0) {
3986*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3987*4882a593Smuzhiyun printk(KERN_DEBUG
3988*4882a593Smuzhiyun "%s: ST port %d is NT-mode\n",
3989*4882a593Smuzhiyun __func__, pt);
3990*4882a593Smuzhiyun /* clock delay */
3991*4882a593Smuzhiyun HFC_outb(hc, A_ST_CLK_DLY, clockdelay_nt);
3992*4882a593Smuzhiyun a_st_wr_state = 1; /* G1 */
3993*4882a593Smuzhiyun hc->hw.a_st_ctrl0[pt] = V_ST_MD;
3994*4882a593Smuzhiyun } else {
3995*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
3996*4882a593Smuzhiyun printk(KERN_DEBUG
3997*4882a593Smuzhiyun "%s: ST port %d is TE-mode\n",
3998*4882a593Smuzhiyun __func__, pt);
3999*4882a593Smuzhiyun /* clock delay */
4000*4882a593Smuzhiyun HFC_outb(hc, A_ST_CLK_DLY, clockdelay_te);
4001*4882a593Smuzhiyun a_st_wr_state = 2; /* F2 */
4002*4882a593Smuzhiyun hc->hw.a_st_ctrl0[pt] = 0;
4003*4882a593Smuzhiyun }
4004*4882a593Smuzhiyun if (!test_bit(HFC_CFG_NONCAP_TX, &hc->chan[i].cfg))
4005*4882a593Smuzhiyun hc->hw.a_st_ctrl0[pt] |= V_TX_LI;
4006*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC) {
4007*4882a593Smuzhiyun hc->hw.a_st_ctrl0[pt] |= 0x40 /* V_ST_PU_CTRL */;
4008*4882a593Smuzhiyun HFC_outb(hc, 0x35 /* A_ST_CTRL3 */,
4009*4882a593Smuzhiyun 0x7c << 1 /* V_ST_PULSE */);
4010*4882a593Smuzhiyun }
4011*4882a593Smuzhiyun /* line setup */
4012*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL0, hc->hw.a_st_ctrl0[pt]);
4013*4882a593Smuzhiyun /* disable E-channel */
4014*4882a593Smuzhiyun if ((dch->dev.D.protocol == ISDN_P_NT_S0) ||
4015*4882a593Smuzhiyun test_bit(HFC_CFG_DIS_ECHANNEL, &hc->chan[i].cfg))
4016*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL1, V_E_IGNO);
4017*4882a593Smuzhiyun else
4018*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL1, 0);
4019*4882a593Smuzhiyun /* enable B-channel receive */
4020*4882a593Smuzhiyun HFC_outb(hc, A_ST_CTRL2, V_B1_RX_EN | V_B2_RX_EN);
4021*4882a593Smuzhiyun /* state machine setup */
4022*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, a_st_wr_state | V_ST_LD_STA);
4023*4882a593Smuzhiyun udelay(6); /* wait at least 5,21us */
4024*4882a593Smuzhiyun HFC_outb(hc, A_ST_WR_STATE, a_st_wr_state);
4025*4882a593Smuzhiyun hc->hw.r_sci_msk |= 1 << pt;
4026*4882a593Smuzhiyun /* state machine interrupts */
4027*4882a593Smuzhiyun HFC_outb(hc, R_SCI_MSK, hc->hw.r_sci_msk);
4028*4882a593Smuzhiyun /* unset sync on port */
4029*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
4030*4882a593Smuzhiyun hc->syncronized &=
4031*4882a593Smuzhiyun ~(1 << hc->chan[dch->slot].port);
4032*4882a593Smuzhiyun plxsd_checksync(hc, 0);
4033*4882a593Smuzhiyun }
4034*4882a593Smuzhiyun }
4035*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4036*4882a593Smuzhiyun printk("%s: done\n", __func__);
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun
4040*4882a593Smuzhiyun static int
open_dchannel(struct hfc_multi * hc,struct dchannel * dch,struct channel_req * rq)4041*4882a593Smuzhiyun open_dchannel(struct hfc_multi *hc, struct dchannel *dch,
4042*4882a593Smuzhiyun struct channel_req *rq)
4043*4882a593Smuzhiyun {
4044*4882a593Smuzhiyun int err = 0;
4045*4882a593Smuzhiyun u_long flags;
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun if (debug & DEBUG_HW_OPEN)
4048*4882a593Smuzhiyun printk(KERN_DEBUG "%s: dev(%d) open from %p\n", __func__,
4049*4882a593Smuzhiyun dch->dev.id, __builtin_return_address(0));
4050*4882a593Smuzhiyun if (rq->protocol == ISDN_P_NONE)
4051*4882a593Smuzhiyun return -EINVAL;
4052*4882a593Smuzhiyun if ((dch->dev.D.protocol != ISDN_P_NONE) &&
4053*4882a593Smuzhiyun (dch->dev.D.protocol != rq->protocol)) {
4054*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MODE)
4055*4882a593Smuzhiyun printk(KERN_DEBUG "%s: change protocol %x to %x\n",
4056*4882a593Smuzhiyun __func__, dch->dev.D.protocol, rq->protocol);
4057*4882a593Smuzhiyun }
4058*4882a593Smuzhiyun if ((dch->dev.D.protocol == ISDN_P_TE_S0) &&
4059*4882a593Smuzhiyun (rq->protocol != ISDN_P_TE_S0))
4060*4882a593Smuzhiyun l1_event(dch->l1, CLOSE_CHANNEL);
4061*4882a593Smuzhiyun if (dch->dev.D.protocol != rq->protocol) {
4062*4882a593Smuzhiyun if (rq->protocol == ISDN_P_TE_S0) {
4063*4882a593Smuzhiyun err = create_l1(dch, hfcm_l1callback);
4064*4882a593Smuzhiyun if (err)
4065*4882a593Smuzhiyun return err;
4066*4882a593Smuzhiyun }
4067*4882a593Smuzhiyun dch->dev.D.protocol = rq->protocol;
4068*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4069*4882a593Smuzhiyun hfcmulti_initmode(dch);
4070*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4071*4882a593Smuzhiyun }
4072*4882a593Smuzhiyun if (test_bit(FLG_ACTIVE, &dch->Flags))
4073*4882a593Smuzhiyun _queue_data(&dch->dev.D, PH_ACTIVATE_IND, MISDN_ID_ANY,
4074*4882a593Smuzhiyun 0, NULL, GFP_KERNEL);
4075*4882a593Smuzhiyun rq->ch = &dch->dev.D;
4076*4882a593Smuzhiyun if (!try_module_get(THIS_MODULE))
4077*4882a593Smuzhiyun printk(KERN_WARNING "%s:cannot get module\n", __func__);
4078*4882a593Smuzhiyun return 0;
4079*4882a593Smuzhiyun }
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun static int
open_bchannel(struct hfc_multi * hc,struct dchannel * dch,struct channel_req * rq)4082*4882a593Smuzhiyun open_bchannel(struct hfc_multi *hc, struct dchannel *dch,
4083*4882a593Smuzhiyun struct channel_req *rq)
4084*4882a593Smuzhiyun {
4085*4882a593Smuzhiyun struct bchannel *bch;
4086*4882a593Smuzhiyun int ch;
4087*4882a593Smuzhiyun
4088*4882a593Smuzhiyun if (!test_channelmap(rq->adr.channel, dch->dev.channelmap))
4089*4882a593Smuzhiyun return -EINVAL;
4090*4882a593Smuzhiyun if (rq->protocol == ISDN_P_NONE)
4091*4882a593Smuzhiyun return -EINVAL;
4092*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1)
4093*4882a593Smuzhiyun ch = rq->adr.channel;
4094*4882a593Smuzhiyun else
4095*4882a593Smuzhiyun ch = (rq->adr.channel - 1) + (dch->slot - 2);
4096*4882a593Smuzhiyun bch = hc->chan[ch].bch;
4097*4882a593Smuzhiyun if (!bch) {
4098*4882a593Smuzhiyun printk(KERN_ERR "%s:internal error ch %d has no bch\n",
4099*4882a593Smuzhiyun __func__, ch);
4100*4882a593Smuzhiyun return -EINVAL;
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun if (test_and_set_bit(FLG_OPEN, &bch->Flags))
4103*4882a593Smuzhiyun return -EBUSY; /* b-channel can be only open once */
4104*4882a593Smuzhiyun bch->ch.protocol = rq->protocol;
4105*4882a593Smuzhiyun hc->chan[ch].rx_off = 0;
4106*4882a593Smuzhiyun rq->ch = &bch->ch;
4107*4882a593Smuzhiyun if (!try_module_get(THIS_MODULE))
4108*4882a593Smuzhiyun printk(KERN_WARNING "%s:cannot get module\n", __func__);
4109*4882a593Smuzhiyun return 0;
4110*4882a593Smuzhiyun }
4111*4882a593Smuzhiyun
4112*4882a593Smuzhiyun /*
4113*4882a593Smuzhiyun * device control function
4114*4882a593Smuzhiyun */
4115*4882a593Smuzhiyun static int
channel_dctrl(struct dchannel * dch,struct mISDN_ctrl_req * cq)4116*4882a593Smuzhiyun channel_dctrl(struct dchannel *dch, struct mISDN_ctrl_req *cq)
4117*4882a593Smuzhiyun {
4118*4882a593Smuzhiyun struct hfc_multi *hc = dch->hw;
4119*4882a593Smuzhiyun int ret = 0;
4120*4882a593Smuzhiyun int wd_mode, wd_cnt;
4121*4882a593Smuzhiyun
4122*4882a593Smuzhiyun switch (cq->op) {
4123*4882a593Smuzhiyun case MISDN_CTRL_GETOP:
4124*4882a593Smuzhiyun cq->op = MISDN_CTRL_HFC_OP | MISDN_CTRL_L1_TIMER3;
4125*4882a593Smuzhiyun break;
4126*4882a593Smuzhiyun case MISDN_CTRL_HFC_WD_INIT: /* init the watchdog */
4127*4882a593Smuzhiyun wd_cnt = cq->p1 & 0xf;
4128*4882a593Smuzhiyun wd_mode = !!(cq->p1 >> 4);
4129*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
4130*4882a593Smuzhiyun printk(KERN_DEBUG "%s: MISDN_CTRL_HFC_WD_INIT mode %s"
4131*4882a593Smuzhiyun ", counter 0x%x\n", __func__,
4132*4882a593Smuzhiyun wd_mode ? "AUTO" : "MANUAL", wd_cnt);
4133*4882a593Smuzhiyun /* set the watchdog timer */
4134*4882a593Smuzhiyun HFC_outb(hc, R_TI_WD, poll_timer | (wd_cnt << 4));
4135*4882a593Smuzhiyun hc->hw.r_bert_wd_md = (wd_mode ? V_AUTO_WD_RES : 0);
4136*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC)
4137*4882a593Smuzhiyun hc->hw.r_bert_wd_md |= 0x40 /* V_WD_EN */;
4138*4882a593Smuzhiyun /* init the watchdog register and reset the counter */
4139*4882a593Smuzhiyun HFC_outb(hc, R_BERT_WD_MD, hc->hw.r_bert_wd_md | V_WD_RES);
4140*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
4141*4882a593Smuzhiyun /* enable the watchdog output for Speech-Design */
4142*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_SEL, V_GPIO_SEL7);
4143*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_EN1, V_GPIO_EN15);
4144*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT1, 0);
4145*4882a593Smuzhiyun HFC_outb(hc, R_GPIO_OUT1, V_GPIO_OUT15);
4146*4882a593Smuzhiyun }
4147*4882a593Smuzhiyun break;
4148*4882a593Smuzhiyun case MISDN_CTRL_HFC_WD_RESET: /* reset the watchdog counter */
4149*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_MSG)
4150*4882a593Smuzhiyun printk(KERN_DEBUG "%s: MISDN_CTRL_HFC_WD_RESET\n",
4151*4882a593Smuzhiyun __func__);
4152*4882a593Smuzhiyun HFC_outb(hc, R_BERT_WD_MD, hc->hw.r_bert_wd_md | V_WD_RES);
4153*4882a593Smuzhiyun break;
4154*4882a593Smuzhiyun case MISDN_CTRL_L1_TIMER3:
4155*4882a593Smuzhiyun ret = l1_event(dch->l1, HW_TIMER3_VALUE | (cq->p1 & 0xff));
4156*4882a593Smuzhiyun break;
4157*4882a593Smuzhiyun default:
4158*4882a593Smuzhiyun printk(KERN_WARNING "%s: unknown Op %x\n",
4159*4882a593Smuzhiyun __func__, cq->op);
4160*4882a593Smuzhiyun ret = -EINVAL;
4161*4882a593Smuzhiyun break;
4162*4882a593Smuzhiyun }
4163*4882a593Smuzhiyun return ret;
4164*4882a593Smuzhiyun }
4165*4882a593Smuzhiyun
4166*4882a593Smuzhiyun static int
hfcm_dctrl(struct mISDNchannel * ch,u_int cmd,void * arg)4167*4882a593Smuzhiyun hfcm_dctrl(struct mISDNchannel *ch, u_int cmd, void *arg)
4168*4882a593Smuzhiyun {
4169*4882a593Smuzhiyun struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
4170*4882a593Smuzhiyun struct dchannel *dch = container_of(dev, struct dchannel, dev);
4171*4882a593Smuzhiyun struct hfc_multi *hc = dch->hw;
4172*4882a593Smuzhiyun struct channel_req *rq;
4173*4882a593Smuzhiyun int err = 0;
4174*4882a593Smuzhiyun u_long flags;
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
4177*4882a593Smuzhiyun printk(KERN_DEBUG "%s: cmd:%x %p\n",
4178*4882a593Smuzhiyun __func__, cmd, arg);
4179*4882a593Smuzhiyun switch (cmd) {
4180*4882a593Smuzhiyun case OPEN_CHANNEL:
4181*4882a593Smuzhiyun rq = arg;
4182*4882a593Smuzhiyun switch (rq->protocol) {
4183*4882a593Smuzhiyun case ISDN_P_TE_S0:
4184*4882a593Smuzhiyun case ISDN_P_NT_S0:
4185*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
4186*4882a593Smuzhiyun err = -EINVAL;
4187*4882a593Smuzhiyun break;
4188*4882a593Smuzhiyun }
4189*4882a593Smuzhiyun err = open_dchannel(hc, dch, rq); /* locked there */
4190*4882a593Smuzhiyun break;
4191*4882a593Smuzhiyun case ISDN_P_TE_E1:
4192*4882a593Smuzhiyun case ISDN_P_NT_E1:
4193*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1) {
4194*4882a593Smuzhiyun err = -EINVAL;
4195*4882a593Smuzhiyun break;
4196*4882a593Smuzhiyun }
4197*4882a593Smuzhiyun err = open_dchannel(hc, dch, rq); /* locked there */
4198*4882a593Smuzhiyun break;
4199*4882a593Smuzhiyun default:
4200*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4201*4882a593Smuzhiyun err = open_bchannel(hc, dch, rq);
4202*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4203*4882a593Smuzhiyun }
4204*4882a593Smuzhiyun break;
4205*4882a593Smuzhiyun case CLOSE_CHANNEL:
4206*4882a593Smuzhiyun if (debug & DEBUG_HW_OPEN)
4207*4882a593Smuzhiyun printk(KERN_DEBUG "%s: dev(%d) close from %p\n",
4208*4882a593Smuzhiyun __func__, dch->dev.id,
4209*4882a593Smuzhiyun __builtin_return_address(0));
4210*4882a593Smuzhiyun module_put(THIS_MODULE);
4211*4882a593Smuzhiyun break;
4212*4882a593Smuzhiyun case CONTROL_CHANNEL:
4213*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4214*4882a593Smuzhiyun err = channel_dctrl(dch, arg);
4215*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4216*4882a593Smuzhiyun break;
4217*4882a593Smuzhiyun default:
4218*4882a593Smuzhiyun if (dch->debug & DEBUG_HW)
4219*4882a593Smuzhiyun printk(KERN_DEBUG "%s: unknown command %x\n",
4220*4882a593Smuzhiyun __func__, cmd);
4221*4882a593Smuzhiyun err = -EINVAL;
4222*4882a593Smuzhiyun }
4223*4882a593Smuzhiyun return err;
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun
4226*4882a593Smuzhiyun static int
clockctl(void * priv,int enable)4227*4882a593Smuzhiyun clockctl(void *priv, int enable)
4228*4882a593Smuzhiyun {
4229*4882a593Smuzhiyun struct hfc_multi *hc = priv;
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun hc->iclock_on = enable;
4232*4882a593Smuzhiyun return 0;
4233*4882a593Smuzhiyun }
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun /*
4236*4882a593Smuzhiyun * initialize the card
4237*4882a593Smuzhiyun */
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun /*
4240*4882a593Smuzhiyun * start timer irq, wait some time and check if we have interrupts.
4241*4882a593Smuzhiyun * if not, reset chip and try again.
4242*4882a593Smuzhiyun */
4243*4882a593Smuzhiyun static int
init_card(struct hfc_multi * hc)4244*4882a593Smuzhiyun init_card(struct hfc_multi *hc)
4245*4882a593Smuzhiyun {
4246*4882a593Smuzhiyun int err = -EIO;
4247*4882a593Smuzhiyun u_long flags;
4248*4882a593Smuzhiyun void __iomem *plx_acc;
4249*4882a593Smuzhiyun u_long plx_flags;
4250*4882a593Smuzhiyun
4251*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4252*4882a593Smuzhiyun printk(KERN_DEBUG "%s: entered\n", __func__);
4253*4882a593Smuzhiyun
4254*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4255*4882a593Smuzhiyun /* set interrupts but leave global interrupt disabled */
4256*4882a593Smuzhiyun hc->hw.r_irq_ctrl = V_FIFO_IRQ;
4257*4882a593Smuzhiyun disable_hwirq(hc);
4258*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun if (request_irq(hc->irq, hfcmulti_interrupt, IRQF_SHARED,
4261*4882a593Smuzhiyun "HFC-multi", hc)) {
4262*4882a593Smuzhiyun printk(KERN_WARNING "mISDN: Could not get interrupt %d.\n",
4263*4882a593Smuzhiyun hc->irq);
4264*4882a593Smuzhiyun hc->irq = 0;
4265*4882a593Smuzhiyun return -EIO;
4266*4882a593Smuzhiyun }
4267*4882a593Smuzhiyun
4268*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
4269*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
4270*4882a593Smuzhiyun plx_acc = hc->plx_membase + PLX_INTCSR;
4271*4882a593Smuzhiyun writew((PLX_INTCSR_PCIINT_ENABLE | PLX_INTCSR_LINTI1_ENABLE),
4272*4882a593Smuzhiyun plx_acc); /* enable PCI & LINT1 irq */
4273*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
4274*4882a593Smuzhiyun }
4275*4882a593Smuzhiyun
4276*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4277*4882a593Smuzhiyun printk(KERN_DEBUG "%s: IRQ %d count %d\n",
4278*4882a593Smuzhiyun __func__, hc->irq, hc->irqcnt);
4279*4882a593Smuzhiyun err = init_chip(hc);
4280*4882a593Smuzhiyun if (err)
4281*4882a593Smuzhiyun goto error;
4282*4882a593Smuzhiyun /*
4283*4882a593Smuzhiyun * Finally enable IRQ output
4284*4882a593Smuzhiyun * this is only allowed, if an IRQ routine is already
4285*4882a593Smuzhiyun * established for this HFC, so don't do that earlier
4286*4882a593Smuzhiyun */
4287*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4288*4882a593Smuzhiyun enable_hwirq(hc);
4289*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4290*4882a593Smuzhiyun /* printk(KERN_DEBUG "no master irq set!!!\n"); */
4291*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
4292*4882a593Smuzhiyun schedule_timeout((100 * HZ) / 1000); /* Timeout 100ms */
4293*4882a593Smuzhiyun /* turn IRQ off until chip is completely initialized */
4294*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4295*4882a593Smuzhiyun disable_hwirq(hc);
4296*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4297*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4298*4882a593Smuzhiyun printk(KERN_DEBUG "%s: IRQ %d count %d\n",
4299*4882a593Smuzhiyun __func__, hc->irq, hc->irqcnt);
4300*4882a593Smuzhiyun if (hc->irqcnt) {
4301*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4302*4882a593Smuzhiyun printk(KERN_DEBUG "%s: done\n", __func__);
4303*4882a593Smuzhiyun
4304*4882a593Smuzhiyun return 0;
4305*4882a593Smuzhiyun }
4306*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PCM_SLAVE, &hc->chip)) {
4307*4882a593Smuzhiyun printk(KERN_INFO "ignoring missing interrupts\n");
4308*4882a593Smuzhiyun return 0;
4309*4882a593Smuzhiyun }
4310*4882a593Smuzhiyun
4311*4882a593Smuzhiyun printk(KERN_ERR "HFC PCI: IRQ(%d) getting no interrupts during init.\n",
4312*4882a593Smuzhiyun hc->irq);
4313*4882a593Smuzhiyun
4314*4882a593Smuzhiyun err = -EIO;
4315*4882a593Smuzhiyun
4316*4882a593Smuzhiyun error:
4317*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
4318*4882a593Smuzhiyun spin_lock_irqsave(&plx_lock, plx_flags);
4319*4882a593Smuzhiyun plx_acc = hc->plx_membase + PLX_INTCSR;
4320*4882a593Smuzhiyun writew(0x00, plx_acc); /*disable IRQs*/
4321*4882a593Smuzhiyun spin_unlock_irqrestore(&plx_lock, plx_flags);
4322*4882a593Smuzhiyun }
4323*4882a593Smuzhiyun
4324*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4325*4882a593Smuzhiyun printk(KERN_DEBUG "%s: free irq %d\n", __func__, hc->irq);
4326*4882a593Smuzhiyun if (hc->irq) {
4327*4882a593Smuzhiyun free_irq(hc->irq, hc);
4328*4882a593Smuzhiyun hc->irq = 0;
4329*4882a593Smuzhiyun }
4330*4882a593Smuzhiyun
4331*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4332*4882a593Smuzhiyun printk(KERN_DEBUG "%s: done (err=%d)\n", __func__, err);
4333*4882a593Smuzhiyun return err;
4334*4882a593Smuzhiyun }
4335*4882a593Smuzhiyun
4336*4882a593Smuzhiyun /*
4337*4882a593Smuzhiyun * find pci device and set it up
4338*4882a593Smuzhiyun */
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun static int
setup_pci(struct hfc_multi * hc,struct pci_dev * pdev,const struct pci_device_id * ent)4341*4882a593Smuzhiyun setup_pci(struct hfc_multi *hc, struct pci_dev *pdev,
4342*4882a593Smuzhiyun const struct pci_device_id *ent)
4343*4882a593Smuzhiyun {
4344*4882a593Smuzhiyun struct hm_map *m = (struct hm_map *)ent->driver_data;
4345*4882a593Smuzhiyun
4346*4882a593Smuzhiyun printk(KERN_INFO
4347*4882a593Smuzhiyun "HFC-multi: card manufacturer: '%s' card name: '%s' clock: %s\n",
4348*4882a593Smuzhiyun m->vendor_name, m->card_name, m->clock2 ? "double" : "normal");
4349*4882a593Smuzhiyun
4350*4882a593Smuzhiyun hc->pci_dev = pdev;
4351*4882a593Smuzhiyun if (m->clock2)
4352*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_CLOCK2, &hc->chip);
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun if (ent->vendor == PCI_VENDOR_ID_DIGIUM &&
4355*4882a593Smuzhiyun ent->device == PCI_DEVICE_ID_DIGIUM_HFC4S) {
4356*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_B410P, &hc->chip);
4357*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_PCM_MASTER, &hc->chip);
4358*4882a593Smuzhiyun test_and_clear_bit(HFC_CHIP_PCM_SLAVE, &hc->chip);
4359*4882a593Smuzhiyun hc->slots = 32;
4360*4882a593Smuzhiyun }
4361*4882a593Smuzhiyun
4362*4882a593Smuzhiyun if (hc->pci_dev->irq <= 0) {
4363*4882a593Smuzhiyun printk(KERN_WARNING "HFC-multi: No IRQ for PCI card found.\n");
4364*4882a593Smuzhiyun return -EIO;
4365*4882a593Smuzhiyun }
4366*4882a593Smuzhiyun if (pci_enable_device(hc->pci_dev)) {
4367*4882a593Smuzhiyun printk(KERN_WARNING "HFC-multi: Error enabling PCI card.\n");
4368*4882a593Smuzhiyun return -EIO;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun hc->leds = m->leds;
4371*4882a593Smuzhiyun hc->ledstate = 0xAFFEAFFE;
4372*4882a593Smuzhiyun hc->opticalsupport = m->opticalsupport;
4373*4882a593Smuzhiyun
4374*4882a593Smuzhiyun hc->pci_iobase = 0;
4375*4882a593Smuzhiyun hc->pci_membase = NULL;
4376*4882a593Smuzhiyun hc->plx_membase = NULL;
4377*4882a593Smuzhiyun
4378*4882a593Smuzhiyun /* set memory access methods */
4379*4882a593Smuzhiyun if (m->io_mode) /* use mode from card config */
4380*4882a593Smuzhiyun hc->io_mode = m->io_mode;
4381*4882a593Smuzhiyun switch (hc->io_mode) {
4382*4882a593Smuzhiyun case HFC_IO_MODE_PLXSD:
4383*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_PLXSD, &hc->chip);
4384*4882a593Smuzhiyun hc->slots = 128; /* required */
4385*4882a593Smuzhiyun hc->HFC_outb = HFC_outb_pcimem;
4386*4882a593Smuzhiyun hc->HFC_inb = HFC_inb_pcimem;
4387*4882a593Smuzhiyun hc->HFC_inw = HFC_inw_pcimem;
4388*4882a593Smuzhiyun hc->HFC_wait = HFC_wait_pcimem;
4389*4882a593Smuzhiyun hc->read_fifo = read_fifo_pcimem;
4390*4882a593Smuzhiyun hc->write_fifo = write_fifo_pcimem;
4391*4882a593Smuzhiyun hc->plx_origmembase = hc->pci_dev->resource[0].start;
4392*4882a593Smuzhiyun /* MEMBASE 1 is PLX PCI Bridge */
4393*4882a593Smuzhiyun
4394*4882a593Smuzhiyun if (!hc->plx_origmembase) {
4395*4882a593Smuzhiyun printk(KERN_WARNING
4396*4882a593Smuzhiyun "HFC-multi: No IO-Memory for PCI PLX bridge found\n");
4397*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4398*4882a593Smuzhiyun return -EIO;
4399*4882a593Smuzhiyun }
4400*4882a593Smuzhiyun
4401*4882a593Smuzhiyun hc->plx_membase = ioremap(hc->plx_origmembase, 0x80);
4402*4882a593Smuzhiyun if (!hc->plx_membase) {
4403*4882a593Smuzhiyun printk(KERN_WARNING
4404*4882a593Smuzhiyun "HFC-multi: failed to remap plx address space. "
4405*4882a593Smuzhiyun "(internal error)\n");
4406*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4407*4882a593Smuzhiyun return -EIO;
4408*4882a593Smuzhiyun }
4409*4882a593Smuzhiyun printk(KERN_INFO
4410*4882a593Smuzhiyun "HFC-multi: plx_membase:%#lx plx_origmembase:%#lx\n",
4411*4882a593Smuzhiyun (u_long)hc->plx_membase, hc->plx_origmembase);
4412*4882a593Smuzhiyun
4413*4882a593Smuzhiyun hc->pci_origmembase = hc->pci_dev->resource[2].start;
4414*4882a593Smuzhiyun /* MEMBASE 1 is PLX PCI Bridge */
4415*4882a593Smuzhiyun if (!hc->pci_origmembase) {
4416*4882a593Smuzhiyun printk(KERN_WARNING
4417*4882a593Smuzhiyun "HFC-multi: No IO-Memory for PCI card found\n");
4418*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4419*4882a593Smuzhiyun return -EIO;
4420*4882a593Smuzhiyun }
4421*4882a593Smuzhiyun
4422*4882a593Smuzhiyun hc->pci_membase = ioremap(hc->pci_origmembase, 0x400);
4423*4882a593Smuzhiyun if (!hc->pci_membase) {
4424*4882a593Smuzhiyun printk(KERN_WARNING "HFC-multi: failed to remap io "
4425*4882a593Smuzhiyun "address space. (internal error)\n");
4426*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4427*4882a593Smuzhiyun return -EIO;
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun
4430*4882a593Smuzhiyun printk(KERN_INFO
4431*4882a593Smuzhiyun "card %d: defined at MEMBASE %#lx (%#lx) IRQ %d HZ %d "
4432*4882a593Smuzhiyun "leds-type %d\n",
4433*4882a593Smuzhiyun hc->id, (u_long)hc->pci_membase, hc->pci_origmembase,
4434*4882a593Smuzhiyun hc->pci_dev->irq, HZ, hc->leds);
4435*4882a593Smuzhiyun pci_write_config_word(hc->pci_dev, PCI_COMMAND, PCI_ENA_MEMIO);
4436*4882a593Smuzhiyun break;
4437*4882a593Smuzhiyun case HFC_IO_MODE_PCIMEM:
4438*4882a593Smuzhiyun hc->HFC_outb = HFC_outb_pcimem;
4439*4882a593Smuzhiyun hc->HFC_inb = HFC_inb_pcimem;
4440*4882a593Smuzhiyun hc->HFC_inw = HFC_inw_pcimem;
4441*4882a593Smuzhiyun hc->HFC_wait = HFC_wait_pcimem;
4442*4882a593Smuzhiyun hc->read_fifo = read_fifo_pcimem;
4443*4882a593Smuzhiyun hc->write_fifo = write_fifo_pcimem;
4444*4882a593Smuzhiyun hc->pci_origmembase = hc->pci_dev->resource[1].start;
4445*4882a593Smuzhiyun if (!hc->pci_origmembase) {
4446*4882a593Smuzhiyun printk(KERN_WARNING
4447*4882a593Smuzhiyun "HFC-multi: No IO-Memory for PCI card found\n");
4448*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4449*4882a593Smuzhiyun return -EIO;
4450*4882a593Smuzhiyun }
4451*4882a593Smuzhiyun
4452*4882a593Smuzhiyun hc->pci_membase = ioremap(hc->pci_origmembase, 256);
4453*4882a593Smuzhiyun if (!hc->pci_membase) {
4454*4882a593Smuzhiyun printk(KERN_WARNING
4455*4882a593Smuzhiyun "HFC-multi: failed to remap io address space. "
4456*4882a593Smuzhiyun "(internal error)\n");
4457*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4458*4882a593Smuzhiyun return -EIO;
4459*4882a593Smuzhiyun }
4460*4882a593Smuzhiyun printk(KERN_INFO "card %d: defined at MEMBASE %#lx (%#lx) IRQ "
4461*4882a593Smuzhiyun "%d HZ %d leds-type %d\n", hc->id, (u_long)hc->pci_membase,
4462*4882a593Smuzhiyun hc->pci_origmembase, hc->pci_dev->irq, HZ, hc->leds);
4463*4882a593Smuzhiyun pci_write_config_word(hc->pci_dev, PCI_COMMAND, PCI_ENA_MEMIO);
4464*4882a593Smuzhiyun break;
4465*4882a593Smuzhiyun case HFC_IO_MODE_REGIO:
4466*4882a593Smuzhiyun hc->HFC_outb = HFC_outb_regio;
4467*4882a593Smuzhiyun hc->HFC_inb = HFC_inb_regio;
4468*4882a593Smuzhiyun hc->HFC_inw = HFC_inw_regio;
4469*4882a593Smuzhiyun hc->HFC_wait = HFC_wait_regio;
4470*4882a593Smuzhiyun hc->read_fifo = read_fifo_regio;
4471*4882a593Smuzhiyun hc->write_fifo = write_fifo_regio;
4472*4882a593Smuzhiyun hc->pci_iobase = (u_int) hc->pci_dev->resource[0].start;
4473*4882a593Smuzhiyun if (!hc->pci_iobase) {
4474*4882a593Smuzhiyun printk(KERN_WARNING
4475*4882a593Smuzhiyun "HFC-multi: No IO for PCI card found\n");
4476*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4477*4882a593Smuzhiyun return -EIO;
4478*4882a593Smuzhiyun }
4479*4882a593Smuzhiyun
4480*4882a593Smuzhiyun if (!request_region(hc->pci_iobase, 8, "hfcmulti")) {
4481*4882a593Smuzhiyun printk(KERN_WARNING "HFC-multi: failed to request "
4482*4882a593Smuzhiyun "address space at 0x%08lx (internal error)\n",
4483*4882a593Smuzhiyun hc->pci_iobase);
4484*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4485*4882a593Smuzhiyun return -EIO;
4486*4882a593Smuzhiyun }
4487*4882a593Smuzhiyun
4488*4882a593Smuzhiyun printk(KERN_INFO
4489*4882a593Smuzhiyun "%s %s: defined at IOBASE %#x IRQ %d HZ %d leds-type %d\n",
4490*4882a593Smuzhiyun m->vendor_name, m->card_name, (u_int) hc->pci_iobase,
4491*4882a593Smuzhiyun hc->pci_dev->irq, HZ, hc->leds);
4492*4882a593Smuzhiyun pci_write_config_word(hc->pci_dev, PCI_COMMAND, PCI_ENA_REGIO);
4493*4882a593Smuzhiyun break;
4494*4882a593Smuzhiyun default:
4495*4882a593Smuzhiyun printk(KERN_WARNING "HFC-multi: Invalid IO mode.\n");
4496*4882a593Smuzhiyun pci_disable_device(hc->pci_dev);
4497*4882a593Smuzhiyun return -EIO;
4498*4882a593Smuzhiyun }
4499*4882a593Smuzhiyun
4500*4882a593Smuzhiyun pci_set_drvdata(hc->pci_dev, hc);
4501*4882a593Smuzhiyun
4502*4882a593Smuzhiyun /* At this point the needed PCI config is done */
4503*4882a593Smuzhiyun /* fifos are still not enabled */
4504*4882a593Smuzhiyun return 0;
4505*4882a593Smuzhiyun }
4506*4882a593Smuzhiyun
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun /*
4509*4882a593Smuzhiyun * remove port
4510*4882a593Smuzhiyun */
4511*4882a593Smuzhiyun
4512*4882a593Smuzhiyun static void
release_port(struct hfc_multi * hc,struct dchannel * dch)4513*4882a593Smuzhiyun release_port(struct hfc_multi *hc, struct dchannel *dch)
4514*4882a593Smuzhiyun {
4515*4882a593Smuzhiyun int pt, ci, i = 0;
4516*4882a593Smuzhiyun u_long flags;
4517*4882a593Smuzhiyun struct bchannel *pb;
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun ci = dch->slot;
4520*4882a593Smuzhiyun pt = hc->chan[ci].port;
4521*4882a593Smuzhiyun
4522*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4523*4882a593Smuzhiyun printk(KERN_DEBUG "%s: entered for port %d\n",
4524*4882a593Smuzhiyun __func__, pt + 1);
4525*4882a593Smuzhiyun
4526*4882a593Smuzhiyun if (pt >= hc->ports) {
4527*4882a593Smuzhiyun printk(KERN_WARNING "%s: ERROR port out of range (%d).\n",
4528*4882a593Smuzhiyun __func__, pt + 1);
4529*4882a593Smuzhiyun return;
4530*4882a593Smuzhiyun }
4531*4882a593Smuzhiyun
4532*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4533*4882a593Smuzhiyun printk(KERN_DEBUG "%s: releasing port=%d\n",
4534*4882a593Smuzhiyun __func__, pt + 1);
4535*4882a593Smuzhiyun
4536*4882a593Smuzhiyun if (dch->dev.D.protocol == ISDN_P_TE_S0)
4537*4882a593Smuzhiyun l1_event(dch->l1, CLOSE_CHANNEL);
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun hc->chan[ci].dch = NULL;
4540*4882a593Smuzhiyun
4541*4882a593Smuzhiyun if (hc->created[pt]) {
4542*4882a593Smuzhiyun hc->created[pt] = 0;
4543*4882a593Smuzhiyun mISDN_unregister_device(&dch->dev);
4544*4882a593Smuzhiyun }
4545*4882a593Smuzhiyun
4546*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4547*4882a593Smuzhiyun
4548*4882a593Smuzhiyun if (dch->timer.function) {
4549*4882a593Smuzhiyun del_timer(&dch->timer);
4550*4882a593Smuzhiyun dch->timer.function = NULL;
4551*4882a593Smuzhiyun }
4552*4882a593Smuzhiyun
4553*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) { /* E1 */
4554*4882a593Smuzhiyun /* remove sync */
4555*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
4556*4882a593Smuzhiyun hc->syncronized = 0;
4557*4882a593Smuzhiyun plxsd_checksync(hc, 1);
4558*4882a593Smuzhiyun }
4559*4882a593Smuzhiyun /* free channels */
4560*4882a593Smuzhiyun for (i = 0; i <= 31; i++) {
4561*4882a593Smuzhiyun if (!((1 << i) & hc->bmask[pt])) /* skip unused chan */
4562*4882a593Smuzhiyun continue;
4563*4882a593Smuzhiyun if (hc->chan[i].bch) {
4564*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4565*4882a593Smuzhiyun printk(KERN_DEBUG
4566*4882a593Smuzhiyun "%s: free port %d channel %d\n",
4567*4882a593Smuzhiyun __func__, hc->chan[i].port + 1, i);
4568*4882a593Smuzhiyun pb = hc->chan[i].bch;
4569*4882a593Smuzhiyun hc->chan[i].bch = NULL;
4570*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4571*4882a593Smuzhiyun mISDN_freebchannel(pb);
4572*4882a593Smuzhiyun kfree(pb);
4573*4882a593Smuzhiyun kfree(hc->chan[i].coeff);
4574*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4575*4882a593Smuzhiyun }
4576*4882a593Smuzhiyun }
4577*4882a593Smuzhiyun } else {
4578*4882a593Smuzhiyun /* remove sync */
4579*4882a593Smuzhiyun if (test_bit(HFC_CHIP_PLXSD, &hc->chip)) {
4580*4882a593Smuzhiyun hc->syncronized &=
4581*4882a593Smuzhiyun ~(1 << hc->chan[ci].port);
4582*4882a593Smuzhiyun plxsd_checksync(hc, 1);
4583*4882a593Smuzhiyun }
4584*4882a593Smuzhiyun /* free channels */
4585*4882a593Smuzhiyun if (hc->chan[ci - 2].bch) {
4586*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4587*4882a593Smuzhiyun printk(KERN_DEBUG
4588*4882a593Smuzhiyun "%s: free port %d channel %d\n",
4589*4882a593Smuzhiyun __func__, hc->chan[ci - 2].port + 1,
4590*4882a593Smuzhiyun ci - 2);
4591*4882a593Smuzhiyun pb = hc->chan[ci - 2].bch;
4592*4882a593Smuzhiyun hc->chan[ci - 2].bch = NULL;
4593*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4594*4882a593Smuzhiyun mISDN_freebchannel(pb);
4595*4882a593Smuzhiyun kfree(pb);
4596*4882a593Smuzhiyun kfree(hc->chan[ci - 2].coeff);
4597*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4598*4882a593Smuzhiyun }
4599*4882a593Smuzhiyun if (hc->chan[ci - 1].bch) {
4600*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4601*4882a593Smuzhiyun printk(KERN_DEBUG
4602*4882a593Smuzhiyun "%s: free port %d channel %d\n",
4603*4882a593Smuzhiyun __func__, hc->chan[ci - 1].port + 1,
4604*4882a593Smuzhiyun ci - 1);
4605*4882a593Smuzhiyun pb = hc->chan[ci - 1].bch;
4606*4882a593Smuzhiyun hc->chan[ci - 1].bch = NULL;
4607*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4608*4882a593Smuzhiyun mISDN_freebchannel(pb);
4609*4882a593Smuzhiyun kfree(pb);
4610*4882a593Smuzhiyun kfree(hc->chan[ci - 1].coeff);
4611*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4612*4882a593Smuzhiyun }
4613*4882a593Smuzhiyun }
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4616*4882a593Smuzhiyun
4617*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4618*4882a593Smuzhiyun printk(KERN_DEBUG "%s: free port %d channel D(%d)\n", __func__,
4619*4882a593Smuzhiyun pt+1, ci);
4620*4882a593Smuzhiyun mISDN_freedchannel(dch);
4621*4882a593Smuzhiyun kfree(dch);
4622*4882a593Smuzhiyun
4623*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4624*4882a593Smuzhiyun printk(KERN_DEBUG "%s: done!\n", __func__);
4625*4882a593Smuzhiyun }
4626*4882a593Smuzhiyun
4627*4882a593Smuzhiyun static void
release_card(struct hfc_multi * hc)4628*4882a593Smuzhiyun release_card(struct hfc_multi *hc)
4629*4882a593Smuzhiyun {
4630*4882a593Smuzhiyun u_long flags;
4631*4882a593Smuzhiyun int ch;
4632*4882a593Smuzhiyun
4633*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4634*4882a593Smuzhiyun printk(KERN_DEBUG "%s: release card (%d) entered\n",
4635*4882a593Smuzhiyun __func__, hc->id);
4636*4882a593Smuzhiyun
4637*4882a593Smuzhiyun /* unregister clock source */
4638*4882a593Smuzhiyun if (hc->iclock)
4639*4882a593Smuzhiyun mISDN_unregister_clock(hc->iclock);
4640*4882a593Smuzhiyun
4641*4882a593Smuzhiyun /* disable and free irq */
4642*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
4643*4882a593Smuzhiyun disable_hwirq(hc);
4644*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
4645*4882a593Smuzhiyun udelay(1000);
4646*4882a593Smuzhiyun if (hc->irq) {
4647*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4648*4882a593Smuzhiyun printk(KERN_DEBUG "%s: free irq %d (hc=%p)\n",
4649*4882a593Smuzhiyun __func__, hc->irq, hc);
4650*4882a593Smuzhiyun free_irq(hc->irq, hc);
4651*4882a593Smuzhiyun hc->irq = 0;
4652*4882a593Smuzhiyun
4653*4882a593Smuzhiyun }
4654*4882a593Smuzhiyun
4655*4882a593Smuzhiyun /* disable D-channels & B-channels */
4656*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4657*4882a593Smuzhiyun printk(KERN_DEBUG "%s: disable all channels (d and b)\n",
4658*4882a593Smuzhiyun __func__);
4659*4882a593Smuzhiyun for (ch = 0; ch <= 31; ch++) {
4660*4882a593Smuzhiyun if (hc->chan[ch].dch)
4661*4882a593Smuzhiyun release_port(hc, hc->chan[ch].dch);
4662*4882a593Smuzhiyun }
4663*4882a593Smuzhiyun
4664*4882a593Smuzhiyun /* dimm leds */
4665*4882a593Smuzhiyun if (hc->leds)
4666*4882a593Smuzhiyun hfcmulti_leds(hc);
4667*4882a593Smuzhiyun
4668*4882a593Smuzhiyun /* release hardware */
4669*4882a593Smuzhiyun release_io_hfcmulti(hc);
4670*4882a593Smuzhiyun
4671*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4672*4882a593Smuzhiyun printk(KERN_DEBUG "%s: remove instance from list\n",
4673*4882a593Smuzhiyun __func__);
4674*4882a593Smuzhiyun list_del(&hc->list);
4675*4882a593Smuzhiyun
4676*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4677*4882a593Smuzhiyun printk(KERN_DEBUG "%s: delete instance\n", __func__);
4678*4882a593Smuzhiyun if (hc == syncmaster)
4679*4882a593Smuzhiyun syncmaster = NULL;
4680*4882a593Smuzhiyun kfree(hc);
4681*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4682*4882a593Smuzhiyun printk(KERN_DEBUG "%s: card successfully removed\n",
4683*4882a593Smuzhiyun __func__);
4684*4882a593Smuzhiyun }
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun static void
init_e1_port_hw(struct hfc_multi * hc,struct hm_map * m)4687*4882a593Smuzhiyun init_e1_port_hw(struct hfc_multi *hc, struct hm_map *m)
4688*4882a593Smuzhiyun {
4689*4882a593Smuzhiyun /* set optical line type */
4690*4882a593Smuzhiyun if (port[Port_cnt] & 0x001) {
4691*4882a593Smuzhiyun if (!m->opticalsupport) {
4692*4882a593Smuzhiyun printk(KERN_INFO
4693*4882a593Smuzhiyun "This board has no optical "
4694*4882a593Smuzhiyun "support\n");
4695*4882a593Smuzhiyun } else {
4696*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4697*4882a593Smuzhiyun printk(KERN_DEBUG
4698*4882a593Smuzhiyun "%s: PORT set optical "
4699*4882a593Smuzhiyun "interfacs: card(%d) "
4700*4882a593Smuzhiyun "port(%d)\n",
4701*4882a593Smuzhiyun __func__,
4702*4882a593Smuzhiyun HFC_cnt + 1, 1);
4703*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_OPTICAL,
4704*4882a593Smuzhiyun &hc->chan[hc->dnum[0]].cfg);
4705*4882a593Smuzhiyun }
4706*4882a593Smuzhiyun }
4707*4882a593Smuzhiyun /* set LOS report */
4708*4882a593Smuzhiyun if (port[Port_cnt] & 0x004) {
4709*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4710*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT set "
4711*4882a593Smuzhiyun "LOS report: card(%d) port(%d)\n",
4712*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4713*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_REPORT_LOS,
4714*4882a593Smuzhiyun &hc->chan[hc->dnum[0]].cfg);
4715*4882a593Smuzhiyun }
4716*4882a593Smuzhiyun /* set AIS report */
4717*4882a593Smuzhiyun if (port[Port_cnt] & 0x008) {
4718*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4719*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT set "
4720*4882a593Smuzhiyun "AIS report: card(%d) port(%d)\n",
4721*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4722*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_REPORT_AIS,
4723*4882a593Smuzhiyun &hc->chan[hc->dnum[0]].cfg);
4724*4882a593Smuzhiyun }
4725*4882a593Smuzhiyun /* set SLIP report */
4726*4882a593Smuzhiyun if (port[Port_cnt] & 0x010) {
4727*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4728*4882a593Smuzhiyun printk(KERN_DEBUG
4729*4882a593Smuzhiyun "%s: PORT set SLIP report: "
4730*4882a593Smuzhiyun "card(%d) port(%d)\n",
4731*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4732*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_REPORT_SLIP,
4733*4882a593Smuzhiyun &hc->chan[hc->dnum[0]].cfg);
4734*4882a593Smuzhiyun }
4735*4882a593Smuzhiyun /* set RDI report */
4736*4882a593Smuzhiyun if (port[Port_cnt] & 0x020) {
4737*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4738*4882a593Smuzhiyun printk(KERN_DEBUG
4739*4882a593Smuzhiyun "%s: PORT set RDI report: "
4740*4882a593Smuzhiyun "card(%d) port(%d)\n",
4741*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4742*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_REPORT_RDI,
4743*4882a593Smuzhiyun &hc->chan[hc->dnum[0]].cfg);
4744*4882a593Smuzhiyun }
4745*4882a593Smuzhiyun /* set CRC-4 Mode */
4746*4882a593Smuzhiyun if (!(port[Port_cnt] & 0x100)) {
4747*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4748*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT turn on CRC4 report:"
4749*4882a593Smuzhiyun " card(%d) port(%d)\n",
4750*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4751*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_CRC4,
4752*4882a593Smuzhiyun &hc->chan[hc->dnum[0]].cfg);
4753*4882a593Smuzhiyun } else {
4754*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4755*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT turn off CRC4"
4756*4882a593Smuzhiyun " report: card(%d) port(%d)\n",
4757*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4758*4882a593Smuzhiyun }
4759*4882a593Smuzhiyun /* set forced clock */
4760*4882a593Smuzhiyun if (port[Port_cnt] & 0x0200) {
4761*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4762*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT force getting clock from "
4763*4882a593Smuzhiyun "E1: card(%d) port(%d)\n",
4764*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4765*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_E1CLOCK_GET, &hc->chip);
4766*4882a593Smuzhiyun } else
4767*4882a593Smuzhiyun if (port[Port_cnt] & 0x0400) {
4768*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4769*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT force putting clock to "
4770*4882a593Smuzhiyun "E1: card(%d) port(%d)\n",
4771*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4772*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_E1CLOCK_PUT, &hc->chip);
4773*4882a593Smuzhiyun }
4774*4882a593Smuzhiyun /* set JATT PLL */
4775*4882a593Smuzhiyun if (port[Port_cnt] & 0x0800) {
4776*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4777*4882a593Smuzhiyun printk(KERN_DEBUG "%s: PORT disable JATT PLL on "
4778*4882a593Smuzhiyun "E1: card(%d) port(%d)\n",
4779*4882a593Smuzhiyun __func__, HFC_cnt + 1, 1);
4780*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_RX_SYNC, &hc->chip);
4781*4882a593Smuzhiyun }
4782*4882a593Smuzhiyun /* set elastic jitter buffer */
4783*4882a593Smuzhiyun if (port[Port_cnt] & 0x3000) {
4784*4882a593Smuzhiyun hc->chan[hc->dnum[0]].jitter = (port[Port_cnt]>>12) & 0x3;
4785*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4786*4882a593Smuzhiyun printk(KERN_DEBUG
4787*4882a593Smuzhiyun "%s: PORT set elastic "
4788*4882a593Smuzhiyun "buffer to %d: card(%d) port(%d)\n",
4789*4882a593Smuzhiyun __func__, hc->chan[hc->dnum[0]].jitter,
4790*4882a593Smuzhiyun HFC_cnt + 1, 1);
4791*4882a593Smuzhiyun } else
4792*4882a593Smuzhiyun hc->chan[hc->dnum[0]].jitter = 2; /* default */
4793*4882a593Smuzhiyun }
4794*4882a593Smuzhiyun
4795*4882a593Smuzhiyun static int
init_e1_port(struct hfc_multi * hc,struct hm_map * m,int pt)4796*4882a593Smuzhiyun init_e1_port(struct hfc_multi *hc, struct hm_map *m, int pt)
4797*4882a593Smuzhiyun {
4798*4882a593Smuzhiyun struct dchannel *dch;
4799*4882a593Smuzhiyun struct bchannel *bch;
4800*4882a593Smuzhiyun int ch, ret = 0;
4801*4882a593Smuzhiyun char name[MISDN_MAX_IDLEN];
4802*4882a593Smuzhiyun int bcount = 0;
4803*4882a593Smuzhiyun
4804*4882a593Smuzhiyun dch = kzalloc(sizeof(struct dchannel), GFP_KERNEL);
4805*4882a593Smuzhiyun if (!dch)
4806*4882a593Smuzhiyun return -ENOMEM;
4807*4882a593Smuzhiyun dch->debug = debug;
4808*4882a593Smuzhiyun mISDN_initdchannel(dch, MAX_DFRAME_LEN_L1, ph_state_change);
4809*4882a593Smuzhiyun dch->hw = hc;
4810*4882a593Smuzhiyun dch->dev.Dprotocols = (1 << ISDN_P_TE_E1) | (1 << ISDN_P_NT_E1);
4811*4882a593Smuzhiyun dch->dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
4812*4882a593Smuzhiyun (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
4813*4882a593Smuzhiyun dch->dev.D.send = handle_dmsg;
4814*4882a593Smuzhiyun dch->dev.D.ctrl = hfcm_dctrl;
4815*4882a593Smuzhiyun dch->slot = hc->dnum[pt];
4816*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].dch = dch;
4817*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].port = pt;
4818*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].nt_timer = -1;
4819*4882a593Smuzhiyun for (ch = 1; ch <= 31; ch++) {
4820*4882a593Smuzhiyun if (!((1 << ch) & hc->bmask[pt])) /* skip unused channel */
4821*4882a593Smuzhiyun continue;
4822*4882a593Smuzhiyun bch = kzalloc(sizeof(struct bchannel), GFP_KERNEL);
4823*4882a593Smuzhiyun if (!bch) {
4824*4882a593Smuzhiyun printk(KERN_ERR "%s: no memory for bchannel\n",
4825*4882a593Smuzhiyun __func__);
4826*4882a593Smuzhiyun ret = -ENOMEM;
4827*4882a593Smuzhiyun goto free_chan;
4828*4882a593Smuzhiyun }
4829*4882a593Smuzhiyun hc->chan[ch].coeff = kzalloc(512, GFP_KERNEL);
4830*4882a593Smuzhiyun if (!hc->chan[ch].coeff) {
4831*4882a593Smuzhiyun printk(KERN_ERR "%s: no memory for coeffs\n",
4832*4882a593Smuzhiyun __func__);
4833*4882a593Smuzhiyun ret = -ENOMEM;
4834*4882a593Smuzhiyun kfree(bch);
4835*4882a593Smuzhiyun goto free_chan;
4836*4882a593Smuzhiyun }
4837*4882a593Smuzhiyun bch->nr = ch;
4838*4882a593Smuzhiyun bch->slot = ch;
4839*4882a593Smuzhiyun bch->debug = debug;
4840*4882a593Smuzhiyun mISDN_initbchannel(bch, MAX_DATA_MEM, poll >> 1);
4841*4882a593Smuzhiyun bch->hw = hc;
4842*4882a593Smuzhiyun bch->ch.send = handle_bmsg;
4843*4882a593Smuzhiyun bch->ch.ctrl = hfcm_bctrl;
4844*4882a593Smuzhiyun bch->ch.nr = ch;
4845*4882a593Smuzhiyun list_add(&bch->ch.list, &dch->dev.bchannels);
4846*4882a593Smuzhiyun hc->chan[ch].bch = bch;
4847*4882a593Smuzhiyun hc->chan[ch].port = pt;
4848*4882a593Smuzhiyun set_channelmap(bch->nr, dch->dev.channelmap);
4849*4882a593Smuzhiyun bcount++;
4850*4882a593Smuzhiyun }
4851*4882a593Smuzhiyun dch->dev.nrbchan = bcount;
4852*4882a593Smuzhiyun if (pt == 0)
4853*4882a593Smuzhiyun init_e1_port_hw(hc, m);
4854*4882a593Smuzhiyun if (hc->ports > 1)
4855*4882a593Smuzhiyun snprintf(name, MISDN_MAX_IDLEN - 1, "hfc-e1.%d-%d",
4856*4882a593Smuzhiyun HFC_cnt + 1, pt+1);
4857*4882a593Smuzhiyun else
4858*4882a593Smuzhiyun snprintf(name, MISDN_MAX_IDLEN - 1, "hfc-e1.%d", HFC_cnt + 1);
4859*4882a593Smuzhiyun ret = mISDN_register_device(&dch->dev, &hc->pci_dev->dev, name);
4860*4882a593Smuzhiyun if (ret)
4861*4882a593Smuzhiyun goto free_chan;
4862*4882a593Smuzhiyun hc->created[pt] = 1;
4863*4882a593Smuzhiyun return ret;
4864*4882a593Smuzhiyun free_chan:
4865*4882a593Smuzhiyun release_port(hc, dch);
4866*4882a593Smuzhiyun return ret;
4867*4882a593Smuzhiyun }
4868*4882a593Smuzhiyun
4869*4882a593Smuzhiyun static int
init_multi_port(struct hfc_multi * hc,int pt)4870*4882a593Smuzhiyun init_multi_port(struct hfc_multi *hc, int pt)
4871*4882a593Smuzhiyun {
4872*4882a593Smuzhiyun struct dchannel *dch;
4873*4882a593Smuzhiyun struct bchannel *bch;
4874*4882a593Smuzhiyun int ch, i, ret = 0;
4875*4882a593Smuzhiyun char name[MISDN_MAX_IDLEN];
4876*4882a593Smuzhiyun
4877*4882a593Smuzhiyun dch = kzalloc(sizeof(struct dchannel), GFP_KERNEL);
4878*4882a593Smuzhiyun if (!dch)
4879*4882a593Smuzhiyun return -ENOMEM;
4880*4882a593Smuzhiyun dch->debug = debug;
4881*4882a593Smuzhiyun mISDN_initdchannel(dch, MAX_DFRAME_LEN_L1, ph_state_change);
4882*4882a593Smuzhiyun dch->hw = hc;
4883*4882a593Smuzhiyun dch->dev.Dprotocols = (1 << ISDN_P_TE_S0) | (1 << ISDN_P_NT_S0);
4884*4882a593Smuzhiyun dch->dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
4885*4882a593Smuzhiyun (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
4886*4882a593Smuzhiyun dch->dev.D.send = handle_dmsg;
4887*4882a593Smuzhiyun dch->dev.D.ctrl = hfcm_dctrl;
4888*4882a593Smuzhiyun dch->dev.nrbchan = 2;
4889*4882a593Smuzhiyun i = pt << 2;
4890*4882a593Smuzhiyun dch->slot = i + 2;
4891*4882a593Smuzhiyun hc->chan[i + 2].dch = dch;
4892*4882a593Smuzhiyun hc->chan[i + 2].port = pt;
4893*4882a593Smuzhiyun hc->chan[i + 2].nt_timer = -1;
4894*4882a593Smuzhiyun for (ch = 0; ch < dch->dev.nrbchan; ch++) {
4895*4882a593Smuzhiyun bch = kzalloc(sizeof(struct bchannel), GFP_KERNEL);
4896*4882a593Smuzhiyun if (!bch) {
4897*4882a593Smuzhiyun printk(KERN_ERR "%s: no memory for bchannel\n",
4898*4882a593Smuzhiyun __func__);
4899*4882a593Smuzhiyun ret = -ENOMEM;
4900*4882a593Smuzhiyun goto free_chan;
4901*4882a593Smuzhiyun }
4902*4882a593Smuzhiyun hc->chan[i + ch].coeff = kzalloc(512, GFP_KERNEL);
4903*4882a593Smuzhiyun if (!hc->chan[i + ch].coeff) {
4904*4882a593Smuzhiyun printk(KERN_ERR "%s: no memory for coeffs\n",
4905*4882a593Smuzhiyun __func__);
4906*4882a593Smuzhiyun ret = -ENOMEM;
4907*4882a593Smuzhiyun kfree(bch);
4908*4882a593Smuzhiyun goto free_chan;
4909*4882a593Smuzhiyun }
4910*4882a593Smuzhiyun bch->nr = ch + 1;
4911*4882a593Smuzhiyun bch->slot = i + ch;
4912*4882a593Smuzhiyun bch->debug = debug;
4913*4882a593Smuzhiyun mISDN_initbchannel(bch, MAX_DATA_MEM, poll >> 1);
4914*4882a593Smuzhiyun bch->hw = hc;
4915*4882a593Smuzhiyun bch->ch.send = handle_bmsg;
4916*4882a593Smuzhiyun bch->ch.ctrl = hfcm_bctrl;
4917*4882a593Smuzhiyun bch->ch.nr = ch + 1;
4918*4882a593Smuzhiyun list_add(&bch->ch.list, &dch->dev.bchannels);
4919*4882a593Smuzhiyun hc->chan[i + ch].bch = bch;
4920*4882a593Smuzhiyun hc->chan[i + ch].port = pt;
4921*4882a593Smuzhiyun set_channelmap(bch->nr, dch->dev.channelmap);
4922*4882a593Smuzhiyun }
4923*4882a593Smuzhiyun /* set master clock */
4924*4882a593Smuzhiyun if (port[Port_cnt] & 0x001) {
4925*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4926*4882a593Smuzhiyun printk(KERN_DEBUG
4927*4882a593Smuzhiyun "%s: PROTOCOL set master clock: "
4928*4882a593Smuzhiyun "card(%d) port(%d)\n",
4929*4882a593Smuzhiyun __func__, HFC_cnt + 1, pt + 1);
4930*4882a593Smuzhiyun if (dch->dev.D.protocol != ISDN_P_TE_S0) {
4931*4882a593Smuzhiyun printk(KERN_ERR "Error: Master clock "
4932*4882a593Smuzhiyun "for port(%d) of card(%d) is only"
4933*4882a593Smuzhiyun " possible with TE-mode\n",
4934*4882a593Smuzhiyun pt + 1, HFC_cnt + 1);
4935*4882a593Smuzhiyun ret = -EINVAL;
4936*4882a593Smuzhiyun goto free_chan;
4937*4882a593Smuzhiyun }
4938*4882a593Smuzhiyun if (hc->masterclk >= 0) {
4939*4882a593Smuzhiyun printk(KERN_ERR "Error: Master clock "
4940*4882a593Smuzhiyun "for port(%d) of card(%d) already "
4941*4882a593Smuzhiyun "defined for port(%d)\n",
4942*4882a593Smuzhiyun pt + 1, HFC_cnt + 1, hc->masterclk + 1);
4943*4882a593Smuzhiyun ret = -EINVAL;
4944*4882a593Smuzhiyun goto free_chan;
4945*4882a593Smuzhiyun }
4946*4882a593Smuzhiyun hc->masterclk = pt;
4947*4882a593Smuzhiyun }
4948*4882a593Smuzhiyun /* set transmitter line to non capacitive */
4949*4882a593Smuzhiyun if (port[Port_cnt] & 0x002) {
4950*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4951*4882a593Smuzhiyun printk(KERN_DEBUG
4952*4882a593Smuzhiyun "%s: PROTOCOL set non capacitive "
4953*4882a593Smuzhiyun "transmitter: card(%d) port(%d)\n",
4954*4882a593Smuzhiyun __func__, HFC_cnt + 1, pt + 1);
4955*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_NONCAP_TX,
4956*4882a593Smuzhiyun &hc->chan[i + 2].cfg);
4957*4882a593Smuzhiyun }
4958*4882a593Smuzhiyun /* disable E-channel */
4959*4882a593Smuzhiyun if (port[Port_cnt] & 0x004) {
4960*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
4961*4882a593Smuzhiyun printk(KERN_DEBUG
4962*4882a593Smuzhiyun "%s: PROTOCOL disable E-channel: "
4963*4882a593Smuzhiyun "card(%d) port(%d)\n",
4964*4882a593Smuzhiyun __func__, HFC_cnt + 1, pt + 1);
4965*4882a593Smuzhiyun test_and_set_bit(HFC_CFG_DIS_ECHANNEL,
4966*4882a593Smuzhiyun &hc->chan[i + 2].cfg);
4967*4882a593Smuzhiyun }
4968*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_XHFC) {
4969*4882a593Smuzhiyun snprintf(name, MISDN_MAX_IDLEN - 1, "xhfc.%d-%d",
4970*4882a593Smuzhiyun HFC_cnt + 1, pt + 1);
4971*4882a593Smuzhiyun ret = mISDN_register_device(&dch->dev, NULL, name);
4972*4882a593Smuzhiyun } else {
4973*4882a593Smuzhiyun snprintf(name, MISDN_MAX_IDLEN - 1, "hfc-%ds.%d-%d",
4974*4882a593Smuzhiyun hc->ctype, HFC_cnt + 1, pt + 1);
4975*4882a593Smuzhiyun ret = mISDN_register_device(&dch->dev, &hc->pci_dev->dev, name);
4976*4882a593Smuzhiyun }
4977*4882a593Smuzhiyun if (ret)
4978*4882a593Smuzhiyun goto free_chan;
4979*4882a593Smuzhiyun hc->created[pt] = 1;
4980*4882a593Smuzhiyun return ret;
4981*4882a593Smuzhiyun free_chan:
4982*4882a593Smuzhiyun release_port(hc, dch);
4983*4882a593Smuzhiyun return ret;
4984*4882a593Smuzhiyun }
4985*4882a593Smuzhiyun
4986*4882a593Smuzhiyun static int
hfcmulti_init(struct hm_map * m,struct pci_dev * pdev,const struct pci_device_id * ent)4987*4882a593Smuzhiyun hfcmulti_init(struct hm_map *m, struct pci_dev *pdev,
4988*4882a593Smuzhiyun const struct pci_device_id *ent)
4989*4882a593Smuzhiyun {
4990*4882a593Smuzhiyun int ret_err = 0;
4991*4882a593Smuzhiyun int pt;
4992*4882a593Smuzhiyun struct hfc_multi *hc;
4993*4882a593Smuzhiyun u_long flags;
4994*4882a593Smuzhiyun u_char dips = 0, pmj = 0; /* dip settings, port mode Jumpers */
4995*4882a593Smuzhiyun int i, ch;
4996*4882a593Smuzhiyun u_int maskcheck;
4997*4882a593Smuzhiyun
4998*4882a593Smuzhiyun if (HFC_cnt >= MAX_CARDS) {
4999*4882a593Smuzhiyun printk(KERN_ERR "too many cards (max=%d).\n",
5000*4882a593Smuzhiyun MAX_CARDS);
5001*4882a593Smuzhiyun return -EINVAL;
5002*4882a593Smuzhiyun }
5003*4882a593Smuzhiyun if ((type[HFC_cnt] & 0xff) && (type[HFC_cnt] & 0xff) != m->type) {
5004*4882a593Smuzhiyun printk(KERN_WARNING "HFC-MULTI: Card '%s:%s' type %d found but "
5005*4882a593Smuzhiyun "type[%d] %d was supplied as module parameter\n",
5006*4882a593Smuzhiyun m->vendor_name, m->card_name, m->type, HFC_cnt,
5007*4882a593Smuzhiyun type[HFC_cnt] & 0xff);
5008*4882a593Smuzhiyun printk(KERN_WARNING "HFC-MULTI: Load module without parameters "
5009*4882a593Smuzhiyun "first, to see cards and their types.");
5010*4882a593Smuzhiyun return -EINVAL;
5011*4882a593Smuzhiyun }
5012*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
5013*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Registering %s:%s chip type %d (0x%x)\n",
5014*4882a593Smuzhiyun __func__, m->vendor_name, m->card_name, m->type,
5015*4882a593Smuzhiyun type[HFC_cnt]);
5016*4882a593Smuzhiyun
5017*4882a593Smuzhiyun /* allocate card+fifo structure */
5018*4882a593Smuzhiyun hc = kzalloc(sizeof(struct hfc_multi), GFP_KERNEL);
5019*4882a593Smuzhiyun if (!hc) {
5020*4882a593Smuzhiyun printk(KERN_ERR "No kmem for HFC-Multi card\n");
5021*4882a593Smuzhiyun return -ENOMEM;
5022*4882a593Smuzhiyun }
5023*4882a593Smuzhiyun spin_lock_init(&hc->lock);
5024*4882a593Smuzhiyun hc->mtyp = m;
5025*4882a593Smuzhiyun hc->ctype = m->type;
5026*4882a593Smuzhiyun hc->ports = m->ports;
5027*4882a593Smuzhiyun hc->id = HFC_cnt;
5028*4882a593Smuzhiyun hc->pcm = pcm[HFC_cnt];
5029*4882a593Smuzhiyun hc->io_mode = iomode[HFC_cnt];
5030*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1 && dmask[E1_cnt]) {
5031*4882a593Smuzhiyun /* fragment card */
5032*4882a593Smuzhiyun pt = 0;
5033*4882a593Smuzhiyun maskcheck = 0;
5034*4882a593Smuzhiyun for (ch = 0; ch <= 31; ch++) {
5035*4882a593Smuzhiyun if (!((1 << ch) & dmask[E1_cnt]))
5036*4882a593Smuzhiyun continue;
5037*4882a593Smuzhiyun hc->dnum[pt] = ch;
5038*4882a593Smuzhiyun hc->bmask[pt] = bmask[bmask_cnt++];
5039*4882a593Smuzhiyun if ((maskcheck & hc->bmask[pt])
5040*4882a593Smuzhiyun || (dmask[E1_cnt] & hc->bmask[pt])) {
5041*4882a593Smuzhiyun printk(KERN_INFO
5042*4882a593Smuzhiyun "HFC-E1 #%d has overlapping B-channels on fragment #%d\n",
5043*4882a593Smuzhiyun E1_cnt + 1, pt);
5044*4882a593Smuzhiyun kfree(hc);
5045*4882a593Smuzhiyun return -EINVAL;
5046*4882a593Smuzhiyun }
5047*4882a593Smuzhiyun maskcheck |= hc->bmask[pt];
5048*4882a593Smuzhiyun printk(KERN_INFO
5049*4882a593Smuzhiyun "HFC-E1 #%d uses D-channel on slot %d and a B-channel map of 0x%08x\n",
5050*4882a593Smuzhiyun E1_cnt + 1, ch, hc->bmask[pt]);
5051*4882a593Smuzhiyun pt++;
5052*4882a593Smuzhiyun }
5053*4882a593Smuzhiyun hc->ports = pt;
5054*4882a593Smuzhiyun }
5055*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1 && !dmask[E1_cnt]) {
5056*4882a593Smuzhiyun /* default card layout */
5057*4882a593Smuzhiyun hc->dnum[0] = 16;
5058*4882a593Smuzhiyun hc->bmask[0] = 0xfffefffe;
5059*4882a593Smuzhiyun hc->ports = 1;
5060*4882a593Smuzhiyun }
5061*4882a593Smuzhiyun
5062*4882a593Smuzhiyun /* set chip specific features */
5063*4882a593Smuzhiyun hc->masterclk = -1;
5064*4882a593Smuzhiyun if (type[HFC_cnt] & 0x100) {
5065*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_ULAW, &hc->chip);
5066*4882a593Smuzhiyun hc->silence = 0xff; /* ulaw silence */
5067*4882a593Smuzhiyun } else
5068*4882a593Smuzhiyun hc->silence = 0x2a; /* alaw silence */
5069*4882a593Smuzhiyun if ((poll >> 1) > sizeof(hc->silence_data)) {
5070*4882a593Smuzhiyun printk(KERN_ERR "HFCMULTI error: silence_data too small, "
5071*4882a593Smuzhiyun "please fix\n");
5072*4882a593Smuzhiyun kfree(hc);
5073*4882a593Smuzhiyun return -EINVAL;
5074*4882a593Smuzhiyun }
5075*4882a593Smuzhiyun for (i = 0; i < (poll >> 1); i++)
5076*4882a593Smuzhiyun hc->silence_data[i] = hc->silence;
5077*4882a593Smuzhiyun
5078*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_XHFC) {
5079*4882a593Smuzhiyun if (!(type[HFC_cnt] & 0x200))
5080*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_DTMF, &hc->chip);
5081*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_CONF, &hc->chip);
5082*4882a593Smuzhiyun }
5083*4882a593Smuzhiyun
5084*4882a593Smuzhiyun if (type[HFC_cnt] & 0x800)
5085*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_PCM_SLAVE, &hc->chip);
5086*4882a593Smuzhiyun if (type[HFC_cnt] & 0x1000) {
5087*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_PCM_MASTER, &hc->chip);
5088*4882a593Smuzhiyun test_and_clear_bit(HFC_CHIP_PCM_SLAVE, &hc->chip);
5089*4882a593Smuzhiyun }
5090*4882a593Smuzhiyun if (type[HFC_cnt] & 0x4000)
5091*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_EXRAM_128, &hc->chip);
5092*4882a593Smuzhiyun if (type[HFC_cnt] & 0x8000)
5093*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_EXRAM_512, &hc->chip);
5094*4882a593Smuzhiyun hc->slots = 32;
5095*4882a593Smuzhiyun if (type[HFC_cnt] & 0x10000)
5096*4882a593Smuzhiyun hc->slots = 64;
5097*4882a593Smuzhiyun if (type[HFC_cnt] & 0x20000)
5098*4882a593Smuzhiyun hc->slots = 128;
5099*4882a593Smuzhiyun if (type[HFC_cnt] & 0x80000) {
5100*4882a593Smuzhiyun test_and_set_bit(HFC_CHIP_WATCHDOG, &hc->chip);
5101*4882a593Smuzhiyun hc->wdcount = 0;
5102*4882a593Smuzhiyun hc->wdbyte = V_GPIO_OUT2;
5103*4882a593Smuzhiyun printk(KERN_NOTICE "Watchdog enabled\n");
5104*4882a593Smuzhiyun }
5105*4882a593Smuzhiyun
5106*4882a593Smuzhiyun if (pdev && ent)
5107*4882a593Smuzhiyun /* setup pci, hc->slots may change due to PLXSD */
5108*4882a593Smuzhiyun ret_err = setup_pci(hc, pdev, ent);
5109*4882a593Smuzhiyun else
5110*4882a593Smuzhiyun #ifdef CONFIG_MISDN_HFCMULTI_8xx
5111*4882a593Smuzhiyun ret_err = setup_embedded(hc, m);
5112*4882a593Smuzhiyun #else
5113*4882a593Smuzhiyun {
5114*4882a593Smuzhiyun printk(KERN_WARNING "Embedded IO Mode not selected\n");
5115*4882a593Smuzhiyun ret_err = -EIO;
5116*4882a593Smuzhiyun }
5117*4882a593Smuzhiyun #endif
5118*4882a593Smuzhiyun if (ret_err) {
5119*4882a593Smuzhiyun if (hc == syncmaster)
5120*4882a593Smuzhiyun syncmaster = NULL;
5121*4882a593Smuzhiyun kfree(hc);
5122*4882a593Smuzhiyun return ret_err;
5123*4882a593Smuzhiyun }
5124*4882a593Smuzhiyun
5125*4882a593Smuzhiyun hc->HFC_outb_nodebug = hc->HFC_outb;
5126*4882a593Smuzhiyun hc->HFC_inb_nodebug = hc->HFC_inb;
5127*4882a593Smuzhiyun hc->HFC_inw_nodebug = hc->HFC_inw;
5128*4882a593Smuzhiyun hc->HFC_wait_nodebug = hc->HFC_wait;
5129*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG
5130*4882a593Smuzhiyun hc->HFC_outb = HFC_outb_debug;
5131*4882a593Smuzhiyun hc->HFC_inb = HFC_inb_debug;
5132*4882a593Smuzhiyun hc->HFC_inw = HFC_inw_debug;
5133*4882a593Smuzhiyun hc->HFC_wait = HFC_wait_debug;
5134*4882a593Smuzhiyun #endif
5135*4882a593Smuzhiyun /* create channels */
5136*4882a593Smuzhiyun for (pt = 0; pt < hc->ports; pt++) {
5137*4882a593Smuzhiyun if (Port_cnt >= MAX_PORTS) {
5138*4882a593Smuzhiyun printk(KERN_ERR "too many ports (max=%d).\n",
5139*4882a593Smuzhiyun MAX_PORTS);
5140*4882a593Smuzhiyun ret_err = -EINVAL;
5141*4882a593Smuzhiyun goto free_card;
5142*4882a593Smuzhiyun }
5143*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1)
5144*4882a593Smuzhiyun ret_err = init_e1_port(hc, m, pt);
5145*4882a593Smuzhiyun else
5146*4882a593Smuzhiyun ret_err = init_multi_port(hc, pt);
5147*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
5148*4882a593Smuzhiyun printk(KERN_DEBUG
5149*4882a593Smuzhiyun "%s: Registering D-channel, card(%d) port(%d) "
5150*4882a593Smuzhiyun "result %d\n",
5151*4882a593Smuzhiyun __func__, HFC_cnt + 1, pt + 1, ret_err);
5152*4882a593Smuzhiyun
5153*4882a593Smuzhiyun if (ret_err) {
5154*4882a593Smuzhiyun while (pt) { /* release already registered ports */
5155*4882a593Smuzhiyun pt--;
5156*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1)
5157*4882a593Smuzhiyun release_port(hc,
5158*4882a593Smuzhiyun hc->chan[hc->dnum[pt]].dch);
5159*4882a593Smuzhiyun else
5160*4882a593Smuzhiyun release_port(hc,
5161*4882a593Smuzhiyun hc->chan[(pt << 2) + 2].dch);
5162*4882a593Smuzhiyun }
5163*4882a593Smuzhiyun goto free_card;
5164*4882a593Smuzhiyun }
5165*4882a593Smuzhiyun if (hc->ctype != HFC_TYPE_E1)
5166*4882a593Smuzhiyun Port_cnt++; /* for each S0 port */
5167*4882a593Smuzhiyun }
5168*4882a593Smuzhiyun if (hc->ctype == HFC_TYPE_E1) {
5169*4882a593Smuzhiyun Port_cnt++; /* for each E1 port */
5170*4882a593Smuzhiyun E1_cnt++;
5171*4882a593Smuzhiyun }
5172*4882a593Smuzhiyun
5173*4882a593Smuzhiyun /* disp switches */
5174*4882a593Smuzhiyun switch (m->dip_type) {
5175*4882a593Smuzhiyun case DIP_4S:
5176*4882a593Smuzhiyun /*
5177*4882a593Smuzhiyun * Get DIP setting for beroNet 1S/2S/4S cards
5178*4882a593Smuzhiyun * DIP Setting: (collect GPIO 13/14/15 (R_GPIO_IN1) +
5179*4882a593Smuzhiyun * GPI 19/23 (R_GPI_IN2))
5180*4882a593Smuzhiyun */
5181*4882a593Smuzhiyun dips = ((~HFC_inb(hc, R_GPIO_IN1) & 0xE0) >> 5) |
5182*4882a593Smuzhiyun ((~HFC_inb(hc, R_GPI_IN2) & 0x80) >> 3) |
5183*4882a593Smuzhiyun (~HFC_inb(hc, R_GPI_IN2) & 0x08);
5184*4882a593Smuzhiyun
5185*4882a593Smuzhiyun /* Port mode (TE/NT) jumpers */
5186*4882a593Smuzhiyun pmj = ((HFC_inb(hc, R_GPI_IN3) >> 4) & 0xf);
5187*4882a593Smuzhiyun
5188*4882a593Smuzhiyun if (test_bit(HFC_CHIP_B410P, &hc->chip))
5189*4882a593Smuzhiyun pmj = ~pmj & 0xf;
5190*4882a593Smuzhiyun
5191*4882a593Smuzhiyun printk(KERN_INFO "%s: %s DIPs(0x%x) jumpers(0x%x)\n",
5192*4882a593Smuzhiyun m->vendor_name, m->card_name, dips, pmj);
5193*4882a593Smuzhiyun break;
5194*4882a593Smuzhiyun case DIP_8S:
5195*4882a593Smuzhiyun /*
5196*4882a593Smuzhiyun * Get DIP Setting for beroNet 8S0+ cards
5197*4882a593Smuzhiyun * Enable PCI auxbridge function
5198*4882a593Smuzhiyun */
5199*4882a593Smuzhiyun HFC_outb(hc, R_BRG_PCM_CFG, 1 | V_PCM_CLK);
5200*4882a593Smuzhiyun /* prepare access to auxport */
5201*4882a593Smuzhiyun outw(0x4000, hc->pci_iobase + 4);
5202*4882a593Smuzhiyun /*
5203*4882a593Smuzhiyun * some dummy reads are required to
5204*4882a593Smuzhiyun * read valid DIP switch data
5205*4882a593Smuzhiyun */
5206*4882a593Smuzhiyun dips = inb(hc->pci_iobase);
5207*4882a593Smuzhiyun dips = inb(hc->pci_iobase);
5208*4882a593Smuzhiyun dips = inb(hc->pci_iobase);
5209*4882a593Smuzhiyun dips = ~inb(hc->pci_iobase) & 0x3F;
5210*4882a593Smuzhiyun outw(0x0, hc->pci_iobase + 4);
5211*4882a593Smuzhiyun /* disable PCI auxbridge function */
5212*4882a593Smuzhiyun HFC_outb(hc, R_BRG_PCM_CFG, V_PCM_CLK);
5213*4882a593Smuzhiyun printk(KERN_INFO "%s: %s DIPs(0x%x)\n",
5214*4882a593Smuzhiyun m->vendor_name, m->card_name, dips);
5215*4882a593Smuzhiyun break;
5216*4882a593Smuzhiyun case DIP_E1:
5217*4882a593Smuzhiyun /*
5218*4882a593Smuzhiyun * get DIP Setting for beroNet E1 cards
5219*4882a593Smuzhiyun * DIP Setting: collect GPI 4/5/6/7 (R_GPI_IN0)
5220*4882a593Smuzhiyun */
5221*4882a593Smuzhiyun dips = (~HFC_inb(hc, R_GPI_IN0) & 0xF0) >> 4;
5222*4882a593Smuzhiyun printk(KERN_INFO "%s: %s DIPs(0x%x)\n",
5223*4882a593Smuzhiyun m->vendor_name, m->card_name, dips);
5224*4882a593Smuzhiyun break;
5225*4882a593Smuzhiyun }
5226*4882a593Smuzhiyun
5227*4882a593Smuzhiyun /* add to list */
5228*4882a593Smuzhiyun spin_lock_irqsave(&HFClock, flags);
5229*4882a593Smuzhiyun list_add_tail(&hc->list, &HFClist);
5230*4882a593Smuzhiyun spin_unlock_irqrestore(&HFClock, flags);
5231*4882a593Smuzhiyun
5232*4882a593Smuzhiyun /* use as clock source */
5233*4882a593Smuzhiyun if (clock == HFC_cnt + 1)
5234*4882a593Smuzhiyun hc->iclock = mISDN_register_clock("HFCMulti", 0, clockctl, hc);
5235*4882a593Smuzhiyun
5236*4882a593Smuzhiyun /* initialize hardware */
5237*4882a593Smuzhiyun hc->irq = (m->irq) ? : hc->pci_dev->irq;
5238*4882a593Smuzhiyun ret_err = init_card(hc);
5239*4882a593Smuzhiyun if (ret_err) {
5240*4882a593Smuzhiyun printk(KERN_ERR "init card returns %d\n", ret_err);
5241*4882a593Smuzhiyun release_card(hc);
5242*4882a593Smuzhiyun return ret_err;
5243*4882a593Smuzhiyun }
5244*4882a593Smuzhiyun
5245*4882a593Smuzhiyun /* start IRQ and return */
5246*4882a593Smuzhiyun spin_lock_irqsave(&hc->lock, flags);
5247*4882a593Smuzhiyun enable_hwirq(hc);
5248*4882a593Smuzhiyun spin_unlock_irqrestore(&hc->lock, flags);
5249*4882a593Smuzhiyun return 0;
5250*4882a593Smuzhiyun
5251*4882a593Smuzhiyun free_card:
5252*4882a593Smuzhiyun release_io_hfcmulti(hc);
5253*4882a593Smuzhiyun if (hc == syncmaster)
5254*4882a593Smuzhiyun syncmaster = NULL;
5255*4882a593Smuzhiyun kfree(hc);
5256*4882a593Smuzhiyun return ret_err;
5257*4882a593Smuzhiyun }
5258*4882a593Smuzhiyun
hfc_remove_pci(struct pci_dev * pdev)5259*4882a593Smuzhiyun static void hfc_remove_pci(struct pci_dev *pdev)
5260*4882a593Smuzhiyun {
5261*4882a593Smuzhiyun struct hfc_multi *card = pci_get_drvdata(pdev);
5262*4882a593Smuzhiyun u_long flags;
5263*4882a593Smuzhiyun
5264*4882a593Smuzhiyun if (debug)
5265*4882a593Smuzhiyun printk(KERN_INFO "removing hfc_multi card vendor:%x "
5266*4882a593Smuzhiyun "device:%x subvendor:%x subdevice:%x\n",
5267*4882a593Smuzhiyun pdev->vendor, pdev->device,
5268*4882a593Smuzhiyun pdev->subsystem_vendor, pdev->subsystem_device);
5269*4882a593Smuzhiyun
5270*4882a593Smuzhiyun if (card) {
5271*4882a593Smuzhiyun spin_lock_irqsave(&HFClock, flags);
5272*4882a593Smuzhiyun release_card(card);
5273*4882a593Smuzhiyun spin_unlock_irqrestore(&HFClock, flags);
5274*4882a593Smuzhiyun } else {
5275*4882a593Smuzhiyun if (debug)
5276*4882a593Smuzhiyun printk(KERN_DEBUG "%s: drvdata already removed\n",
5277*4882a593Smuzhiyun __func__);
5278*4882a593Smuzhiyun }
5279*4882a593Smuzhiyun }
5280*4882a593Smuzhiyun
5281*4882a593Smuzhiyun #define VENDOR_CCD "Cologne Chip AG"
5282*4882a593Smuzhiyun #define VENDOR_BN "beroNet GmbH"
5283*4882a593Smuzhiyun #define VENDOR_DIG "Digium Inc."
5284*4882a593Smuzhiyun #define VENDOR_JH "Junghanns.NET GmbH"
5285*4882a593Smuzhiyun #define VENDOR_PRIM "PrimuX"
5286*4882a593Smuzhiyun
5287*4882a593Smuzhiyun static const struct hm_map hfcm_map[] = {
5288*4882a593Smuzhiyun /*0*/ {VENDOR_BN, "HFC-1S Card (mini PCI)", 4, 1, 1, 3, 0, DIP_4S, 0, 0},
5289*4882a593Smuzhiyun /*1*/ {VENDOR_BN, "HFC-2S Card", 4, 2, 1, 3, 0, DIP_4S, 0, 0},
5290*4882a593Smuzhiyun /*2*/ {VENDOR_BN, "HFC-2S Card (mini PCI)", 4, 2, 1, 3, 0, DIP_4S, 0, 0},
5291*4882a593Smuzhiyun /*3*/ {VENDOR_BN, "HFC-4S Card", 4, 4, 1, 2, 0, DIP_4S, 0, 0},
5292*4882a593Smuzhiyun /*4*/ {VENDOR_BN, "HFC-4S Card (mini PCI)", 4, 4, 1, 2, 0, 0, 0, 0},
5293*4882a593Smuzhiyun /*5*/ {VENDOR_CCD, "HFC-4S Eval (old)", 4, 4, 0, 0, 0, 0, 0, 0},
5294*4882a593Smuzhiyun /*6*/ {VENDOR_CCD, "HFC-4S IOB4ST", 4, 4, 1, 2, 0, DIP_4S, 0, 0},
5295*4882a593Smuzhiyun /*7*/ {VENDOR_CCD, "HFC-4S", 4, 4, 1, 2, 0, 0, 0, 0},
5296*4882a593Smuzhiyun /*8*/ {VENDOR_DIG, "HFC-4S Card", 4, 4, 0, 2, 0, 0, HFC_IO_MODE_REGIO, 0},
5297*4882a593Smuzhiyun /*9*/ {VENDOR_CCD, "HFC-4S Swyx 4xS0 SX2 QuadBri", 4, 4, 1, 2, 0, 0, 0, 0},
5298*4882a593Smuzhiyun /*10*/ {VENDOR_JH, "HFC-4S (junghanns 2.0)", 4, 4, 1, 2, 0, 0, 0, 0},
5299*4882a593Smuzhiyun /*11*/ {VENDOR_PRIM, "HFC-2S Primux Card", 4, 2, 0, 0, 0, 0, 0, 0},
5300*4882a593Smuzhiyun
5301*4882a593Smuzhiyun /*12*/ {VENDOR_BN, "HFC-8S Card", 8, 8, 1, 0, 0, 0, 0, 0},
5302*4882a593Smuzhiyun /*13*/ {VENDOR_BN, "HFC-8S Card (+)", 8, 8, 1, 8, 0, DIP_8S,
5303*4882a593Smuzhiyun HFC_IO_MODE_REGIO, 0},
5304*4882a593Smuzhiyun /*14*/ {VENDOR_CCD, "HFC-8S Eval (old)", 8, 8, 0, 0, 0, 0, 0, 0},
5305*4882a593Smuzhiyun /*15*/ {VENDOR_CCD, "HFC-8S IOB4ST Recording", 8, 8, 1, 0, 0, 0, 0, 0},
5306*4882a593Smuzhiyun
5307*4882a593Smuzhiyun /*16*/ {VENDOR_CCD, "HFC-8S IOB8ST", 8, 8, 1, 0, 0, 0, 0, 0},
5308*4882a593Smuzhiyun /*17*/ {VENDOR_CCD, "HFC-8S", 8, 8, 1, 0, 0, 0, 0, 0},
5309*4882a593Smuzhiyun /*18*/ {VENDOR_CCD, "HFC-8S", 8, 8, 1, 0, 0, 0, 0, 0},
5310*4882a593Smuzhiyun
5311*4882a593Smuzhiyun /*19*/ {VENDOR_BN, "HFC-E1 Card", 1, 1, 0, 1, 0, DIP_E1, 0, 0},
5312*4882a593Smuzhiyun /*20*/ {VENDOR_BN, "HFC-E1 Card (mini PCI)", 1, 1, 0, 1, 0, 0, 0, 0},
5313*4882a593Smuzhiyun /*21*/ {VENDOR_BN, "HFC-E1+ Card (Dual)", 1, 1, 0, 1, 0, DIP_E1, 0, 0},
5314*4882a593Smuzhiyun /*22*/ {VENDOR_BN, "HFC-E1 Card (Dual)", 1, 1, 0, 1, 0, DIP_E1, 0, 0},
5315*4882a593Smuzhiyun
5316*4882a593Smuzhiyun /*23*/ {VENDOR_CCD, "HFC-E1 Eval (old)", 1, 1, 0, 0, 0, 0, 0, 0},
5317*4882a593Smuzhiyun /*24*/ {VENDOR_CCD, "HFC-E1 IOB1E1", 1, 1, 0, 1, 0, 0, 0, 0},
5318*4882a593Smuzhiyun /*25*/ {VENDOR_CCD, "HFC-E1", 1, 1, 0, 1, 0, 0, 0, 0},
5319*4882a593Smuzhiyun
5320*4882a593Smuzhiyun /*26*/ {VENDOR_CCD, "HFC-4S Speech Design", 4, 4, 0, 0, 0, 0,
5321*4882a593Smuzhiyun HFC_IO_MODE_PLXSD, 0},
5322*4882a593Smuzhiyun /*27*/ {VENDOR_CCD, "HFC-E1 Speech Design", 1, 1, 0, 0, 0, 0,
5323*4882a593Smuzhiyun HFC_IO_MODE_PLXSD, 0},
5324*4882a593Smuzhiyun /*28*/ {VENDOR_CCD, "HFC-4S OpenVox", 4, 4, 1, 0, 0, 0, 0, 0},
5325*4882a593Smuzhiyun /*29*/ {VENDOR_CCD, "HFC-2S OpenVox", 4, 2, 1, 0, 0, 0, 0, 0},
5326*4882a593Smuzhiyun /*30*/ {VENDOR_CCD, "HFC-8S OpenVox", 8, 8, 1, 0, 0, 0, 0, 0},
5327*4882a593Smuzhiyun /*31*/ {VENDOR_CCD, "XHFC-4S Speech Design", 5, 4, 0, 0, 0, 0,
5328*4882a593Smuzhiyun HFC_IO_MODE_EMBSD, XHFC_IRQ},
5329*4882a593Smuzhiyun /*32*/ {VENDOR_JH, "HFC-8S (junghanns)", 8, 8, 1, 0, 0, 0, 0, 0},
5330*4882a593Smuzhiyun /*33*/ {VENDOR_BN, "HFC-2S Beronet Card PCIe", 4, 2, 1, 3, 0, DIP_4S, 0, 0},
5331*4882a593Smuzhiyun /*34*/ {VENDOR_BN, "HFC-4S Beronet Card PCIe", 4, 4, 1, 2, 0, DIP_4S, 0, 0},
5332*4882a593Smuzhiyun };
5333*4882a593Smuzhiyun
5334*4882a593Smuzhiyun #undef H
5335*4882a593Smuzhiyun #define H(x) ((unsigned long)&hfcm_map[x])
5336*4882a593Smuzhiyun static const struct pci_device_id hfmultipci_ids[] = {
5337*4882a593Smuzhiyun
5338*4882a593Smuzhiyun /* Cards with HFC-4S Chip */
5339*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5340*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN1SM, 0, 0, H(0)}, /* BN1S mini PCI */
5341*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5342*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN2S, 0, 0, H(1)}, /* BN2S */
5343*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5344*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN2SM, 0, 0, H(2)}, /* BN2S mini PCI */
5345*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5346*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN4S, 0, 0, H(3)}, /* BN4S */
5347*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5348*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN4SM, 0, 0, H(4)}, /* BN4S mini PCI */
5349*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5350*4882a593Smuzhiyun PCI_DEVICE_ID_CCD_HFC4S, 0, 0, H(5)}, /* Old Eval */
5351*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5352*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_IOB4ST, 0, 0, H(6)}, /* IOB4ST */
5353*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5354*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_HFC4S, 0, 0, H(7)}, /* 4S */
5355*4882a593Smuzhiyun { PCI_VENDOR_ID_DIGIUM, PCI_DEVICE_ID_DIGIUM_HFC4S,
5356*4882a593Smuzhiyun PCI_VENDOR_ID_DIGIUM, PCI_DEVICE_ID_DIGIUM_HFC4S, 0, 0, H(8)},
5357*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5358*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_SWYX4S, 0, 0, H(9)}, /* 4S Swyx */
5359*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5360*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_JH4S20, 0, 0, H(10)},
5361*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5362*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_PMX2S, 0, 0, H(11)}, /* Primux */
5363*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5364*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_OV4S, 0, 0, H(28)}, /* OpenVox 4 */
5365*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5366*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_OV2S, 0, 0, H(29)}, /* OpenVox 2 */
5367*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5368*4882a593Smuzhiyun 0xb761, 0, 0, H(33)}, /* BN2S PCIe */
5369*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC4S, PCI_VENDOR_ID_CCD,
5370*4882a593Smuzhiyun 0xb762, 0, 0, H(34)}, /* BN4S PCIe */
5371*4882a593Smuzhiyun
5372*4882a593Smuzhiyun /* Cards with HFC-8S Chip */
5373*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5374*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN8S, 0, 0, H(12)}, /* BN8S */
5375*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5376*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BN8SP, 0, 0, H(13)}, /* BN8S+ */
5377*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5378*4882a593Smuzhiyun PCI_DEVICE_ID_CCD_HFC8S, 0, 0, H(14)}, /* old Eval */
5379*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5380*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_IOB8STR, 0, 0, H(15)}, /* IOB8ST Recording */
5381*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5382*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_IOB8ST, 0, 0, H(16)}, /* IOB8ST */
5383*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5384*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_IOB8ST_1, 0, 0, H(17)}, /* IOB8ST */
5385*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5386*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_HFC8S, 0, 0, H(18)}, /* 8S */
5387*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5388*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_OV8S, 0, 0, H(30)}, /* OpenVox 8 */
5389*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFC8S, PCI_VENDOR_ID_CCD,
5390*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_JH8S, 0, 0, H(32)}, /* Junganns 8S */
5391*4882a593Smuzhiyun
5392*4882a593Smuzhiyun
5393*4882a593Smuzhiyun /* Cards with HFC-E1 Chip */
5394*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5395*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BNE1, 0, 0, H(19)}, /* BNE1 */
5396*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5397*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BNE1M, 0, 0, H(20)}, /* BNE1 mini PCI */
5398*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5399*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BNE1DP, 0, 0, H(21)}, /* BNE1 + (Dual) */
5400*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5401*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_BNE1D, 0, 0, H(22)}, /* BNE1 (Dual) */
5402*4882a593Smuzhiyun
5403*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5404*4882a593Smuzhiyun PCI_DEVICE_ID_CCD_HFCE1, 0, 0, H(23)}, /* Old Eval */
5405*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5406*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_IOB1E1, 0, 0, H(24)}, /* IOB1E1 */
5407*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5408*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_HFCE1, 0, 0, H(25)}, /* E1 */
5409*4882a593Smuzhiyun
5410*4882a593Smuzhiyun { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, PCI_VENDOR_ID_CCD,
5411*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_SPD4S, 0, 0, H(26)}, /* PLX PCI Bridge */
5412*4882a593Smuzhiyun { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, PCI_VENDOR_ID_CCD,
5413*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_SPDE1, 0, 0, H(27)}, /* PLX PCI Bridge */
5414*4882a593Smuzhiyun
5415*4882a593Smuzhiyun { PCI_VENDOR_ID_CCD, PCI_DEVICE_ID_CCD_HFCE1, PCI_VENDOR_ID_CCD,
5416*4882a593Smuzhiyun PCI_SUBDEVICE_ID_CCD_JHSE1, 0, 0, H(25)}, /* Junghanns E1 */
5417*4882a593Smuzhiyun
5418*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_HFC4S), 0 },
5419*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_HFC8S), 0 },
5420*4882a593Smuzhiyun { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_HFCE1), 0 },
5421*4882a593Smuzhiyun {0, }
5422*4882a593Smuzhiyun };
5423*4882a593Smuzhiyun #undef H
5424*4882a593Smuzhiyun
5425*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hfmultipci_ids);
5426*4882a593Smuzhiyun
5427*4882a593Smuzhiyun static int
hfcmulti_probe(struct pci_dev * pdev,const struct pci_device_id * ent)5428*4882a593Smuzhiyun hfcmulti_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
5429*4882a593Smuzhiyun {
5430*4882a593Smuzhiyun struct hm_map *m = (struct hm_map *)ent->driver_data;
5431*4882a593Smuzhiyun int ret;
5432*4882a593Smuzhiyun
5433*4882a593Smuzhiyun if (m == NULL && ent->vendor == PCI_VENDOR_ID_CCD && (
5434*4882a593Smuzhiyun ent->device == PCI_DEVICE_ID_CCD_HFC4S ||
5435*4882a593Smuzhiyun ent->device == PCI_DEVICE_ID_CCD_HFC8S ||
5436*4882a593Smuzhiyun ent->device == PCI_DEVICE_ID_CCD_HFCE1)) {
5437*4882a593Smuzhiyun printk(KERN_ERR
5438*4882a593Smuzhiyun "Unknown HFC multiport controller (vendor:%04x device:%04x "
5439*4882a593Smuzhiyun "subvendor:%04x subdevice:%04x)\n", pdev->vendor,
5440*4882a593Smuzhiyun pdev->device, pdev->subsystem_vendor,
5441*4882a593Smuzhiyun pdev->subsystem_device);
5442*4882a593Smuzhiyun printk(KERN_ERR
5443*4882a593Smuzhiyun "Please contact the driver maintainer for support.\n");
5444*4882a593Smuzhiyun return -ENODEV;
5445*4882a593Smuzhiyun }
5446*4882a593Smuzhiyun ret = hfcmulti_init(m, pdev, ent);
5447*4882a593Smuzhiyun if (ret)
5448*4882a593Smuzhiyun return ret;
5449*4882a593Smuzhiyun HFC_cnt++;
5450*4882a593Smuzhiyun printk(KERN_INFO "%d devices registered\n", HFC_cnt);
5451*4882a593Smuzhiyun return 0;
5452*4882a593Smuzhiyun }
5453*4882a593Smuzhiyun
5454*4882a593Smuzhiyun static struct pci_driver hfcmultipci_driver = {
5455*4882a593Smuzhiyun .name = "hfc_multi",
5456*4882a593Smuzhiyun .probe = hfcmulti_probe,
5457*4882a593Smuzhiyun .remove = hfc_remove_pci,
5458*4882a593Smuzhiyun .id_table = hfmultipci_ids,
5459*4882a593Smuzhiyun };
5460*4882a593Smuzhiyun
5461*4882a593Smuzhiyun static void __exit
HFCmulti_cleanup(void)5462*4882a593Smuzhiyun HFCmulti_cleanup(void)
5463*4882a593Smuzhiyun {
5464*4882a593Smuzhiyun struct hfc_multi *card, *next;
5465*4882a593Smuzhiyun
5466*4882a593Smuzhiyun /* get rid of all devices of this driver */
5467*4882a593Smuzhiyun list_for_each_entry_safe(card, next, &HFClist, list)
5468*4882a593Smuzhiyun release_card(card);
5469*4882a593Smuzhiyun pci_unregister_driver(&hfcmultipci_driver);
5470*4882a593Smuzhiyun }
5471*4882a593Smuzhiyun
5472*4882a593Smuzhiyun static int __init
HFCmulti_init(void)5473*4882a593Smuzhiyun HFCmulti_init(void)
5474*4882a593Smuzhiyun {
5475*4882a593Smuzhiyun int err;
5476*4882a593Smuzhiyun int i, xhfc = 0;
5477*4882a593Smuzhiyun struct hm_map m;
5478*4882a593Smuzhiyun
5479*4882a593Smuzhiyun printk(KERN_INFO "mISDN: HFC-multi driver %s\n", HFC_MULTI_VERSION);
5480*4882a593Smuzhiyun
5481*4882a593Smuzhiyun #ifdef IRQ_DEBUG
5482*4882a593Smuzhiyun printk(KERN_DEBUG "%s: IRQ_DEBUG IS ENABLED!\n", __func__);
5483*4882a593Smuzhiyun #endif
5484*4882a593Smuzhiyun
5485*4882a593Smuzhiyun spin_lock_init(&HFClock);
5486*4882a593Smuzhiyun spin_lock_init(&plx_lock);
5487*4882a593Smuzhiyun
5488*4882a593Smuzhiyun if (debug & DEBUG_HFCMULTI_INIT)
5489*4882a593Smuzhiyun printk(KERN_DEBUG "%s: init entered\n", __func__);
5490*4882a593Smuzhiyun
5491*4882a593Smuzhiyun switch (poll) {
5492*4882a593Smuzhiyun case 0:
5493*4882a593Smuzhiyun poll_timer = 6;
5494*4882a593Smuzhiyun poll = 128;
5495*4882a593Smuzhiyun break;
5496*4882a593Smuzhiyun case 8:
5497*4882a593Smuzhiyun poll_timer = 2;
5498*4882a593Smuzhiyun break;
5499*4882a593Smuzhiyun case 16:
5500*4882a593Smuzhiyun poll_timer = 3;
5501*4882a593Smuzhiyun break;
5502*4882a593Smuzhiyun case 32:
5503*4882a593Smuzhiyun poll_timer = 4;
5504*4882a593Smuzhiyun break;
5505*4882a593Smuzhiyun case 64:
5506*4882a593Smuzhiyun poll_timer = 5;
5507*4882a593Smuzhiyun break;
5508*4882a593Smuzhiyun case 128:
5509*4882a593Smuzhiyun poll_timer = 6;
5510*4882a593Smuzhiyun break;
5511*4882a593Smuzhiyun case 256:
5512*4882a593Smuzhiyun poll_timer = 7;
5513*4882a593Smuzhiyun break;
5514*4882a593Smuzhiyun default:
5515*4882a593Smuzhiyun printk(KERN_ERR
5516*4882a593Smuzhiyun "%s: Wrong poll value (%d).\n", __func__, poll);
5517*4882a593Smuzhiyun err = -EINVAL;
5518*4882a593Smuzhiyun return err;
5519*4882a593Smuzhiyun
5520*4882a593Smuzhiyun }
5521*4882a593Smuzhiyun
5522*4882a593Smuzhiyun if (!clock)
5523*4882a593Smuzhiyun clock = 1;
5524*4882a593Smuzhiyun
5525*4882a593Smuzhiyun /* Register the embedded devices.
5526*4882a593Smuzhiyun * This should be done before the PCI cards registration */
5527*4882a593Smuzhiyun switch (hwid) {
5528*4882a593Smuzhiyun case HWID_MINIP4:
5529*4882a593Smuzhiyun xhfc = 1;
5530*4882a593Smuzhiyun m = hfcm_map[31];
5531*4882a593Smuzhiyun break;
5532*4882a593Smuzhiyun case HWID_MINIP8:
5533*4882a593Smuzhiyun xhfc = 2;
5534*4882a593Smuzhiyun m = hfcm_map[31];
5535*4882a593Smuzhiyun break;
5536*4882a593Smuzhiyun case HWID_MINIP16:
5537*4882a593Smuzhiyun xhfc = 4;
5538*4882a593Smuzhiyun m = hfcm_map[31];
5539*4882a593Smuzhiyun break;
5540*4882a593Smuzhiyun default:
5541*4882a593Smuzhiyun xhfc = 0;
5542*4882a593Smuzhiyun }
5543*4882a593Smuzhiyun
5544*4882a593Smuzhiyun for (i = 0; i < xhfc; ++i) {
5545*4882a593Smuzhiyun err = hfcmulti_init(&m, NULL, NULL);
5546*4882a593Smuzhiyun if (err) {
5547*4882a593Smuzhiyun printk(KERN_ERR "error registering embedded driver: "
5548*4882a593Smuzhiyun "%x\n", err);
5549*4882a593Smuzhiyun return err;
5550*4882a593Smuzhiyun }
5551*4882a593Smuzhiyun HFC_cnt++;
5552*4882a593Smuzhiyun printk(KERN_INFO "%d devices registered\n", HFC_cnt);
5553*4882a593Smuzhiyun }
5554*4882a593Smuzhiyun
5555*4882a593Smuzhiyun /* Register the PCI cards */
5556*4882a593Smuzhiyun err = pci_register_driver(&hfcmultipci_driver);
5557*4882a593Smuzhiyun if (err < 0) {
5558*4882a593Smuzhiyun printk(KERN_ERR "error registering pci driver: %x\n", err);
5559*4882a593Smuzhiyun return err;
5560*4882a593Smuzhiyun }
5561*4882a593Smuzhiyun
5562*4882a593Smuzhiyun return 0;
5563*4882a593Smuzhiyun }
5564*4882a593Smuzhiyun
5565*4882a593Smuzhiyun
5566*4882a593Smuzhiyun module_init(HFCmulti_init);
5567*4882a593Smuzhiyun module_exit(HFCmulti_cleanup);
5568