1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * see notice in hfc_multi.c 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun #define DEBUG_HFCMULTI_FIFO 0x00010000 7*4882a593Smuzhiyun #define DEBUG_HFCMULTI_CRC 0x00020000 8*4882a593Smuzhiyun #define DEBUG_HFCMULTI_INIT 0x00040000 9*4882a593Smuzhiyun #define DEBUG_HFCMULTI_PLXSD 0x00080000 10*4882a593Smuzhiyun #define DEBUG_HFCMULTI_MODE 0x00100000 11*4882a593Smuzhiyun #define DEBUG_HFCMULTI_MSG 0x00200000 12*4882a593Smuzhiyun #define DEBUG_HFCMULTI_STATE 0x00400000 13*4882a593Smuzhiyun #define DEBUG_HFCMULTI_FILL 0x00800000 14*4882a593Smuzhiyun #define DEBUG_HFCMULTI_SYNC 0x01000000 15*4882a593Smuzhiyun #define DEBUG_HFCMULTI_DTMF 0x02000000 16*4882a593Smuzhiyun #define DEBUG_HFCMULTI_LOCK 0x80000000 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define PCI_ENA_REGIO 0x01 19*4882a593Smuzhiyun #define PCI_ENA_MEMIO 0x02 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define XHFC_IRQ 4 /* SIU_IRQ2 */ 22*4882a593Smuzhiyun #define XHFC_MEMBASE 0xFE000000 23*4882a593Smuzhiyun #define XHFC_MEMSIZE 0x00001000 24*4882a593Smuzhiyun #define XHFC_OFFSET 0x00001000 25*4882a593Smuzhiyun #define PA_XHFC_A0 0x0020 /* PA10 */ 26*4882a593Smuzhiyun #define PB_XHFC_IRQ1 0x00000100 /* PB23 */ 27*4882a593Smuzhiyun #define PB_XHFC_IRQ2 0x00000200 /* PB22 */ 28*4882a593Smuzhiyun #define PB_XHFC_IRQ3 0x00000400 /* PB21 */ 29*4882a593Smuzhiyun #define PB_XHFC_IRQ4 0x00000800 /* PB20 */ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* 32*4882a593Smuzhiyun * NOTE: some registers are assigned multiple times due to different modes 33*4882a593Smuzhiyun * also registers are assigned differen for HFC-4s/8s and HFC-E1 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun #define MAX_FRAME_SIZE 2048 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun struct hfc_chan { 41*4882a593Smuzhiyun struct dchannel *dch; /* link if channel is a D-channel */ 42*4882a593Smuzhiyun struct bchannel *bch; /* link if channel is a B-channel */ 43*4882a593Smuzhiyun int port; /* the interface port this */ 44*4882a593Smuzhiyun /* channel is associated with */ 45*4882a593Smuzhiyun int nt_timer; /* -1 if off, 0 if elapsed, >0 if running */ 46*4882a593Smuzhiyun int los, ais, slip_tx, slip_rx, rdi; /* current alarms */ 47*4882a593Smuzhiyun int jitter; 48*4882a593Smuzhiyun u_long cfg; /* port configuration */ 49*4882a593Smuzhiyun int sync; /* sync state (used by E1) */ 50*4882a593Smuzhiyun u_int protocol; /* current protocol */ 51*4882a593Smuzhiyun int slot_tx; /* current pcm slot */ 52*4882a593Smuzhiyun int bank_tx; /* current pcm bank */ 53*4882a593Smuzhiyun int slot_rx; 54*4882a593Smuzhiyun int bank_rx; 55*4882a593Smuzhiyun int conf; /* conference setting of TX slot */ 56*4882a593Smuzhiyun int txpending; /* if there is currently data in */ 57*4882a593Smuzhiyun /* the FIFO 0=no, 1=yes, 2=splloop */ 58*4882a593Smuzhiyun int Zfill; /* rx-fifo level on last hfcmulti_tx */ 59*4882a593Smuzhiyun int rx_off; /* set to turn fifo receive off */ 60*4882a593Smuzhiyun int coeff_count; /* curren coeff block */ 61*4882a593Smuzhiyun s32 *coeff; /* memory pointer to 8 coeff blocks */ 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun struct hfcm_hw { 66*4882a593Smuzhiyun u_char r_ctrl; 67*4882a593Smuzhiyun u_char r_irq_ctrl; 68*4882a593Smuzhiyun u_char r_cirm; 69*4882a593Smuzhiyun u_char r_ram_sz; 70*4882a593Smuzhiyun u_char r_pcm_md0; 71*4882a593Smuzhiyun u_char r_irqmsk_misc; 72*4882a593Smuzhiyun u_char r_dtmf; 73*4882a593Smuzhiyun u_char r_st_sync; 74*4882a593Smuzhiyun u_char r_sci_msk; 75*4882a593Smuzhiyun u_char r_tx0, r_tx1; 76*4882a593Smuzhiyun u_char a_st_ctrl0[8]; 77*4882a593Smuzhiyun u_char r_bert_wd_md; 78*4882a593Smuzhiyun timer_t timer; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* for each stack these flags are used (cfg) */ 83*4882a593Smuzhiyun #define HFC_CFG_NONCAP_TX 1 /* S/T TX interface has less capacity */ 84*4882a593Smuzhiyun #define HFC_CFG_DIS_ECHANNEL 2 /* disable E-channel processing */ 85*4882a593Smuzhiyun #define HFC_CFG_REG_ECHANNEL 3 /* register E-channel */ 86*4882a593Smuzhiyun #define HFC_CFG_OPTICAL 4 /* the E1 interface is optical */ 87*4882a593Smuzhiyun #define HFC_CFG_REPORT_LOS 5 /* the card should report loss of signal */ 88*4882a593Smuzhiyun #define HFC_CFG_REPORT_AIS 6 /* the card should report alarm ind. sign. */ 89*4882a593Smuzhiyun #define HFC_CFG_REPORT_SLIP 7 /* the card should report bit slips */ 90*4882a593Smuzhiyun #define HFC_CFG_REPORT_RDI 8 /* the card should report remote alarm */ 91*4882a593Smuzhiyun #define HFC_CFG_DTMF 9 /* enable DTMF-detection */ 92*4882a593Smuzhiyun #define HFC_CFG_CRC4 10 /* disable CRC-4 Multiframe mode, */ 93*4882a593Smuzhiyun /* use double frame instead. */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define HFC_TYPE_E1 1 /* controller is HFC-E1 */ 96*4882a593Smuzhiyun #define HFC_TYPE_4S 4 /* controller is HFC-4S */ 97*4882a593Smuzhiyun #define HFC_TYPE_8S 8 /* controller is HFC-8S */ 98*4882a593Smuzhiyun #define HFC_TYPE_XHFC 5 /* controller is XHFC */ 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define HFC_CHIP_EXRAM_128 0 /* external ram 128k */ 101*4882a593Smuzhiyun #define HFC_CHIP_EXRAM_512 1 /* external ram 256k */ 102*4882a593Smuzhiyun #define HFC_CHIP_REVISION0 2 /* old fifo handling */ 103*4882a593Smuzhiyun #define HFC_CHIP_PCM_SLAVE 3 /* PCM is slave */ 104*4882a593Smuzhiyun #define HFC_CHIP_PCM_MASTER 4 /* PCM is master */ 105*4882a593Smuzhiyun #define HFC_CHIP_RX_SYNC 5 /* disable pll sync for pcm */ 106*4882a593Smuzhiyun #define HFC_CHIP_DTMF 6 /* DTMF decoding is enabled */ 107*4882a593Smuzhiyun #define HFC_CHIP_CONF 7 /* conference handling is enabled */ 108*4882a593Smuzhiyun #define HFC_CHIP_ULAW 8 /* ULAW mode */ 109*4882a593Smuzhiyun #define HFC_CHIP_CLOCK2 9 /* double clock mode */ 110*4882a593Smuzhiyun #define HFC_CHIP_E1CLOCK_GET 10 /* always get clock from E1 interface */ 111*4882a593Smuzhiyun #define HFC_CHIP_E1CLOCK_PUT 11 /* always put clock from E1 interface */ 112*4882a593Smuzhiyun #define HFC_CHIP_WATCHDOG 12 /* whether we should send signals */ 113*4882a593Smuzhiyun /* to the watchdog */ 114*4882a593Smuzhiyun #define HFC_CHIP_B410P 13 /* whether we have a b410p with echocan in */ 115*4882a593Smuzhiyun /* hw */ 116*4882a593Smuzhiyun #define HFC_CHIP_PLXSD 14 /* whether we have a Speech-Design PLX */ 117*4882a593Smuzhiyun #define HFC_CHIP_EMBSD 15 /* whether we have a SD Embedded board */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define HFC_IO_MODE_PCIMEM 0x00 /* normal memory mapped IO */ 120*4882a593Smuzhiyun #define HFC_IO_MODE_REGIO 0x01 /* PCI io access */ 121*4882a593Smuzhiyun #define HFC_IO_MODE_PLXSD 0x02 /* access HFC via PLX9030 */ 122*4882a593Smuzhiyun #define HFC_IO_MODE_EMBSD 0x03 /* direct access */ 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* table entry in the PCI devices list */ 125*4882a593Smuzhiyun struct hm_map { 126*4882a593Smuzhiyun char *vendor_name; 127*4882a593Smuzhiyun char *card_name; 128*4882a593Smuzhiyun int type; 129*4882a593Smuzhiyun int ports; 130*4882a593Smuzhiyun int clock2; 131*4882a593Smuzhiyun int leds; 132*4882a593Smuzhiyun int opticalsupport; 133*4882a593Smuzhiyun int dip_type; 134*4882a593Smuzhiyun int io_mode; 135*4882a593Smuzhiyun int irq; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun struct hfc_multi { 139*4882a593Smuzhiyun struct list_head list; 140*4882a593Smuzhiyun struct hm_map *mtyp; 141*4882a593Smuzhiyun int id; 142*4882a593Smuzhiyun int pcm; /* id of pcm bus */ 143*4882a593Smuzhiyun int ctype; /* controller type */ 144*4882a593Smuzhiyun int ports; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun u_int irq; /* irq used by card */ 147*4882a593Smuzhiyun u_int irqcnt; 148*4882a593Smuzhiyun struct pci_dev *pci_dev; 149*4882a593Smuzhiyun int io_mode; /* selects mode */ 150*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG 151*4882a593Smuzhiyun void (*HFC_outb)(struct hfc_multi *hc, u_char reg, 152*4882a593Smuzhiyun u_char val, const char *function, int line); 153*4882a593Smuzhiyun void (*HFC_outb_nodebug)(struct hfc_multi *hc, u_char reg, 154*4882a593Smuzhiyun u_char val, const char *function, int line); 155*4882a593Smuzhiyun u_char (*HFC_inb)(struct hfc_multi *hc, u_char reg, 156*4882a593Smuzhiyun const char *function, int line); 157*4882a593Smuzhiyun u_char (*HFC_inb_nodebug)(struct hfc_multi *hc, u_char reg, 158*4882a593Smuzhiyun const char *function, int line); 159*4882a593Smuzhiyun u_short (*HFC_inw)(struct hfc_multi *hc, u_char reg, 160*4882a593Smuzhiyun const char *function, int line); 161*4882a593Smuzhiyun u_short (*HFC_inw_nodebug)(struct hfc_multi *hc, u_char reg, 162*4882a593Smuzhiyun const char *function, int line); 163*4882a593Smuzhiyun void (*HFC_wait)(struct hfc_multi *hc, 164*4882a593Smuzhiyun const char *function, int line); 165*4882a593Smuzhiyun void (*HFC_wait_nodebug)(struct hfc_multi *hc, 166*4882a593Smuzhiyun const char *function, int line); 167*4882a593Smuzhiyun #else 168*4882a593Smuzhiyun void (*HFC_outb)(struct hfc_multi *hc, u_char reg, 169*4882a593Smuzhiyun u_char val); 170*4882a593Smuzhiyun void (*HFC_outb_nodebug)(struct hfc_multi *hc, u_char reg, 171*4882a593Smuzhiyun u_char val); 172*4882a593Smuzhiyun u_char (*HFC_inb)(struct hfc_multi *hc, u_char reg); 173*4882a593Smuzhiyun u_char (*HFC_inb_nodebug)(struct hfc_multi *hc, u_char reg); 174*4882a593Smuzhiyun u_short (*HFC_inw)(struct hfc_multi *hc, u_char reg); 175*4882a593Smuzhiyun u_short (*HFC_inw_nodebug)(struct hfc_multi *hc, u_char reg); 176*4882a593Smuzhiyun void (*HFC_wait)(struct hfc_multi *hc); 177*4882a593Smuzhiyun void (*HFC_wait_nodebug)(struct hfc_multi *hc); 178*4882a593Smuzhiyun #endif 179*4882a593Smuzhiyun void (*read_fifo)(struct hfc_multi *hc, u_char *data, 180*4882a593Smuzhiyun int len); 181*4882a593Smuzhiyun void (*write_fifo)(struct hfc_multi *hc, u_char *data, 182*4882a593Smuzhiyun int len); 183*4882a593Smuzhiyun u_long pci_origmembase, plx_origmembase; 184*4882a593Smuzhiyun void __iomem *pci_membase; /* PCI memory */ 185*4882a593Smuzhiyun void __iomem *plx_membase; /* PLX memory */ 186*4882a593Smuzhiyun u_long xhfc_origmembase; 187*4882a593Smuzhiyun u_char *xhfc_membase; 188*4882a593Smuzhiyun u_long *xhfc_memaddr, *xhfc_memdata; 189*4882a593Smuzhiyun #ifdef CONFIG_MISDN_HFCMULTI_8xx 190*4882a593Smuzhiyun struct immap *immap; 191*4882a593Smuzhiyun #endif 192*4882a593Smuzhiyun u_long pb_irqmsk; /* Portbit mask to check the IRQ line */ 193*4882a593Smuzhiyun u_long pci_iobase; /* PCI IO */ 194*4882a593Smuzhiyun struct hfcm_hw hw; /* remember data of write-only-registers */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun u_long chip; /* chip configuration */ 197*4882a593Smuzhiyun int masterclk; /* port that provides master clock -1=off */ 198*4882a593Smuzhiyun unsigned char silence;/* silence byte */ 199*4882a593Smuzhiyun unsigned char silence_data[128];/* silence block */ 200*4882a593Smuzhiyun int dtmf; /* flag that dtmf is currently in process */ 201*4882a593Smuzhiyun int Flen; /* F-buffer size */ 202*4882a593Smuzhiyun int Zlen; /* Z-buffer size (must be int for calculation)*/ 203*4882a593Smuzhiyun int max_trans; /* maximum transparent fifo fill */ 204*4882a593Smuzhiyun int Zmin; /* Z-buffer offset */ 205*4882a593Smuzhiyun int DTMFbase; /* base address of DTMF coefficients */ 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun u_int slots; /* number of PCM slots */ 208*4882a593Smuzhiyun u_int leds; /* type of leds */ 209*4882a593Smuzhiyun u_long ledstate; /* save last state of leds */ 210*4882a593Smuzhiyun int opticalsupport; /* has the e1 board */ 211*4882a593Smuzhiyun /* an optical Interface */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun u_int bmask[32]; /* bitmask of bchannels for port */ 214*4882a593Smuzhiyun u_char dnum[32]; /* array of used dchannel numbers for port */ 215*4882a593Smuzhiyun u_char created[32]; /* what port is created */ 216*4882a593Smuzhiyun u_int activity_tx; /* if there is data TX / RX */ 217*4882a593Smuzhiyun u_int activity_rx; /* bitmask according to port number */ 218*4882a593Smuzhiyun /* (will be cleared after */ 219*4882a593Smuzhiyun /* showing led-states) */ 220*4882a593Smuzhiyun u_int flash[8]; /* counter for flashing 8 leds on activity */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun u_long wdcount; /* every 500 ms we need to */ 223*4882a593Smuzhiyun /* send the watchdog a signal */ 224*4882a593Smuzhiyun u_char wdbyte; /* watchdog toggle byte */ 225*4882a593Smuzhiyun int e1_state; /* keep track of last state */ 226*4882a593Smuzhiyun int e1_getclock; /* if sync is retrieved from interface */ 227*4882a593Smuzhiyun int syncronized; /* keep track of existing sync interface */ 228*4882a593Smuzhiyun int e1_resync; /* resync jobs */ 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun spinlock_t lock; /* the lock */ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun struct mISDNclock *iclock; /* isdn clock support */ 233*4882a593Smuzhiyun int iclock_on; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* 236*4882a593Smuzhiyun * the channel index is counted from 0, regardless where the channel 237*4882a593Smuzhiyun * is located on the hfc-channel. 238*4882a593Smuzhiyun * the bch->channel is equvalent to the hfc-channel 239*4882a593Smuzhiyun */ 240*4882a593Smuzhiyun struct hfc_chan chan[32]; 241*4882a593Smuzhiyun signed char slot_owner[256]; /* owner channel of slot */ 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* PLX GPIOs */ 245*4882a593Smuzhiyun #define PLX_GPIO4_DIR_BIT 13 246*4882a593Smuzhiyun #define PLX_GPIO4_BIT 14 247*4882a593Smuzhiyun #define PLX_GPIO5_DIR_BIT 16 248*4882a593Smuzhiyun #define PLX_GPIO5_BIT 17 249*4882a593Smuzhiyun #define PLX_GPIO6_DIR_BIT 19 250*4882a593Smuzhiyun #define PLX_GPIO6_BIT 20 251*4882a593Smuzhiyun #define PLX_GPIO7_DIR_BIT 22 252*4882a593Smuzhiyun #define PLX_GPIO7_BIT 23 253*4882a593Smuzhiyun #define PLX_GPIO8_DIR_BIT 25 254*4882a593Smuzhiyun #define PLX_GPIO8_BIT 26 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define PLX_GPIO4 (1 << PLX_GPIO4_BIT) 257*4882a593Smuzhiyun #define PLX_GPIO5 (1 << PLX_GPIO5_BIT) 258*4882a593Smuzhiyun #define PLX_GPIO6 (1 << PLX_GPIO6_BIT) 259*4882a593Smuzhiyun #define PLX_GPIO7 (1 << PLX_GPIO7_BIT) 260*4882a593Smuzhiyun #define PLX_GPIO8 (1 << PLX_GPIO8_BIT) 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #define PLX_GPIO4_DIR (1 << PLX_GPIO4_DIR_BIT) 263*4882a593Smuzhiyun #define PLX_GPIO5_DIR (1 << PLX_GPIO5_DIR_BIT) 264*4882a593Smuzhiyun #define PLX_GPIO6_DIR (1 << PLX_GPIO6_DIR_BIT) 265*4882a593Smuzhiyun #define PLX_GPIO7_DIR (1 << PLX_GPIO7_DIR_BIT) 266*4882a593Smuzhiyun #define PLX_GPIO8_DIR (1 << PLX_GPIO8_DIR_BIT) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define PLX_TERM_ON PLX_GPIO7 269*4882a593Smuzhiyun #define PLX_SLAVE_EN_N PLX_GPIO5 270*4882a593Smuzhiyun #define PLX_MASTER_EN PLX_GPIO6 271*4882a593Smuzhiyun #define PLX_SYNC_O_EN PLX_GPIO4 272*4882a593Smuzhiyun #define PLX_DSP_RES_N PLX_GPIO8 273*4882a593Smuzhiyun /* GPIO4..8 Enable & Set to OUT, SLAVE_EN_N = 1 */ 274*4882a593Smuzhiyun #define PLX_GPIOC_INIT (PLX_GPIO4_DIR | PLX_GPIO5_DIR | PLX_GPIO6_DIR \ 275*4882a593Smuzhiyun | PLX_GPIO7_DIR | PLX_GPIO8_DIR | PLX_SLAVE_EN_N) 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* PLX Interrupt Control/STATUS */ 278*4882a593Smuzhiyun #define PLX_INTCSR_LINTI1_ENABLE 0x01 279*4882a593Smuzhiyun #define PLX_INTCSR_LINTI1_STATUS 0x04 280*4882a593Smuzhiyun #define PLX_INTCSR_LINTI2_ENABLE 0x08 281*4882a593Smuzhiyun #define PLX_INTCSR_LINTI2_STATUS 0x20 282*4882a593Smuzhiyun #define PLX_INTCSR_PCIINT_ENABLE 0x40 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* PLX Registers */ 285*4882a593Smuzhiyun #define PLX_INTCSR 0x4c 286*4882a593Smuzhiyun #define PLX_CNTRL 0x50 287*4882a593Smuzhiyun #define PLX_GPIOC 0x54 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /* 291*4882a593Smuzhiyun * REGISTER SETTING FOR HFC-4S/8S AND HFC-E1 292*4882a593Smuzhiyun */ 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* write only registers */ 295*4882a593Smuzhiyun #define R_CIRM 0x00 296*4882a593Smuzhiyun #define R_CTRL 0x01 297*4882a593Smuzhiyun #define R_BRG_PCM_CFG 0x02 298*4882a593Smuzhiyun #define R_RAM_ADDR0 0x08 299*4882a593Smuzhiyun #define R_RAM_ADDR1 0x09 300*4882a593Smuzhiyun #define R_RAM_ADDR2 0x0A 301*4882a593Smuzhiyun #define R_FIRST_FIFO 0x0B 302*4882a593Smuzhiyun #define R_RAM_SZ 0x0C 303*4882a593Smuzhiyun #define R_FIFO_MD 0x0D 304*4882a593Smuzhiyun #define R_INC_RES_FIFO 0x0E 305*4882a593Smuzhiyun #define R_FSM_IDX 0x0F 306*4882a593Smuzhiyun #define R_FIFO 0x0F 307*4882a593Smuzhiyun #define R_SLOT 0x10 308*4882a593Smuzhiyun #define R_IRQMSK_MISC 0x11 309*4882a593Smuzhiyun #define R_SCI_MSK 0x12 310*4882a593Smuzhiyun #define R_IRQ_CTRL 0x13 311*4882a593Smuzhiyun #define R_PCM_MD0 0x14 312*4882a593Smuzhiyun #define R_PCM_MD1 0x15 313*4882a593Smuzhiyun #define R_PCM_MD2 0x15 314*4882a593Smuzhiyun #define R_SH0H 0x15 315*4882a593Smuzhiyun #define R_SH1H 0x15 316*4882a593Smuzhiyun #define R_SH0L 0x15 317*4882a593Smuzhiyun #define R_SH1L 0x15 318*4882a593Smuzhiyun #define R_SL_SEL0 0x15 319*4882a593Smuzhiyun #define R_SL_SEL1 0x15 320*4882a593Smuzhiyun #define R_SL_SEL2 0x15 321*4882a593Smuzhiyun #define R_SL_SEL3 0x15 322*4882a593Smuzhiyun #define R_SL_SEL4 0x15 323*4882a593Smuzhiyun #define R_SL_SEL5 0x15 324*4882a593Smuzhiyun #define R_SL_SEL6 0x15 325*4882a593Smuzhiyun #define R_SL_SEL7 0x15 326*4882a593Smuzhiyun #define R_ST_SEL 0x16 327*4882a593Smuzhiyun #define R_ST_SYNC 0x17 328*4882a593Smuzhiyun #define R_CONF_EN 0x18 329*4882a593Smuzhiyun #define R_TI_WD 0x1A 330*4882a593Smuzhiyun #define R_BERT_WD_MD 0x1B 331*4882a593Smuzhiyun #define R_DTMF 0x1C 332*4882a593Smuzhiyun #define R_DTMF_N 0x1D 333*4882a593Smuzhiyun #define R_E1_WR_STA 0x20 334*4882a593Smuzhiyun #define R_E1_RD_STA 0x20 335*4882a593Smuzhiyun #define R_LOS0 0x22 336*4882a593Smuzhiyun #define R_LOS1 0x23 337*4882a593Smuzhiyun #define R_RX0 0x24 338*4882a593Smuzhiyun #define R_RX_FR0 0x25 339*4882a593Smuzhiyun #define R_RX_FR1 0x26 340*4882a593Smuzhiyun #define R_TX0 0x28 341*4882a593Smuzhiyun #define R_TX1 0x29 342*4882a593Smuzhiyun #define R_TX_FR0 0x2C 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define R_TX_FR1 0x2D 345*4882a593Smuzhiyun #define R_TX_FR2 0x2E 346*4882a593Smuzhiyun #define R_JATT_ATT 0x2F /* undocumented */ 347*4882a593Smuzhiyun #define A_ST_RD_STATE 0x30 348*4882a593Smuzhiyun #define A_ST_WR_STATE 0x30 349*4882a593Smuzhiyun #define R_RX_OFF 0x30 350*4882a593Smuzhiyun #define A_ST_CTRL0 0x31 351*4882a593Smuzhiyun #define R_SYNC_OUT 0x31 352*4882a593Smuzhiyun #define A_ST_CTRL1 0x32 353*4882a593Smuzhiyun #define A_ST_CTRL2 0x33 354*4882a593Smuzhiyun #define A_ST_SQ_WR 0x34 355*4882a593Smuzhiyun #define R_TX_OFF 0x34 356*4882a593Smuzhiyun #define R_SYNC_CTRL 0x35 357*4882a593Smuzhiyun #define A_ST_CLK_DLY 0x37 358*4882a593Smuzhiyun #define R_PWM0 0x38 359*4882a593Smuzhiyun #define R_PWM1 0x39 360*4882a593Smuzhiyun #define A_ST_B1_TX 0x3C 361*4882a593Smuzhiyun #define A_ST_B2_TX 0x3D 362*4882a593Smuzhiyun #define A_ST_D_TX 0x3E 363*4882a593Smuzhiyun #define R_GPIO_OUT0 0x40 364*4882a593Smuzhiyun #define R_GPIO_OUT1 0x41 365*4882a593Smuzhiyun #define R_GPIO_EN0 0x42 366*4882a593Smuzhiyun #define R_GPIO_EN1 0x43 367*4882a593Smuzhiyun #define R_GPIO_SEL 0x44 368*4882a593Smuzhiyun #define R_BRG_CTRL 0x45 369*4882a593Smuzhiyun #define R_PWM_MD 0x46 370*4882a593Smuzhiyun #define R_BRG_MD 0x47 371*4882a593Smuzhiyun #define R_BRG_TIM0 0x48 372*4882a593Smuzhiyun #define R_BRG_TIM1 0x49 373*4882a593Smuzhiyun #define R_BRG_TIM2 0x4A 374*4882a593Smuzhiyun #define R_BRG_TIM3 0x4B 375*4882a593Smuzhiyun #define R_BRG_TIM_SEL01 0x4C 376*4882a593Smuzhiyun #define R_BRG_TIM_SEL23 0x4D 377*4882a593Smuzhiyun #define R_BRG_TIM_SEL45 0x4E 378*4882a593Smuzhiyun #define R_BRG_TIM_SEL67 0x4F 379*4882a593Smuzhiyun #define A_SL_CFG 0xD0 380*4882a593Smuzhiyun #define A_CONF 0xD1 381*4882a593Smuzhiyun #define A_CH_MSK 0xF4 382*4882a593Smuzhiyun #define A_CON_HDLC 0xFA 383*4882a593Smuzhiyun #define A_SUBCH_CFG 0xFB 384*4882a593Smuzhiyun #define A_CHANNEL 0xFC 385*4882a593Smuzhiyun #define A_FIFO_SEQ 0xFD 386*4882a593Smuzhiyun #define A_IRQ_MSK 0xFF 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* read only registers */ 389*4882a593Smuzhiyun #define A_Z12 0x04 390*4882a593Smuzhiyun #define A_Z1L 0x04 391*4882a593Smuzhiyun #define A_Z1 0x04 392*4882a593Smuzhiyun #define A_Z1H 0x05 393*4882a593Smuzhiyun #define A_Z2L 0x06 394*4882a593Smuzhiyun #define A_Z2 0x06 395*4882a593Smuzhiyun #define A_Z2H 0x07 396*4882a593Smuzhiyun #define A_F1 0x0C 397*4882a593Smuzhiyun #define A_F12 0x0C 398*4882a593Smuzhiyun #define A_F2 0x0D 399*4882a593Smuzhiyun #define R_IRQ_OVIEW 0x10 400*4882a593Smuzhiyun #define R_IRQ_MISC 0x11 401*4882a593Smuzhiyun #define R_IRQ_STATECH 0x12 402*4882a593Smuzhiyun #define R_CONF_OFLOW 0x14 403*4882a593Smuzhiyun #define R_RAM_USE 0x15 404*4882a593Smuzhiyun #define R_CHIP_ID 0x16 405*4882a593Smuzhiyun #define R_BERT_STA 0x17 406*4882a593Smuzhiyun #define R_F0_CNTL 0x18 407*4882a593Smuzhiyun #define R_F0_CNTH 0x19 408*4882a593Smuzhiyun #define R_BERT_EC 0x1A 409*4882a593Smuzhiyun #define R_BERT_ECL 0x1A 410*4882a593Smuzhiyun #define R_BERT_ECH 0x1B 411*4882a593Smuzhiyun #define R_STATUS 0x1C 412*4882a593Smuzhiyun #define R_CHIP_RV 0x1F 413*4882a593Smuzhiyun #define R_STATE 0x20 414*4882a593Smuzhiyun #define R_SYNC_STA 0x24 415*4882a593Smuzhiyun #define R_RX_SL0_0 0x25 416*4882a593Smuzhiyun #define R_RX_SL0_1 0x26 417*4882a593Smuzhiyun #define R_RX_SL0_2 0x27 418*4882a593Smuzhiyun #define R_JATT_DIR 0x2b /* undocumented */ 419*4882a593Smuzhiyun #define R_SLIP 0x2c 420*4882a593Smuzhiyun #define A_ST_RD_STA 0x30 421*4882a593Smuzhiyun #define R_FAS_EC 0x30 422*4882a593Smuzhiyun #define R_FAS_ECL 0x30 423*4882a593Smuzhiyun #define R_FAS_ECH 0x31 424*4882a593Smuzhiyun #define R_VIO_EC 0x32 425*4882a593Smuzhiyun #define R_VIO_ECL 0x32 426*4882a593Smuzhiyun #define R_VIO_ECH 0x33 427*4882a593Smuzhiyun #define A_ST_SQ_RD 0x34 428*4882a593Smuzhiyun #define R_CRC_EC 0x34 429*4882a593Smuzhiyun #define R_CRC_ECL 0x34 430*4882a593Smuzhiyun #define R_CRC_ECH 0x35 431*4882a593Smuzhiyun #define R_E_EC 0x36 432*4882a593Smuzhiyun #define R_E_ECL 0x36 433*4882a593Smuzhiyun #define R_E_ECH 0x37 434*4882a593Smuzhiyun #define R_SA6_SA13_EC 0x38 435*4882a593Smuzhiyun #define R_SA6_SA13_ECL 0x38 436*4882a593Smuzhiyun #define R_SA6_SA13_ECH 0x39 437*4882a593Smuzhiyun #define R_SA6_SA23_EC 0x3A 438*4882a593Smuzhiyun #define R_SA6_SA23_ECL 0x3A 439*4882a593Smuzhiyun #define R_SA6_SA23_ECH 0x3B 440*4882a593Smuzhiyun #define A_ST_B1_RX 0x3C 441*4882a593Smuzhiyun #define A_ST_B2_RX 0x3D 442*4882a593Smuzhiyun #define A_ST_D_RX 0x3E 443*4882a593Smuzhiyun #define A_ST_E_RX 0x3F 444*4882a593Smuzhiyun #define R_GPIO_IN0 0x40 445*4882a593Smuzhiyun #define R_GPIO_IN1 0x41 446*4882a593Smuzhiyun #define R_GPI_IN0 0x44 447*4882a593Smuzhiyun #define R_GPI_IN1 0x45 448*4882a593Smuzhiyun #define R_GPI_IN2 0x46 449*4882a593Smuzhiyun #define R_GPI_IN3 0x47 450*4882a593Smuzhiyun #define R_INT_DATA 0x88 451*4882a593Smuzhiyun #define R_IRQ_FIFO_BL0 0xC8 452*4882a593Smuzhiyun #define R_IRQ_FIFO_BL1 0xC9 453*4882a593Smuzhiyun #define R_IRQ_FIFO_BL2 0xCA 454*4882a593Smuzhiyun #define R_IRQ_FIFO_BL3 0xCB 455*4882a593Smuzhiyun #define R_IRQ_FIFO_BL4 0xCC 456*4882a593Smuzhiyun #define R_IRQ_FIFO_BL5 0xCD 457*4882a593Smuzhiyun #define R_IRQ_FIFO_BL6 0xCE 458*4882a593Smuzhiyun #define R_IRQ_FIFO_BL7 0xCF 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* read and write registers */ 461*4882a593Smuzhiyun #define A_FIFO_DATA0 0x80 462*4882a593Smuzhiyun #define A_FIFO_DATA1 0x80 463*4882a593Smuzhiyun #define A_FIFO_DATA2 0x80 464*4882a593Smuzhiyun #define A_FIFO_DATA0_NOINC 0x84 465*4882a593Smuzhiyun #define A_FIFO_DATA1_NOINC 0x84 466*4882a593Smuzhiyun #define A_FIFO_DATA2_NOINC 0x84 467*4882a593Smuzhiyun #define R_RAM_DATA 0xC0 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun /* 471*4882a593Smuzhiyun * BIT SETTING FOR HFC-4S/8S AND HFC-E1 472*4882a593Smuzhiyun */ 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun /* chapter 2: universal bus interface */ 475*4882a593Smuzhiyun /* R_CIRM */ 476*4882a593Smuzhiyun #define V_IRQ_SEL 0x01 477*4882a593Smuzhiyun #define V_SRES 0x08 478*4882a593Smuzhiyun #define V_HFCRES 0x10 479*4882a593Smuzhiyun #define V_PCMRES 0x20 480*4882a593Smuzhiyun #define V_STRES 0x40 481*4882a593Smuzhiyun #define V_ETRES 0x40 482*4882a593Smuzhiyun #define V_RLD_EPR 0x80 483*4882a593Smuzhiyun /* R_CTRL */ 484*4882a593Smuzhiyun #define V_FIFO_LPRIO 0x02 485*4882a593Smuzhiyun #define V_SLOW_RD 0x04 486*4882a593Smuzhiyun #define V_EXT_RAM 0x08 487*4882a593Smuzhiyun #define V_CLK_OFF 0x20 488*4882a593Smuzhiyun #define V_ST_CLK 0x40 489*4882a593Smuzhiyun /* R_RAM_ADDR0 */ 490*4882a593Smuzhiyun #define V_RAM_ADDR2 0x01 491*4882a593Smuzhiyun #define V_ADDR_RES 0x40 492*4882a593Smuzhiyun #define V_ADDR_INC 0x80 493*4882a593Smuzhiyun /* R_RAM_SZ */ 494*4882a593Smuzhiyun #define V_RAM_SZ 0x01 495*4882a593Smuzhiyun #define V_PWM0_16KHZ 0x10 496*4882a593Smuzhiyun #define V_PWM1_16KHZ 0x20 497*4882a593Smuzhiyun #define V_FZ_MD 0x80 498*4882a593Smuzhiyun /* R_CHIP_ID */ 499*4882a593Smuzhiyun #define V_PNP_IRQ 0x01 500*4882a593Smuzhiyun #define V_CHIP_ID 0x10 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun /* chapter 3: data flow */ 503*4882a593Smuzhiyun /* R_FIRST_FIFO */ 504*4882a593Smuzhiyun #define V_FIRST_FIRO_DIR 0x01 505*4882a593Smuzhiyun #define V_FIRST_FIFO_NUM 0x02 506*4882a593Smuzhiyun /* R_FIFO_MD */ 507*4882a593Smuzhiyun #define V_FIFO_MD 0x01 508*4882a593Smuzhiyun #define V_CSM_MD 0x04 509*4882a593Smuzhiyun #define V_FSM_MD 0x08 510*4882a593Smuzhiyun #define V_FIFO_SZ 0x10 511*4882a593Smuzhiyun /* R_FIFO */ 512*4882a593Smuzhiyun #define V_FIFO_DIR 0x01 513*4882a593Smuzhiyun #define V_FIFO_NUM 0x02 514*4882a593Smuzhiyun #define V_REV 0x80 515*4882a593Smuzhiyun /* R_SLOT */ 516*4882a593Smuzhiyun #define V_SL_DIR 0x01 517*4882a593Smuzhiyun #define V_SL_NUM 0x02 518*4882a593Smuzhiyun /* A_SL_CFG */ 519*4882a593Smuzhiyun #define V_CH_DIR 0x01 520*4882a593Smuzhiyun #define V_CH_SEL 0x02 521*4882a593Smuzhiyun #define V_ROUTING 0x40 522*4882a593Smuzhiyun /* A_CON_HDLC */ 523*4882a593Smuzhiyun #define V_IFF 0x01 524*4882a593Smuzhiyun #define V_HDLC_TRP 0x02 525*4882a593Smuzhiyun #define V_TRP_IRQ 0x04 526*4882a593Smuzhiyun #define V_DATA_FLOW 0x20 527*4882a593Smuzhiyun /* A_SUBCH_CFG */ 528*4882a593Smuzhiyun #define V_BIT_CNT 0x01 529*4882a593Smuzhiyun #define V_START_BIT 0x08 530*4882a593Smuzhiyun #define V_LOOP_FIFO 0x40 531*4882a593Smuzhiyun #define V_INV_DATA 0x80 532*4882a593Smuzhiyun /* A_CHANNEL */ 533*4882a593Smuzhiyun #define V_CH_DIR0 0x01 534*4882a593Smuzhiyun #define V_CH_NUM0 0x02 535*4882a593Smuzhiyun /* A_FIFO_SEQ */ 536*4882a593Smuzhiyun #define V_NEXT_FIFO_DIR 0x01 537*4882a593Smuzhiyun #define V_NEXT_FIFO_NUM 0x02 538*4882a593Smuzhiyun #define V_SEQ_END 0x40 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* chapter 4: FIFO handling and HDLC controller */ 541*4882a593Smuzhiyun /* R_INC_RES_FIFO */ 542*4882a593Smuzhiyun #define V_INC_F 0x01 543*4882a593Smuzhiyun #define V_RES_F 0x02 544*4882a593Smuzhiyun #define V_RES_LOST 0x04 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun /* chapter 5: S/T interface */ 547*4882a593Smuzhiyun /* R_SCI_MSK */ 548*4882a593Smuzhiyun #define V_SCI_MSK_ST0 0x01 549*4882a593Smuzhiyun #define V_SCI_MSK_ST1 0x02 550*4882a593Smuzhiyun #define V_SCI_MSK_ST2 0x04 551*4882a593Smuzhiyun #define V_SCI_MSK_ST3 0x08 552*4882a593Smuzhiyun #define V_SCI_MSK_ST4 0x10 553*4882a593Smuzhiyun #define V_SCI_MSK_ST5 0x20 554*4882a593Smuzhiyun #define V_SCI_MSK_ST6 0x40 555*4882a593Smuzhiyun #define V_SCI_MSK_ST7 0x80 556*4882a593Smuzhiyun /* R_ST_SEL */ 557*4882a593Smuzhiyun #define V_ST_SEL 0x01 558*4882a593Smuzhiyun #define V_MULT_ST 0x08 559*4882a593Smuzhiyun /* R_ST_SYNC */ 560*4882a593Smuzhiyun #define V_SYNC_SEL 0x01 561*4882a593Smuzhiyun #define V_AUTO_SYNC 0x08 562*4882a593Smuzhiyun /* A_ST_WR_STA */ 563*4882a593Smuzhiyun #define V_ST_SET_STA 0x01 564*4882a593Smuzhiyun #define V_ST_LD_STA 0x10 565*4882a593Smuzhiyun #define V_ST_ACT 0x20 566*4882a593Smuzhiyun #define V_SET_G2_G3 0x80 567*4882a593Smuzhiyun /* A_ST_CTRL0 */ 568*4882a593Smuzhiyun #define V_B1_EN 0x01 569*4882a593Smuzhiyun #define V_B2_EN 0x02 570*4882a593Smuzhiyun #define V_ST_MD 0x04 571*4882a593Smuzhiyun #define V_D_PRIO 0x08 572*4882a593Smuzhiyun #define V_SQ_EN 0x10 573*4882a593Smuzhiyun #define V_96KHZ 0x20 574*4882a593Smuzhiyun #define V_TX_LI 0x40 575*4882a593Smuzhiyun #define V_ST_STOP 0x80 576*4882a593Smuzhiyun /* A_ST_CTRL1 */ 577*4882a593Smuzhiyun #define V_G2_G3_EN 0x01 578*4882a593Smuzhiyun #define V_D_HI 0x04 579*4882a593Smuzhiyun #define V_E_IGNO 0x08 580*4882a593Smuzhiyun #define V_E_LO 0x10 581*4882a593Smuzhiyun #define V_B12_SWAP 0x80 582*4882a593Smuzhiyun /* A_ST_CTRL2 */ 583*4882a593Smuzhiyun #define V_B1_RX_EN 0x01 584*4882a593Smuzhiyun #define V_B2_RX_EN 0x02 585*4882a593Smuzhiyun #define V_ST_TRIS 0x40 586*4882a593Smuzhiyun /* A_ST_CLK_DLY */ 587*4882a593Smuzhiyun #define V_ST_CK_DLY 0x01 588*4882a593Smuzhiyun #define V_ST_SMPL 0x10 589*4882a593Smuzhiyun /* A_ST_D_TX */ 590*4882a593Smuzhiyun #define V_ST_D_TX 0x40 591*4882a593Smuzhiyun /* R_IRQ_STATECH */ 592*4882a593Smuzhiyun #define V_SCI_ST0 0x01 593*4882a593Smuzhiyun #define V_SCI_ST1 0x02 594*4882a593Smuzhiyun #define V_SCI_ST2 0x04 595*4882a593Smuzhiyun #define V_SCI_ST3 0x08 596*4882a593Smuzhiyun #define V_SCI_ST4 0x10 597*4882a593Smuzhiyun #define V_SCI_ST5 0x20 598*4882a593Smuzhiyun #define V_SCI_ST6 0x40 599*4882a593Smuzhiyun #define V_SCI_ST7 0x80 600*4882a593Smuzhiyun /* A_ST_RD_STA */ 601*4882a593Smuzhiyun #define V_ST_STA 0x01 602*4882a593Smuzhiyun #define V_FR_SYNC_ST 0x10 603*4882a593Smuzhiyun #define V_TI2_EXP 0x20 604*4882a593Smuzhiyun #define V_INFO0 0x40 605*4882a593Smuzhiyun #define V_G2_G3 0x80 606*4882a593Smuzhiyun /* A_ST_SQ_RD */ 607*4882a593Smuzhiyun #define V_ST_SQ 0x01 608*4882a593Smuzhiyun #define V_MF_RX_RDY 0x10 609*4882a593Smuzhiyun #define V_MF_TX_RDY 0x80 610*4882a593Smuzhiyun /* A_ST_D_RX */ 611*4882a593Smuzhiyun #define V_ST_D_RX 0x40 612*4882a593Smuzhiyun /* A_ST_E_RX */ 613*4882a593Smuzhiyun #define V_ST_E_RX 0x40 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun /* chapter 5: E1 interface */ 616*4882a593Smuzhiyun /* R_E1_WR_STA */ 617*4882a593Smuzhiyun /* R_E1_RD_STA */ 618*4882a593Smuzhiyun #define V_E1_SET_STA 0x01 619*4882a593Smuzhiyun #define V_E1_LD_STA 0x10 620*4882a593Smuzhiyun /* R_RX0 */ 621*4882a593Smuzhiyun #define V_RX_CODE 0x01 622*4882a593Smuzhiyun #define V_RX_FBAUD 0x04 623*4882a593Smuzhiyun #define V_RX_CMI 0x08 624*4882a593Smuzhiyun #define V_RX_INV_CMI 0x10 625*4882a593Smuzhiyun #define V_RX_INV_CLK 0x20 626*4882a593Smuzhiyun #define V_RX_INV_DATA 0x40 627*4882a593Smuzhiyun #define V_AIS_ITU 0x80 628*4882a593Smuzhiyun /* R_RX_FR0 */ 629*4882a593Smuzhiyun #define V_NO_INSYNC 0x01 630*4882a593Smuzhiyun #define V_AUTO_RESYNC 0x02 631*4882a593Smuzhiyun #define V_AUTO_RECO 0x04 632*4882a593Smuzhiyun #define V_SWORD_COND 0x08 633*4882a593Smuzhiyun #define V_SYNC_LOSS 0x10 634*4882a593Smuzhiyun #define V_XCRC_SYNC 0x20 635*4882a593Smuzhiyun #define V_MF_RESYNC 0x40 636*4882a593Smuzhiyun #define V_RESYNC 0x80 637*4882a593Smuzhiyun /* R_RX_FR1 */ 638*4882a593Smuzhiyun #define V_RX_MF 0x01 639*4882a593Smuzhiyun #define V_RX_MF_SYNC 0x02 640*4882a593Smuzhiyun #define V_RX_SL0_RAM 0x04 641*4882a593Smuzhiyun #define V_ERR_SIM 0x20 642*4882a593Smuzhiyun #define V_RES_NMF 0x40 643*4882a593Smuzhiyun /* R_TX0 */ 644*4882a593Smuzhiyun #define V_TX_CODE 0x01 645*4882a593Smuzhiyun #define V_TX_FBAUD 0x04 646*4882a593Smuzhiyun #define V_TX_CMI_CODE 0x08 647*4882a593Smuzhiyun #define V_TX_INV_CMI_CODE 0x10 648*4882a593Smuzhiyun #define V_TX_INV_CLK 0x20 649*4882a593Smuzhiyun #define V_TX_INV_DATA 0x40 650*4882a593Smuzhiyun #define V_OUT_EN 0x80 651*4882a593Smuzhiyun /* R_TX1 */ 652*4882a593Smuzhiyun #define V_INV_CLK 0x01 653*4882a593Smuzhiyun #define V_EXCHG_DATA_LI 0x02 654*4882a593Smuzhiyun #define V_AIS_OUT 0x04 655*4882a593Smuzhiyun #define V_ATX 0x20 656*4882a593Smuzhiyun #define V_NTRI 0x40 657*4882a593Smuzhiyun #define V_AUTO_ERR_RES 0x80 658*4882a593Smuzhiyun /* R_TX_FR0 */ 659*4882a593Smuzhiyun #define V_TRP_FAS 0x01 660*4882a593Smuzhiyun #define V_TRP_NFAS 0x02 661*4882a593Smuzhiyun #define V_TRP_RAL 0x04 662*4882a593Smuzhiyun #define V_TRP_SA 0x08 663*4882a593Smuzhiyun /* R_TX_FR1 */ 664*4882a593Smuzhiyun #define V_TX_FAS 0x01 665*4882a593Smuzhiyun #define V_TX_NFAS 0x02 666*4882a593Smuzhiyun #define V_TX_RAL 0x04 667*4882a593Smuzhiyun #define V_TX_SA 0x08 668*4882a593Smuzhiyun /* R_TX_FR2 */ 669*4882a593Smuzhiyun #define V_TX_MF 0x01 670*4882a593Smuzhiyun #define V_TRP_SL0 0x02 671*4882a593Smuzhiyun #define V_TX_SL0_RAM 0x04 672*4882a593Smuzhiyun #define V_TX_E 0x10 673*4882a593Smuzhiyun #define V_NEG_E 0x20 674*4882a593Smuzhiyun #define V_XS12_ON 0x40 675*4882a593Smuzhiyun #define V_XS15_ON 0x80 676*4882a593Smuzhiyun /* R_RX_OFF */ 677*4882a593Smuzhiyun #define V_RX_SZ 0x01 678*4882a593Smuzhiyun #define V_RX_INIT 0x04 679*4882a593Smuzhiyun /* R_SYNC_OUT */ 680*4882a593Smuzhiyun #define V_SYNC_E1_RX 0x01 681*4882a593Smuzhiyun #define V_IPATS0 0x20 682*4882a593Smuzhiyun #define V_IPATS1 0x40 683*4882a593Smuzhiyun #define V_IPATS2 0x80 684*4882a593Smuzhiyun /* R_TX_OFF */ 685*4882a593Smuzhiyun #define V_TX_SZ 0x01 686*4882a593Smuzhiyun #define V_TX_INIT 0x04 687*4882a593Smuzhiyun /* R_SYNC_CTRL */ 688*4882a593Smuzhiyun #define V_EXT_CLK_SYNC 0x01 689*4882a593Smuzhiyun #define V_SYNC_OFFS 0x02 690*4882a593Smuzhiyun #define V_PCM_SYNC 0x04 691*4882a593Smuzhiyun #define V_NEG_CLK 0x08 692*4882a593Smuzhiyun #define V_HCLK 0x10 693*4882a593Smuzhiyun /* 694*4882a593Smuzhiyun #define V_JATT_AUTO_DEL 0x20 695*4882a593Smuzhiyun #define V_JATT_AUTO 0x40 696*4882a593Smuzhiyun */ 697*4882a593Smuzhiyun #define V_JATT_OFF 0x80 698*4882a593Smuzhiyun /* R_STATE */ 699*4882a593Smuzhiyun #define V_E1_STA 0x01 700*4882a593Smuzhiyun #define V_ALT_FR_RX 0x40 701*4882a593Smuzhiyun #define V_ALT_FR_TX 0x80 702*4882a593Smuzhiyun /* R_SYNC_STA */ 703*4882a593Smuzhiyun #define V_RX_STA 0x01 704*4882a593Smuzhiyun #define V_FR_SYNC_E1 0x04 705*4882a593Smuzhiyun #define V_SIG_LOS 0x08 706*4882a593Smuzhiyun #define V_MFA_STA 0x10 707*4882a593Smuzhiyun #define V_AIS 0x40 708*4882a593Smuzhiyun #define V_NO_MF_SYNC 0x80 709*4882a593Smuzhiyun /* R_RX_SL0_0 */ 710*4882a593Smuzhiyun #define V_SI_FAS 0x01 711*4882a593Smuzhiyun #define V_SI_NFAS 0x02 712*4882a593Smuzhiyun #define V_A 0x04 713*4882a593Smuzhiyun #define V_CRC_OK 0x08 714*4882a593Smuzhiyun #define V_TX_E1 0x10 715*4882a593Smuzhiyun #define V_TX_E2 0x20 716*4882a593Smuzhiyun #define V_RX_E1 0x40 717*4882a593Smuzhiyun #define V_RX_E2 0x80 718*4882a593Smuzhiyun /* R_SLIP */ 719*4882a593Smuzhiyun #define V_SLIP_RX 0x01 720*4882a593Smuzhiyun #define V_FOSLIP_RX 0x08 721*4882a593Smuzhiyun #define V_SLIP_TX 0x10 722*4882a593Smuzhiyun #define V_FOSLIP_TX 0x80 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun /* chapter 6: PCM interface */ 725*4882a593Smuzhiyun /* R_PCM_MD0 */ 726*4882a593Smuzhiyun #define V_PCM_MD 0x01 727*4882a593Smuzhiyun #define V_C4_POL 0x02 728*4882a593Smuzhiyun #define V_F0_NEG 0x04 729*4882a593Smuzhiyun #define V_F0_LEN 0x08 730*4882a593Smuzhiyun #define V_PCM_ADDR 0x10 731*4882a593Smuzhiyun /* R_SL_SEL0 */ 732*4882a593Smuzhiyun #define V_SL_SEL0 0x01 733*4882a593Smuzhiyun #define V_SH_SEL0 0x80 734*4882a593Smuzhiyun /* R_SL_SEL1 */ 735*4882a593Smuzhiyun #define V_SL_SEL1 0x01 736*4882a593Smuzhiyun #define V_SH_SEL1 0x80 737*4882a593Smuzhiyun /* R_SL_SEL2 */ 738*4882a593Smuzhiyun #define V_SL_SEL2 0x01 739*4882a593Smuzhiyun #define V_SH_SEL2 0x80 740*4882a593Smuzhiyun /* R_SL_SEL3 */ 741*4882a593Smuzhiyun #define V_SL_SEL3 0x01 742*4882a593Smuzhiyun #define V_SH_SEL3 0x80 743*4882a593Smuzhiyun /* R_SL_SEL4 */ 744*4882a593Smuzhiyun #define V_SL_SEL4 0x01 745*4882a593Smuzhiyun #define V_SH_SEL4 0x80 746*4882a593Smuzhiyun /* R_SL_SEL5 */ 747*4882a593Smuzhiyun #define V_SL_SEL5 0x01 748*4882a593Smuzhiyun #define V_SH_SEL5 0x80 749*4882a593Smuzhiyun /* R_SL_SEL6 */ 750*4882a593Smuzhiyun #define V_SL_SEL6 0x01 751*4882a593Smuzhiyun #define V_SH_SEL6 0x80 752*4882a593Smuzhiyun /* R_SL_SEL7 */ 753*4882a593Smuzhiyun #define V_SL_SEL7 0x01 754*4882a593Smuzhiyun #define V_SH_SEL7 0x80 755*4882a593Smuzhiyun /* R_PCM_MD1 */ 756*4882a593Smuzhiyun #define V_ODEC_CON 0x01 757*4882a593Smuzhiyun #define V_PLL_ADJ 0x04 758*4882a593Smuzhiyun #define V_PCM_DR 0x10 759*4882a593Smuzhiyun #define V_PCM_LOOP 0x40 760*4882a593Smuzhiyun /* R_PCM_MD2 */ 761*4882a593Smuzhiyun #define V_SYNC_PLL 0x02 762*4882a593Smuzhiyun #define V_SYNC_SRC 0x04 763*4882a593Smuzhiyun #define V_SYNC_OUT 0x08 764*4882a593Smuzhiyun #define V_ICR_FR_TIME 0x40 765*4882a593Smuzhiyun #define V_EN_PLL 0x80 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun /* chapter 7: pulse width modulation */ 768*4882a593Smuzhiyun /* R_PWM_MD */ 769*4882a593Smuzhiyun #define V_EXT_IRQ_EN 0x08 770*4882a593Smuzhiyun #define V_PWM0_MD 0x10 771*4882a593Smuzhiyun #define V_PWM1_MD 0x40 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun /* chapter 8: multiparty audio conferences */ 774*4882a593Smuzhiyun /* R_CONF_EN */ 775*4882a593Smuzhiyun #define V_CONF_EN 0x01 776*4882a593Smuzhiyun #define V_ULAW 0x80 777*4882a593Smuzhiyun /* A_CONF */ 778*4882a593Smuzhiyun #define V_CONF_NUM 0x01 779*4882a593Smuzhiyun #define V_NOISE_SUPPR 0x08 780*4882a593Smuzhiyun #define V_ATT_LEV 0x20 781*4882a593Smuzhiyun #define V_CONF_SL 0x80 782*4882a593Smuzhiyun /* R_CONF_OFLOW */ 783*4882a593Smuzhiyun #define V_CONF_OFLOW0 0x01 784*4882a593Smuzhiyun #define V_CONF_OFLOW1 0x02 785*4882a593Smuzhiyun #define V_CONF_OFLOW2 0x04 786*4882a593Smuzhiyun #define V_CONF_OFLOW3 0x08 787*4882a593Smuzhiyun #define V_CONF_OFLOW4 0x10 788*4882a593Smuzhiyun #define V_CONF_OFLOW5 0x20 789*4882a593Smuzhiyun #define V_CONF_OFLOW6 0x40 790*4882a593Smuzhiyun #define V_CONF_OFLOW7 0x80 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun /* chapter 9: DTMF contoller */ 793*4882a593Smuzhiyun /* R_DTMF0 */ 794*4882a593Smuzhiyun #define V_DTMF_EN 0x01 795*4882a593Smuzhiyun #define V_HARM_SEL 0x02 796*4882a593Smuzhiyun #define V_DTMF_RX_CH 0x04 797*4882a593Smuzhiyun #define V_DTMF_STOP 0x08 798*4882a593Smuzhiyun #define V_CHBL_SEL 0x10 799*4882a593Smuzhiyun #define V_RST_DTMF 0x40 800*4882a593Smuzhiyun #define V_ULAW_SEL 0x80 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun /* chapter 10: BERT */ 803*4882a593Smuzhiyun /* R_BERT_WD_MD */ 804*4882a593Smuzhiyun #define V_PAT_SEQ 0x01 805*4882a593Smuzhiyun #define V_BERT_ERR 0x08 806*4882a593Smuzhiyun #define V_AUTO_WD_RES 0x20 807*4882a593Smuzhiyun #define V_WD_RES 0x80 808*4882a593Smuzhiyun /* R_BERT_STA */ 809*4882a593Smuzhiyun #define V_BERT_SYNC_SRC 0x01 810*4882a593Smuzhiyun #define V_BERT_SYNC 0x10 811*4882a593Smuzhiyun #define V_BERT_INV_DATA 0x20 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun /* chapter 11: auxiliary interface */ 814*4882a593Smuzhiyun /* R_BRG_PCM_CFG */ 815*4882a593Smuzhiyun #define V_BRG_EN 0x01 816*4882a593Smuzhiyun #define V_BRG_MD 0x02 817*4882a593Smuzhiyun #define V_PCM_CLK 0x20 818*4882a593Smuzhiyun #define V_ADDR_WRDLY 0x40 819*4882a593Smuzhiyun /* R_BRG_CTRL */ 820*4882a593Smuzhiyun #define V_BRG_CS 0x01 821*4882a593Smuzhiyun #define V_BRG_ADDR 0x08 822*4882a593Smuzhiyun #define V_BRG_CS_SRC 0x80 823*4882a593Smuzhiyun /* R_BRG_MD */ 824*4882a593Smuzhiyun #define V_BRG_MD0 0x01 825*4882a593Smuzhiyun #define V_BRG_MD1 0x02 826*4882a593Smuzhiyun #define V_BRG_MD2 0x04 827*4882a593Smuzhiyun #define V_BRG_MD3 0x08 828*4882a593Smuzhiyun #define V_BRG_MD4 0x10 829*4882a593Smuzhiyun #define V_BRG_MD5 0x20 830*4882a593Smuzhiyun #define V_BRG_MD6 0x40 831*4882a593Smuzhiyun #define V_BRG_MD7 0x80 832*4882a593Smuzhiyun /* R_BRG_TIM0 */ 833*4882a593Smuzhiyun #define V_BRG_TIM0_IDLE 0x01 834*4882a593Smuzhiyun #define V_BRG_TIM0_CLK 0x10 835*4882a593Smuzhiyun /* R_BRG_TIM1 */ 836*4882a593Smuzhiyun #define V_BRG_TIM1_IDLE 0x01 837*4882a593Smuzhiyun #define V_BRG_TIM1_CLK 0x10 838*4882a593Smuzhiyun /* R_BRG_TIM2 */ 839*4882a593Smuzhiyun #define V_BRG_TIM2_IDLE 0x01 840*4882a593Smuzhiyun #define V_BRG_TIM2_CLK 0x10 841*4882a593Smuzhiyun /* R_BRG_TIM3 */ 842*4882a593Smuzhiyun #define V_BRG_TIM3_IDLE 0x01 843*4882a593Smuzhiyun #define V_BRG_TIM3_CLK 0x10 844*4882a593Smuzhiyun /* R_BRG_TIM_SEL01 */ 845*4882a593Smuzhiyun #define V_BRG_WR_SEL0 0x01 846*4882a593Smuzhiyun #define V_BRG_RD_SEL0 0x04 847*4882a593Smuzhiyun #define V_BRG_WR_SEL1 0x10 848*4882a593Smuzhiyun #define V_BRG_RD_SEL1 0x40 849*4882a593Smuzhiyun /* R_BRG_TIM_SEL23 */ 850*4882a593Smuzhiyun #define V_BRG_WR_SEL2 0x01 851*4882a593Smuzhiyun #define V_BRG_RD_SEL2 0x04 852*4882a593Smuzhiyun #define V_BRG_WR_SEL3 0x10 853*4882a593Smuzhiyun #define V_BRG_RD_SEL3 0x40 854*4882a593Smuzhiyun /* R_BRG_TIM_SEL45 */ 855*4882a593Smuzhiyun #define V_BRG_WR_SEL4 0x01 856*4882a593Smuzhiyun #define V_BRG_RD_SEL4 0x04 857*4882a593Smuzhiyun #define V_BRG_WR_SEL5 0x10 858*4882a593Smuzhiyun #define V_BRG_RD_SEL5 0x40 859*4882a593Smuzhiyun /* R_BRG_TIM_SEL67 */ 860*4882a593Smuzhiyun #define V_BRG_WR_SEL6 0x01 861*4882a593Smuzhiyun #define V_BRG_RD_SEL6 0x04 862*4882a593Smuzhiyun #define V_BRG_WR_SEL7 0x10 863*4882a593Smuzhiyun #define V_BRG_RD_SEL7 0x40 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun /* chapter 12: clock, reset, interrupt, timer and watchdog */ 866*4882a593Smuzhiyun /* R_IRQMSK_MISC */ 867*4882a593Smuzhiyun #define V_STA_IRQMSK 0x01 868*4882a593Smuzhiyun #define V_TI_IRQMSK 0x02 869*4882a593Smuzhiyun #define V_PROC_IRQMSK 0x04 870*4882a593Smuzhiyun #define V_DTMF_IRQMSK 0x08 871*4882a593Smuzhiyun #define V_IRQ1S_MSK 0x10 872*4882a593Smuzhiyun #define V_SA6_IRQMSK 0x20 873*4882a593Smuzhiyun #define V_RX_EOMF_MSK 0x40 874*4882a593Smuzhiyun #define V_TX_EOMF_MSK 0x80 875*4882a593Smuzhiyun /* R_IRQ_CTRL */ 876*4882a593Smuzhiyun #define V_FIFO_IRQ 0x01 877*4882a593Smuzhiyun #define V_GLOB_IRQ_EN 0x08 878*4882a593Smuzhiyun #define V_IRQ_POL 0x10 879*4882a593Smuzhiyun /* R_TI_WD */ 880*4882a593Smuzhiyun #define V_EV_TS 0x01 881*4882a593Smuzhiyun #define V_WD_TS 0x10 882*4882a593Smuzhiyun /* A_IRQ_MSK */ 883*4882a593Smuzhiyun #define V_IRQ 0x01 884*4882a593Smuzhiyun #define V_BERT_EN 0x02 885*4882a593Smuzhiyun #define V_MIX_IRQ 0x04 886*4882a593Smuzhiyun /* R_IRQ_OVIEW */ 887*4882a593Smuzhiyun #define V_IRQ_FIFO_BL0 0x01 888*4882a593Smuzhiyun #define V_IRQ_FIFO_BL1 0x02 889*4882a593Smuzhiyun #define V_IRQ_FIFO_BL2 0x04 890*4882a593Smuzhiyun #define V_IRQ_FIFO_BL3 0x08 891*4882a593Smuzhiyun #define V_IRQ_FIFO_BL4 0x10 892*4882a593Smuzhiyun #define V_IRQ_FIFO_BL5 0x20 893*4882a593Smuzhiyun #define V_IRQ_FIFO_BL6 0x40 894*4882a593Smuzhiyun #define V_IRQ_FIFO_BL7 0x80 895*4882a593Smuzhiyun /* R_IRQ_MISC */ 896*4882a593Smuzhiyun #define V_STA_IRQ 0x01 897*4882a593Smuzhiyun #define V_TI_IRQ 0x02 898*4882a593Smuzhiyun #define V_IRQ_PROC 0x04 899*4882a593Smuzhiyun #define V_DTMF_IRQ 0x08 900*4882a593Smuzhiyun #define V_IRQ1S 0x10 901*4882a593Smuzhiyun #define V_SA6_IRQ 0x20 902*4882a593Smuzhiyun #define V_RX_EOMF 0x40 903*4882a593Smuzhiyun #define V_TX_EOMF 0x80 904*4882a593Smuzhiyun /* R_STATUS */ 905*4882a593Smuzhiyun #define V_BUSY 0x01 906*4882a593Smuzhiyun #define V_PROC 0x02 907*4882a593Smuzhiyun #define V_DTMF_STA 0x04 908*4882a593Smuzhiyun #define V_LOST_STA 0x08 909*4882a593Smuzhiyun #define V_SYNC_IN 0x10 910*4882a593Smuzhiyun #define V_EXT_IRQSTA 0x20 911*4882a593Smuzhiyun #define V_MISC_IRQSTA 0x40 912*4882a593Smuzhiyun #define V_FR_IRQSTA 0x80 913*4882a593Smuzhiyun /* R_IRQ_FIFO_BL0 */ 914*4882a593Smuzhiyun #define V_IRQ_FIFO0_TX 0x01 915*4882a593Smuzhiyun #define V_IRQ_FIFO0_RX 0x02 916*4882a593Smuzhiyun #define V_IRQ_FIFO1_TX 0x04 917*4882a593Smuzhiyun #define V_IRQ_FIFO1_RX 0x08 918*4882a593Smuzhiyun #define V_IRQ_FIFO2_TX 0x10 919*4882a593Smuzhiyun #define V_IRQ_FIFO2_RX 0x20 920*4882a593Smuzhiyun #define V_IRQ_FIFO3_TX 0x40 921*4882a593Smuzhiyun #define V_IRQ_FIFO3_RX 0x80 922*4882a593Smuzhiyun /* R_IRQ_FIFO_BL1 */ 923*4882a593Smuzhiyun #define V_IRQ_FIFO4_TX 0x01 924*4882a593Smuzhiyun #define V_IRQ_FIFO4_RX 0x02 925*4882a593Smuzhiyun #define V_IRQ_FIFO5_TX 0x04 926*4882a593Smuzhiyun #define V_IRQ_FIFO5_RX 0x08 927*4882a593Smuzhiyun #define V_IRQ_FIFO6_TX 0x10 928*4882a593Smuzhiyun #define V_IRQ_FIFO6_RX 0x20 929*4882a593Smuzhiyun #define V_IRQ_FIFO7_TX 0x40 930*4882a593Smuzhiyun #define V_IRQ_FIFO7_RX 0x80 931*4882a593Smuzhiyun /* R_IRQ_FIFO_BL2 */ 932*4882a593Smuzhiyun #define V_IRQ_FIFO8_TX 0x01 933*4882a593Smuzhiyun #define V_IRQ_FIFO8_RX 0x02 934*4882a593Smuzhiyun #define V_IRQ_FIFO9_TX 0x04 935*4882a593Smuzhiyun #define V_IRQ_FIFO9_RX 0x08 936*4882a593Smuzhiyun #define V_IRQ_FIFO10_TX 0x10 937*4882a593Smuzhiyun #define V_IRQ_FIFO10_RX 0x20 938*4882a593Smuzhiyun #define V_IRQ_FIFO11_TX 0x40 939*4882a593Smuzhiyun #define V_IRQ_FIFO11_RX 0x80 940*4882a593Smuzhiyun /* R_IRQ_FIFO_BL3 */ 941*4882a593Smuzhiyun #define V_IRQ_FIFO12_TX 0x01 942*4882a593Smuzhiyun #define V_IRQ_FIFO12_RX 0x02 943*4882a593Smuzhiyun #define V_IRQ_FIFO13_TX 0x04 944*4882a593Smuzhiyun #define V_IRQ_FIFO13_RX 0x08 945*4882a593Smuzhiyun #define V_IRQ_FIFO14_TX 0x10 946*4882a593Smuzhiyun #define V_IRQ_FIFO14_RX 0x20 947*4882a593Smuzhiyun #define V_IRQ_FIFO15_TX 0x40 948*4882a593Smuzhiyun #define V_IRQ_FIFO15_RX 0x80 949*4882a593Smuzhiyun /* R_IRQ_FIFO_BL4 */ 950*4882a593Smuzhiyun #define V_IRQ_FIFO16_TX 0x01 951*4882a593Smuzhiyun #define V_IRQ_FIFO16_RX 0x02 952*4882a593Smuzhiyun #define V_IRQ_FIFO17_TX 0x04 953*4882a593Smuzhiyun #define V_IRQ_FIFO17_RX 0x08 954*4882a593Smuzhiyun #define V_IRQ_FIFO18_TX 0x10 955*4882a593Smuzhiyun #define V_IRQ_FIFO18_RX 0x20 956*4882a593Smuzhiyun #define V_IRQ_FIFO19_TX 0x40 957*4882a593Smuzhiyun #define V_IRQ_FIFO19_RX 0x80 958*4882a593Smuzhiyun /* R_IRQ_FIFO_BL5 */ 959*4882a593Smuzhiyun #define V_IRQ_FIFO20_TX 0x01 960*4882a593Smuzhiyun #define V_IRQ_FIFO20_RX 0x02 961*4882a593Smuzhiyun #define V_IRQ_FIFO21_TX 0x04 962*4882a593Smuzhiyun #define V_IRQ_FIFO21_RX 0x08 963*4882a593Smuzhiyun #define V_IRQ_FIFO22_TX 0x10 964*4882a593Smuzhiyun #define V_IRQ_FIFO22_RX 0x20 965*4882a593Smuzhiyun #define V_IRQ_FIFO23_TX 0x40 966*4882a593Smuzhiyun #define V_IRQ_FIFO23_RX 0x80 967*4882a593Smuzhiyun /* R_IRQ_FIFO_BL6 */ 968*4882a593Smuzhiyun #define V_IRQ_FIFO24_TX 0x01 969*4882a593Smuzhiyun #define V_IRQ_FIFO24_RX 0x02 970*4882a593Smuzhiyun #define V_IRQ_FIFO25_TX 0x04 971*4882a593Smuzhiyun #define V_IRQ_FIFO25_RX 0x08 972*4882a593Smuzhiyun #define V_IRQ_FIFO26_TX 0x10 973*4882a593Smuzhiyun #define V_IRQ_FIFO26_RX 0x20 974*4882a593Smuzhiyun #define V_IRQ_FIFO27_TX 0x40 975*4882a593Smuzhiyun #define V_IRQ_FIFO27_RX 0x80 976*4882a593Smuzhiyun /* R_IRQ_FIFO_BL7 */ 977*4882a593Smuzhiyun #define V_IRQ_FIFO28_TX 0x01 978*4882a593Smuzhiyun #define V_IRQ_FIFO28_RX 0x02 979*4882a593Smuzhiyun #define V_IRQ_FIFO29_TX 0x04 980*4882a593Smuzhiyun #define V_IRQ_FIFO29_RX 0x08 981*4882a593Smuzhiyun #define V_IRQ_FIFO30_TX 0x10 982*4882a593Smuzhiyun #define V_IRQ_FIFO30_RX 0x20 983*4882a593Smuzhiyun #define V_IRQ_FIFO31_TX 0x40 984*4882a593Smuzhiyun #define V_IRQ_FIFO31_RX 0x80 985*4882a593Smuzhiyun 986*4882a593Smuzhiyun /* chapter 13: general purpose I/O pins (GPIO) and input pins (GPI) */ 987*4882a593Smuzhiyun /* R_GPIO_OUT0 */ 988*4882a593Smuzhiyun #define V_GPIO_OUT0 0x01 989*4882a593Smuzhiyun #define V_GPIO_OUT1 0x02 990*4882a593Smuzhiyun #define V_GPIO_OUT2 0x04 991*4882a593Smuzhiyun #define V_GPIO_OUT3 0x08 992*4882a593Smuzhiyun #define V_GPIO_OUT4 0x10 993*4882a593Smuzhiyun #define V_GPIO_OUT5 0x20 994*4882a593Smuzhiyun #define V_GPIO_OUT6 0x40 995*4882a593Smuzhiyun #define V_GPIO_OUT7 0x80 996*4882a593Smuzhiyun /* R_GPIO_OUT1 */ 997*4882a593Smuzhiyun #define V_GPIO_OUT8 0x01 998*4882a593Smuzhiyun #define V_GPIO_OUT9 0x02 999*4882a593Smuzhiyun #define V_GPIO_OUT10 0x04 1000*4882a593Smuzhiyun #define V_GPIO_OUT11 0x08 1001*4882a593Smuzhiyun #define V_GPIO_OUT12 0x10 1002*4882a593Smuzhiyun #define V_GPIO_OUT13 0x20 1003*4882a593Smuzhiyun #define V_GPIO_OUT14 0x40 1004*4882a593Smuzhiyun #define V_GPIO_OUT15 0x80 1005*4882a593Smuzhiyun /* R_GPIO_EN0 */ 1006*4882a593Smuzhiyun #define V_GPIO_EN0 0x01 1007*4882a593Smuzhiyun #define V_GPIO_EN1 0x02 1008*4882a593Smuzhiyun #define V_GPIO_EN2 0x04 1009*4882a593Smuzhiyun #define V_GPIO_EN3 0x08 1010*4882a593Smuzhiyun #define V_GPIO_EN4 0x10 1011*4882a593Smuzhiyun #define V_GPIO_EN5 0x20 1012*4882a593Smuzhiyun #define V_GPIO_EN6 0x40 1013*4882a593Smuzhiyun #define V_GPIO_EN7 0x80 1014*4882a593Smuzhiyun /* R_GPIO_EN1 */ 1015*4882a593Smuzhiyun #define V_GPIO_EN8 0x01 1016*4882a593Smuzhiyun #define V_GPIO_EN9 0x02 1017*4882a593Smuzhiyun #define V_GPIO_EN10 0x04 1018*4882a593Smuzhiyun #define V_GPIO_EN11 0x08 1019*4882a593Smuzhiyun #define V_GPIO_EN12 0x10 1020*4882a593Smuzhiyun #define V_GPIO_EN13 0x20 1021*4882a593Smuzhiyun #define V_GPIO_EN14 0x40 1022*4882a593Smuzhiyun #define V_GPIO_EN15 0x80 1023*4882a593Smuzhiyun /* R_GPIO_SEL */ 1024*4882a593Smuzhiyun #define V_GPIO_SEL0 0x01 1025*4882a593Smuzhiyun #define V_GPIO_SEL1 0x02 1026*4882a593Smuzhiyun #define V_GPIO_SEL2 0x04 1027*4882a593Smuzhiyun #define V_GPIO_SEL3 0x08 1028*4882a593Smuzhiyun #define V_GPIO_SEL4 0x10 1029*4882a593Smuzhiyun #define V_GPIO_SEL5 0x20 1030*4882a593Smuzhiyun #define V_GPIO_SEL6 0x40 1031*4882a593Smuzhiyun #define V_GPIO_SEL7 0x80 1032*4882a593Smuzhiyun /* R_GPIO_IN0 */ 1033*4882a593Smuzhiyun #define V_GPIO_IN0 0x01 1034*4882a593Smuzhiyun #define V_GPIO_IN1 0x02 1035*4882a593Smuzhiyun #define V_GPIO_IN2 0x04 1036*4882a593Smuzhiyun #define V_GPIO_IN3 0x08 1037*4882a593Smuzhiyun #define V_GPIO_IN4 0x10 1038*4882a593Smuzhiyun #define V_GPIO_IN5 0x20 1039*4882a593Smuzhiyun #define V_GPIO_IN6 0x40 1040*4882a593Smuzhiyun #define V_GPIO_IN7 0x80 1041*4882a593Smuzhiyun /* R_GPIO_IN1 */ 1042*4882a593Smuzhiyun #define V_GPIO_IN8 0x01 1043*4882a593Smuzhiyun #define V_GPIO_IN9 0x02 1044*4882a593Smuzhiyun #define V_GPIO_IN10 0x04 1045*4882a593Smuzhiyun #define V_GPIO_IN11 0x08 1046*4882a593Smuzhiyun #define V_GPIO_IN12 0x10 1047*4882a593Smuzhiyun #define V_GPIO_IN13 0x20 1048*4882a593Smuzhiyun #define V_GPIO_IN14 0x40 1049*4882a593Smuzhiyun #define V_GPIO_IN15 0x80 1050*4882a593Smuzhiyun /* R_GPI_IN0 */ 1051*4882a593Smuzhiyun #define V_GPI_IN0 0x01 1052*4882a593Smuzhiyun #define V_GPI_IN1 0x02 1053*4882a593Smuzhiyun #define V_GPI_IN2 0x04 1054*4882a593Smuzhiyun #define V_GPI_IN3 0x08 1055*4882a593Smuzhiyun #define V_GPI_IN4 0x10 1056*4882a593Smuzhiyun #define V_GPI_IN5 0x20 1057*4882a593Smuzhiyun #define V_GPI_IN6 0x40 1058*4882a593Smuzhiyun #define V_GPI_IN7 0x80 1059*4882a593Smuzhiyun /* R_GPI_IN1 */ 1060*4882a593Smuzhiyun #define V_GPI_IN8 0x01 1061*4882a593Smuzhiyun #define V_GPI_IN9 0x02 1062*4882a593Smuzhiyun #define V_GPI_IN10 0x04 1063*4882a593Smuzhiyun #define V_GPI_IN11 0x08 1064*4882a593Smuzhiyun #define V_GPI_IN12 0x10 1065*4882a593Smuzhiyun #define V_GPI_IN13 0x20 1066*4882a593Smuzhiyun #define V_GPI_IN14 0x40 1067*4882a593Smuzhiyun #define V_GPI_IN15 0x80 1068*4882a593Smuzhiyun /* R_GPI_IN2 */ 1069*4882a593Smuzhiyun #define V_GPI_IN16 0x01 1070*4882a593Smuzhiyun #define V_GPI_IN17 0x02 1071*4882a593Smuzhiyun #define V_GPI_IN18 0x04 1072*4882a593Smuzhiyun #define V_GPI_IN19 0x08 1073*4882a593Smuzhiyun #define V_GPI_IN20 0x10 1074*4882a593Smuzhiyun #define V_GPI_IN21 0x20 1075*4882a593Smuzhiyun #define V_GPI_IN22 0x40 1076*4882a593Smuzhiyun #define V_GPI_IN23 0x80 1077*4882a593Smuzhiyun /* R_GPI_IN3 */ 1078*4882a593Smuzhiyun #define V_GPI_IN24 0x01 1079*4882a593Smuzhiyun #define V_GPI_IN25 0x02 1080*4882a593Smuzhiyun #define V_GPI_IN26 0x04 1081*4882a593Smuzhiyun #define V_GPI_IN27 0x08 1082*4882a593Smuzhiyun #define V_GPI_IN28 0x10 1083*4882a593Smuzhiyun #define V_GPI_IN29 0x20 1084*4882a593Smuzhiyun #define V_GPI_IN30 0x40 1085*4882a593Smuzhiyun #define V_GPI_IN31 0x80 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun /* map of all registers, used for debugging */ 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun #ifdef HFC_REGISTER_DEBUG 1090*4882a593Smuzhiyun struct hfc_register_names { 1091*4882a593Smuzhiyun char *name; 1092*4882a593Smuzhiyun u_char reg; 1093*4882a593Smuzhiyun } hfc_register_names[] = { 1094*4882a593Smuzhiyun /* write registers */ 1095*4882a593Smuzhiyun {"R_CIRM", 0x00}, 1096*4882a593Smuzhiyun {"R_CTRL", 0x01}, 1097*4882a593Smuzhiyun {"R_BRG_PCM_CFG ", 0x02}, 1098*4882a593Smuzhiyun {"R_RAM_ADDR0", 0x08}, 1099*4882a593Smuzhiyun {"R_RAM_ADDR1", 0x09}, 1100*4882a593Smuzhiyun {"R_RAM_ADDR2", 0x0A}, 1101*4882a593Smuzhiyun {"R_FIRST_FIFO", 0x0B}, 1102*4882a593Smuzhiyun {"R_RAM_SZ", 0x0C}, 1103*4882a593Smuzhiyun {"R_FIFO_MD", 0x0D}, 1104*4882a593Smuzhiyun {"R_INC_RES_FIFO", 0x0E}, 1105*4882a593Smuzhiyun {"R_FIFO / R_FSM_IDX", 0x0F}, 1106*4882a593Smuzhiyun {"R_SLOT", 0x10}, 1107*4882a593Smuzhiyun {"R_IRQMSK_MISC", 0x11}, 1108*4882a593Smuzhiyun {"R_SCI_MSK", 0x12}, 1109*4882a593Smuzhiyun {"R_IRQ_CTRL", 0x13}, 1110*4882a593Smuzhiyun {"R_PCM_MD0", 0x14}, 1111*4882a593Smuzhiyun {"R_0x15", 0x15}, 1112*4882a593Smuzhiyun {"R_ST_SEL", 0x16}, 1113*4882a593Smuzhiyun {"R_ST_SYNC", 0x17}, 1114*4882a593Smuzhiyun {"R_CONF_EN", 0x18}, 1115*4882a593Smuzhiyun {"R_TI_WD", 0x1A}, 1116*4882a593Smuzhiyun {"R_BERT_WD_MD", 0x1B}, 1117*4882a593Smuzhiyun {"R_DTMF", 0x1C}, 1118*4882a593Smuzhiyun {"R_DTMF_N", 0x1D}, 1119*4882a593Smuzhiyun {"R_E1_XX_STA", 0x20}, 1120*4882a593Smuzhiyun {"R_LOS0", 0x22}, 1121*4882a593Smuzhiyun {"R_LOS1", 0x23}, 1122*4882a593Smuzhiyun {"R_RX0", 0x24}, 1123*4882a593Smuzhiyun {"R_RX_FR0", 0x25}, 1124*4882a593Smuzhiyun {"R_RX_FR1", 0x26}, 1125*4882a593Smuzhiyun {"R_TX0", 0x28}, 1126*4882a593Smuzhiyun {"R_TX1", 0x29}, 1127*4882a593Smuzhiyun {"R_TX_FR0", 0x2C}, 1128*4882a593Smuzhiyun {"R_TX_FR1", 0x2D}, 1129*4882a593Smuzhiyun {"R_TX_FR2", 0x2E}, 1130*4882a593Smuzhiyun {"R_JATT_ATT", 0x2F}, 1131*4882a593Smuzhiyun {"A_ST_xx_STA/R_RX_OFF", 0x30}, 1132*4882a593Smuzhiyun {"A_ST_CTRL0/R_SYNC_OUT", 0x31}, 1133*4882a593Smuzhiyun {"A_ST_CTRL1", 0x32}, 1134*4882a593Smuzhiyun {"A_ST_CTRL2", 0x33}, 1135*4882a593Smuzhiyun {"A_ST_SQ_WR", 0x34}, 1136*4882a593Smuzhiyun {"R_TX_OFF", 0x34}, 1137*4882a593Smuzhiyun {"R_SYNC_CTRL", 0x35}, 1138*4882a593Smuzhiyun {"A_ST_CLK_DLY", 0x37}, 1139*4882a593Smuzhiyun {"R_PWM0", 0x38}, 1140*4882a593Smuzhiyun {"R_PWM1", 0x39}, 1141*4882a593Smuzhiyun {"A_ST_B1_TX", 0x3C}, 1142*4882a593Smuzhiyun {"A_ST_B2_TX", 0x3D}, 1143*4882a593Smuzhiyun {"A_ST_D_TX", 0x3E}, 1144*4882a593Smuzhiyun {"R_GPIO_OUT0", 0x40}, 1145*4882a593Smuzhiyun {"R_GPIO_OUT1", 0x41}, 1146*4882a593Smuzhiyun {"R_GPIO_EN0", 0x42}, 1147*4882a593Smuzhiyun {"R_GPIO_EN1", 0x43}, 1148*4882a593Smuzhiyun {"R_GPIO_SEL", 0x44}, 1149*4882a593Smuzhiyun {"R_BRG_CTRL", 0x45}, 1150*4882a593Smuzhiyun {"R_PWM_MD", 0x46}, 1151*4882a593Smuzhiyun {"R_BRG_MD", 0x47}, 1152*4882a593Smuzhiyun {"R_BRG_TIM0", 0x48}, 1153*4882a593Smuzhiyun {"R_BRG_TIM1", 0x49}, 1154*4882a593Smuzhiyun {"R_BRG_TIM2", 0x4A}, 1155*4882a593Smuzhiyun {"R_BRG_TIM3", 0x4B}, 1156*4882a593Smuzhiyun {"R_BRG_TIM_SEL01", 0x4C}, 1157*4882a593Smuzhiyun {"R_BRG_TIM_SEL23", 0x4D}, 1158*4882a593Smuzhiyun {"R_BRG_TIM_SEL45", 0x4E}, 1159*4882a593Smuzhiyun {"R_BRG_TIM_SEL67", 0x4F}, 1160*4882a593Smuzhiyun {"A_FIFO_DATA0-2", 0x80}, 1161*4882a593Smuzhiyun {"A_FIFO_DATA0-2_NOINC", 0x84}, 1162*4882a593Smuzhiyun {"R_RAM_DATA", 0xC0}, 1163*4882a593Smuzhiyun {"A_SL_CFG", 0xD0}, 1164*4882a593Smuzhiyun {"A_CONF", 0xD1}, 1165*4882a593Smuzhiyun {"A_CH_MSK", 0xF4}, 1166*4882a593Smuzhiyun {"A_CON_HDLC", 0xFA}, 1167*4882a593Smuzhiyun {"A_SUBCH_CFG", 0xFB}, 1168*4882a593Smuzhiyun {"A_CHANNEL", 0xFC}, 1169*4882a593Smuzhiyun {"A_FIFO_SEQ", 0xFD}, 1170*4882a593Smuzhiyun {"A_IRQ_MSK", 0xFF}, 1171*4882a593Smuzhiyun {NULL, 0}, 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun /* read registers */ 1174*4882a593Smuzhiyun {"A_Z1", 0x04}, 1175*4882a593Smuzhiyun {"A_Z1H", 0x05}, 1176*4882a593Smuzhiyun {"A_Z2", 0x06}, 1177*4882a593Smuzhiyun {"A_Z2H", 0x07}, 1178*4882a593Smuzhiyun {"A_F1", 0x0C}, 1179*4882a593Smuzhiyun {"A_F2", 0x0D}, 1180*4882a593Smuzhiyun {"R_IRQ_OVIEW", 0x10}, 1181*4882a593Smuzhiyun {"R_IRQ_MISC", 0x11}, 1182*4882a593Smuzhiyun {"R_IRQ_STATECH", 0x12}, 1183*4882a593Smuzhiyun {"R_CONF_OFLOW", 0x14}, 1184*4882a593Smuzhiyun {"R_RAM_USE", 0x15}, 1185*4882a593Smuzhiyun {"R_CHIP_ID", 0x16}, 1186*4882a593Smuzhiyun {"R_BERT_STA", 0x17}, 1187*4882a593Smuzhiyun {"R_F0_CNTL", 0x18}, 1188*4882a593Smuzhiyun {"R_F0_CNTH", 0x19}, 1189*4882a593Smuzhiyun {"R_BERT_ECL", 0x1A}, 1190*4882a593Smuzhiyun {"R_BERT_ECH", 0x1B}, 1191*4882a593Smuzhiyun {"R_STATUS", 0x1C}, 1192*4882a593Smuzhiyun {"R_CHIP_RV", 0x1F}, 1193*4882a593Smuzhiyun {"R_STATE", 0x20}, 1194*4882a593Smuzhiyun {"R_SYNC_STA", 0x24}, 1195*4882a593Smuzhiyun {"R_RX_SL0_0", 0x25}, 1196*4882a593Smuzhiyun {"R_RX_SL0_1", 0x26}, 1197*4882a593Smuzhiyun {"R_RX_SL0_2", 0x27}, 1198*4882a593Smuzhiyun {"R_JATT_DIR", 0x2b}, 1199*4882a593Smuzhiyun {"R_SLIP", 0x2c}, 1200*4882a593Smuzhiyun {"A_ST_RD_STA", 0x30}, 1201*4882a593Smuzhiyun {"R_FAS_ECL", 0x30}, 1202*4882a593Smuzhiyun {"R_FAS_ECH", 0x31}, 1203*4882a593Smuzhiyun {"R_VIO_ECL", 0x32}, 1204*4882a593Smuzhiyun {"R_VIO_ECH", 0x33}, 1205*4882a593Smuzhiyun {"R_CRC_ECL / A_ST_SQ_RD", 0x34}, 1206*4882a593Smuzhiyun {"R_CRC_ECH", 0x35}, 1207*4882a593Smuzhiyun {"R_E_ECL", 0x36}, 1208*4882a593Smuzhiyun {"R_E_ECH", 0x37}, 1209*4882a593Smuzhiyun {"R_SA6_SA13_ECL", 0x38}, 1210*4882a593Smuzhiyun {"R_SA6_SA13_ECH", 0x39}, 1211*4882a593Smuzhiyun {"R_SA6_SA23_ECL", 0x3A}, 1212*4882a593Smuzhiyun {"R_SA6_SA23_ECH", 0x3B}, 1213*4882a593Smuzhiyun {"A_ST_B1_RX", 0x3C}, 1214*4882a593Smuzhiyun {"A_ST_B2_RX", 0x3D}, 1215*4882a593Smuzhiyun {"A_ST_D_RX", 0x3E}, 1216*4882a593Smuzhiyun {"A_ST_E_RX", 0x3F}, 1217*4882a593Smuzhiyun {"R_GPIO_IN0", 0x40}, 1218*4882a593Smuzhiyun {"R_GPIO_IN1", 0x41}, 1219*4882a593Smuzhiyun {"R_GPI_IN0", 0x44}, 1220*4882a593Smuzhiyun {"R_GPI_IN1", 0x45}, 1221*4882a593Smuzhiyun {"R_GPI_IN2", 0x46}, 1222*4882a593Smuzhiyun {"R_GPI_IN3", 0x47}, 1223*4882a593Smuzhiyun {"A_FIFO_DATA0-2", 0x80}, 1224*4882a593Smuzhiyun {"A_FIFO_DATA0-2_NOINC", 0x84}, 1225*4882a593Smuzhiyun {"R_INT_DATA", 0x88}, 1226*4882a593Smuzhiyun {"R_RAM_DATA", 0xC0}, 1227*4882a593Smuzhiyun {"R_IRQ_FIFO_BL0", 0xC8}, 1228*4882a593Smuzhiyun {"R_IRQ_FIFO_BL1", 0xC9}, 1229*4882a593Smuzhiyun {"R_IRQ_FIFO_BL2", 0xCA}, 1230*4882a593Smuzhiyun {"R_IRQ_FIFO_BL3", 0xCB}, 1231*4882a593Smuzhiyun {"R_IRQ_FIFO_BL4", 0xCC}, 1232*4882a593Smuzhiyun {"R_IRQ_FIFO_BL5", 0xCD}, 1233*4882a593Smuzhiyun {"R_IRQ_FIFO_BL6", 0xCE}, 1234*4882a593Smuzhiyun {"R_IRQ_FIFO_BL7", 0xCF}, 1235*4882a593Smuzhiyun }; 1236*4882a593Smuzhiyun #endif /* HFC_REGISTER_DEBUG */ 1237