xref: /OK3568_Linux_fs/kernel/drivers/isdn/hardware/mISDN/avmfritz.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * avm_fritz.c    low level stuff for AVM FRITZ!CARD PCI ISDN cards
4*4882a593Smuzhiyun  *                Thanks to AVM, Berlin for informations
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author       Karsten Keil <keil@isdn4linux.de>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright 2009  by Karsten Keil <keil@isdn4linux.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/mISDNhw.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <asm/unaligned.h>
17*4882a593Smuzhiyun #include "ipac.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define AVMFRITZ_REV	"2.3"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static int AVM_cnt;
23*4882a593Smuzhiyun static int debug;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum {
26*4882a593Smuzhiyun 	AVM_FRITZ_PCI,
27*4882a593Smuzhiyun 	AVM_FRITZ_PCIV2,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define HDLC_FIFO		0x0
31*4882a593Smuzhiyun #define HDLC_STATUS		0x4
32*4882a593Smuzhiyun #define CHIP_WINDOW		0x10
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define CHIP_INDEX		0x4
35*4882a593Smuzhiyun #define AVM_HDLC_1		0x00
36*4882a593Smuzhiyun #define AVM_HDLC_2		0x01
37*4882a593Smuzhiyun #define AVM_ISAC_FIFO		0x02
38*4882a593Smuzhiyun #define AVM_ISAC_REG_LOW	0x04
39*4882a593Smuzhiyun #define AVM_ISAC_REG_HIGH	0x06
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define AVM_STATUS0_IRQ_ISAC	0x01
42*4882a593Smuzhiyun #define AVM_STATUS0_IRQ_HDLC	0x02
43*4882a593Smuzhiyun #define AVM_STATUS0_IRQ_TIMER	0x04
44*4882a593Smuzhiyun #define AVM_STATUS0_IRQ_MASK	0x07
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define AVM_STATUS0_RESET	0x01
47*4882a593Smuzhiyun #define AVM_STATUS0_DIS_TIMER	0x02
48*4882a593Smuzhiyun #define AVM_STATUS0_RES_TIMER	0x04
49*4882a593Smuzhiyun #define AVM_STATUS0_ENA_IRQ	0x08
50*4882a593Smuzhiyun #define AVM_STATUS0_TESTBIT	0x10
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define AVM_STATUS1_INT_SEL	0x0f
53*4882a593Smuzhiyun #define AVM_STATUS1_ENA_IOM	0x80
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define HDLC_MODE_ITF_FLG	0x01
56*4882a593Smuzhiyun #define HDLC_MODE_TRANS		0x02
57*4882a593Smuzhiyun #define HDLC_MODE_CCR_7		0x04
58*4882a593Smuzhiyun #define HDLC_MODE_CCR_16	0x08
59*4882a593Smuzhiyun #define HDLC_FIFO_SIZE_128	0x20
60*4882a593Smuzhiyun #define HDLC_MODE_TESTLOOP	0x80
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define HDLC_INT_XPR		0x80
63*4882a593Smuzhiyun #define HDLC_INT_XDU		0x40
64*4882a593Smuzhiyun #define HDLC_INT_RPR		0x20
65*4882a593Smuzhiyun #define HDLC_INT_MASK		0xE0
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define HDLC_STAT_RME		0x01
68*4882a593Smuzhiyun #define HDLC_STAT_RDO		0x10
69*4882a593Smuzhiyun #define HDLC_STAT_CRCVFRRAB	0x0E
70*4882a593Smuzhiyun #define HDLC_STAT_CRCVFR	0x06
71*4882a593Smuzhiyun #define HDLC_STAT_RML_MASK_V1	0x3f00
72*4882a593Smuzhiyun #define HDLC_STAT_RML_MASK_V2	0x7f00
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define HDLC_CMD_XRS		0x80
75*4882a593Smuzhiyun #define HDLC_CMD_XME		0x01
76*4882a593Smuzhiyun #define HDLC_CMD_RRS		0x20
77*4882a593Smuzhiyun #define HDLC_CMD_XML_MASK	0x3f00
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define HDLC_FIFO_SIZE_V1	32
80*4882a593Smuzhiyun #define HDLC_FIFO_SIZE_V2	128
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Fritz PCI v2.0 */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define AVM_HDLC_FIFO_1		0x10
85*4882a593Smuzhiyun #define AVM_HDLC_FIFO_2		0x18
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define AVM_HDLC_STATUS_1	0x14
88*4882a593Smuzhiyun #define AVM_HDLC_STATUS_2	0x1c
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define AVM_ISACX_INDEX		0x04
91*4882a593Smuzhiyun #define AVM_ISACX_DATA		0x08
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* data struct */
94*4882a593Smuzhiyun #define LOG_SIZE		63
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct hdlc_stat_reg {
97*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
98*4882a593Smuzhiyun 	u8 fill;
99*4882a593Smuzhiyun 	u8 mode;
100*4882a593Smuzhiyun 	u8 xml;
101*4882a593Smuzhiyun 	u8 cmd;
102*4882a593Smuzhiyun #else
103*4882a593Smuzhiyun 	u8 cmd;
104*4882a593Smuzhiyun 	u8 xml;
105*4882a593Smuzhiyun 	u8 mode;
106*4882a593Smuzhiyun 	u8 fill;
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun } __attribute__((packed));
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun struct hdlc_hw {
111*4882a593Smuzhiyun 	union {
112*4882a593Smuzhiyun 		u32 ctrl;
113*4882a593Smuzhiyun 		struct hdlc_stat_reg sr;
114*4882a593Smuzhiyun 	} ctrl;
115*4882a593Smuzhiyun 	u32 stat;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct fritzcard {
119*4882a593Smuzhiyun 	struct list_head	list;
120*4882a593Smuzhiyun 	struct pci_dev		*pdev;
121*4882a593Smuzhiyun 	char			name[MISDN_MAX_IDLEN];
122*4882a593Smuzhiyun 	u8			type;
123*4882a593Smuzhiyun 	u8			ctrlreg;
124*4882a593Smuzhiyun 	u16			irq;
125*4882a593Smuzhiyun 	u32			irqcnt;
126*4882a593Smuzhiyun 	u32			addr;
127*4882a593Smuzhiyun 	spinlock_t		lock; /* hw lock */
128*4882a593Smuzhiyun 	struct isac_hw		isac;
129*4882a593Smuzhiyun 	struct hdlc_hw		hdlc[2];
130*4882a593Smuzhiyun 	struct bchannel		bch[2];
131*4882a593Smuzhiyun 	char			log[LOG_SIZE + 1];
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static LIST_HEAD(Cards);
135*4882a593Smuzhiyun static DEFINE_RWLOCK(card_lock); /* protect Cards */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static void
_set_debug(struct fritzcard * card)138*4882a593Smuzhiyun _set_debug(struct fritzcard *card)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	card->isac.dch.debug = debug;
141*4882a593Smuzhiyun 	card->bch[0].debug = debug;
142*4882a593Smuzhiyun 	card->bch[1].debug = debug;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static int
set_debug(const char * val,const struct kernel_param * kp)146*4882a593Smuzhiyun set_debug(const char *val, const struct kernel_param *kp)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	int ret;
149*4882a593Smuzhiyun 	struct fritzcard *card;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	ret = param_set_uint(val, kp);
152*4882a593Smuzhiyun 	if (!ret) {
153*4882a593Smuzhiyun 		read_lock(&card_lock);
154*4882a593Smuzhiyun 		list_for_each_entry(card, &Cards, list)
155*4882a593Smuzhiyun 			_set_debug(card);
156*4882a593Smuzhiyun 		read_unlock(&card_lock);
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	return ret;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun MODULE_AUTHOR("Karsten Keil");
162*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
163*4882a593Smuzhiyun MODULE_VERSION(AVMFRITZ_REV);
164*4882a593Smuzhiyun module_param_call(debug, set_debug, param_get_uint, &debug, S_IRUGO | S_IWUSR);
165*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "avmfritz debug mask");
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Interface functions */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static u8
ReadISAC_V1(void * p,u8 offset)170*4882a593Smuzhiyun ReadISAC_V1(void *p, u8 offset)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct fritzcard *fc = p;
173*4882a593Smuzhiyun 	u8 idx = (offset > 0x2f) ? AVM_ISAC_REG_HIGH : AVM_ISAC_REG_LOW;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	outb(idx, fc->addr + CHIP_INDEX);
176*4882a593Smuzhiyun 	return inb(fc->addr + CHIP_WINDOW + (offset & 0xf));
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static void
WriteISAC_V1(void * p,u8 offset,u8 value)180*4882a593Smuzhiyun WriteISAC_V1(void *p, u8 offset, u8 value)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct fritzcard *fc = p;
183*4882a593Smuzhiyun 	u8 idx = (offset > 0x2f) ? AVM_ISAC_REG_HIGH : AVM_ISAC_REG_LOW;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	outb(idx, fc->addr + CHIP_INDEX);
186*4882a593Smuzhiyun 	outb(value, fc->addr + CHIP_WINDOW + (offset & 0xf));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static void
ReadFiFoISAC_V1(void * p,u8 off,u8 * data,int size)190*4882a593Smuzhiyun ReadFiFoISAC_V1(void *p, u8 off, u8 *data, int size)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct fritzcard *fc = p;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	outb(AVM_ISAC_FIFO, fc->addr + CHIP_INDEX);
195*4882a593Smuzhiyun 	insb(fc->addr + CHIP_WINDOW, data, size);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static void
WriteFiFoISAC_V1(void * p,u8 off,u8 * data,int size)199*4882a593Smuzhiyun WriteFiFoISAC_V1(void *p, u8 off, u8 *data, int size)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct fritzcard *fc = p;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	outb(AVM_ISAC_FIFO, fc->addr + CHIP_INDEX);
204*4882a593Smuzhiyun 	outsb(fc->addr + CHIP_WINDOW, data, size);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static u8
ReadISAC_V2(void * p,u8 offset)208*4882a593Smuzhiyun ReadISAC_V2(void *p, u8 offset)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct fritzcard *fc = p;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	outl(offset, fc->addr + AVM_ISACX_INDEX);
213*4882a593Smuzhiyun 	return 0xff & inl(fc->addr + AVM_ISACX_DATA);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static void
WriteISAC_V2(void * p,u8 offset,u8 value)217*4882a593Smuzhiyun WriteISAC_V2(void *p, u8 offset, u8 value)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct fritzcard *fc = p;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	outl(offset, fc->addr + AVM_ISACX_INDEX);
222*4882a593Smuzhiyun 	outl(value, fc->addr + AVM_ISACX_DATA);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static void
ReadFiFoISAC_V2(void * p,u8 off,u8 * data,int size)226*4882a593Smuzhiyun ReadFiFoISAC_V2(void *p, u8 off, u8 *data, int size)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct fritzcard *fc = p;
229*4882a593Smuzhiyun 	int i;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	outl(off, fc->addr + AVM_ISACX_INDEX);
232*4882a593Smuzhiyun 	for (i = 0; i < size; i++)
233*4882a593Smuzhiyun 		data[i] = 0xff & inl(fc->addr + AVM_ISACX_DATA);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static void
WriteFiFoISAC_V2(void * p,u8 off,u8 * data,int size)237*4882a593Smuzhiyun WriteFiFoISAC_V2(void *p, u8 off, u8 *data, int size)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct fritzcard *fc = p;
240*4882a593Smuzhiyun 	int i;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	outl(off, fc->addr + AVM_ISACX_INDEX);
243*4882a593Smuzhiyun 	for (i = 0; i < size; i++)
244*4882a593Smuzhiyun 		outl(data[i], fc->addr + AVM_ISACX_DATA);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static struct bchannel *
Sel_BCS(struct fritzcard * fc,u32 channel)248*4882a593Smuzhiyun Sel_BCS(struct fritzcard *fc, u32 channel)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	if (test_bit(FLG_ACTIVE, &fc->bch[0].Flags) &&
251*4882a593Smuzhiyun 	    (fc->bch[0].nr & channel))
252*4882a593Smuzhiyun 		return &fc->bch[0];
253*4882a593Smuzhiyun 	else if (test_bit(FLG_ACTIVE, &fc->bch[1].Flags) &&
254*4882a593Smuzhiyun 		 (fc->bch[1].nr & channel))
255*4882a593Smuzhiyun 		return &fc->bch[1];
256*4882a593Smuzhiyun 	else
257*4882a593Smuzhiyun 		return NULL;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static inline void
__write_ctrl_pci(struct fritzcard * fc,struct hdlc_hw * hdlc,u32 channel)261*4882a593Smuzhiyun __write_ctrl_pci(struct fritzcard *fc, struct hdlc_hw *hdlc, u32 channel) {
262*4882a593Smuzhiyun 	u32 idx = channel == 2 ? AVM_HDLC_2 : AVM_HDLC_1;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	outl(idx, fc->addr + CHIP_INDEX);
265*4882a593Smuzhiyun 	outl(hdlc->ctrl.ctrl, fc->addr + CHIP_WINDOW + HDLC_STATUS);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static inline void
__write_ctrl_pciv2(struct fritzcard * fc,struct hdlc_hw * hdlc,u32 channel)269*4882a593Smuzhiyun __write_ctrl_pciv2(struct fritzcard *fc, struct hdlc_hw *hdlc, u32 channel) {
270*4882a593Smuzhiyun 	outl(hdlc->ctrl.ctrl, fc->addr + (channel == 2 ? AVM_HDLC_STATUS_2 :
271*4882a593Smuzhiyun 					  AVM_HDLC_STATUS_1));
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static void
write_ctrl(struct bchannel * bch,int which)275*4882a593Smuzhiyun write_ctrl(struct bchannel *bch, int which) {
276*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
277*4882a593Smuzhiyun 	struct hdlc_hw *hdlc;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	hdlc = &fc->hdlc[(bch->nr - 1) & 1];
280*4882a593Smuzhiyun 	pr_debug("%s: hdlc %c wr%x ctrl %x\n", fc->name, '@' + bch->nr,
281*4882a593Smuzhiyun 		 which, hdlc->ctrl.ctrl);
282*4882a593Smuzhiyun 	switch (fc->type) {
283*4882a593Smuzhiyun 	case AVM_FRITZ_PCIV2:
284*4882a593Smuzhiyun 		__write_ctrl_pciv2(fc, hdlc, bch->nr);
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	case AVM_FRITZ_PCI:
287*4882a593Smuzhiyun 		__write_ctrl_pci(fc, hdlc, bch->nr);
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static inline u32
__read_status_pci(u_long addr,u32 channel)294*4882a593Smuzhiyun __read_status_pci(u_long addr, u32 channel)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	outl(channel == 2 ? AVM_HDLC_2 : AVM_HDLC_1, addr + CHIP_INDEX);
297*4882a593Smuzhiyun 	return inl(addr + CHIP_WINDOW + HDLC_STATUS);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static inline u32
__read_status_pciv2(u_long addr,u32 channel)301*4882a593Smuzhiyun __read_status_pciv2(u_long addr, u32 channel)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	return inl(addr + (channel == 2 ? AVM_HDLC_STATUS_2 :
304*4882a593Smuzhiyun 			   AVM_HDLC_STATUS_1));
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static u32
read_status(struct fritzcard * fc,u32 channel)309*4882a593Smuzhiyun read_status(struct fritzcard *fc, u32 channel)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	switch (fc->type) {
312*4882a593Smuzhiyun 	case AVM_FRITZ_PCIV2:
313*4882a593Smuzhiyun 		return __read_status_pciv2(fc->addr, channel);
314*4882a593Smuzhiyun 	case AVM_FRITZ_PCI:
315*4882a593Smuzhiyun 		return __read_status_pci(fc->addr, channel);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 	/* dummy */
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static void
enable_hwirq(struct fritzcard * fc)322*4882a593Smuzhiyun enable_hwirq(struct fritzcard *fc)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	fc->ctrlreg |= AVM_STATUS0_ENA_IRQ;
325*4882a593Smuzhiyun 	outb(fc->ctrlreg, fc->addr + 2);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static void
disable_hwirq(struct fritzcard * fc)329*4882a593Smuzhiyun disable_hwirq(struct fritzcard *fc)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	fc->ctrlreg &= ~AVM_STATUS0_ENA_IRQ;
332*4882a593Smuzhiyun 	outb(fc->ctrlreg, fc->addr + 2);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static int
modehdlc(struct bchannel * bch,int protocol)336*4882a593Smuzhiyun modehdlc(struct bchannel *bch, int protocol)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
339*4882a593Smuzhiyun 	struct hdlc_hw *hdlc;
340*4882a593Smuzhiyun 	u8 mode;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	hdlc = &fc->hdlc[(bch->nr - 1) & 1];
343*4882a593Smuzhiyun 	pr_debug("%s: hdlc %c protocol %x-->%x ch %d\n", fc->name,
344*4882a593Smuzhiyun 		 '@' + bch->nr, bch->state, protocol, bch->nr);
345*4882a593Smuzhiyun 	hdlc->ctrl.ctrl = 0;
346*4882a593Smuzhiyun 	mode = (fc->type == AVM_FRITZ_PCIV2) ? HDLC_FIFO_SIZE_128 : 0;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	switch (protocol) {
349*4882a593Smuzhiyun 	case -1: /* used for init */
350*4882a593Smuzhiyun 		bch->state = -1;
351*4882a593Smuzhiyun 		fallthrough;
352*4882a593Smuzhiyun 	case ISDN_P_NONE:
353*4882a593Smuzhiyun 		if (bch->state == ISDN_P_NONE)
354*4882a593Smuzhiyun 			break;
355*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd  = HDLC_CMD_XRS | HDLC_CMD_RRS;
356*4882a593Smuzhiyun 		hdlc->ctrl.sr.mode = mode | HDLC_MODE_TRANS;
357*4882a593Smuzhiyun 		write_ctrl(bch, 5);
358*4882a593Smuzhiyun 		bch->state = ISDN_P_NONE;
359*4882a593Smuzhiyun 		test_and_clear_bit(FLG_HDLC, &bch->Flags);
360*4882a593Smuzhiyun 		test_and_clear_bit(FLG_TRANSPARENT, &bch->Flags);
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case ISDN_P_B_RAW:
363*4882a593Smuzhiyun 		bch->state = protocol;
364*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd  = HDLC_CMD_XRS | HDLC_CMD_RRS;
365*4882a593Smuzhiyun 		hdlc->ctrl.sr.mode = mode | HDLC_MODE_TRANS;
366*4882a593Smuzhiyun 		write_ctrl(bch, 5);
367*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd = HDLC_CMD_XRS;
368*4882a593Smuzhiyun 		write_ctrl(bch, 1);
369*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd = 0;
370*4882a593Smuzhiyun 		test_and_set_bit(FLG_TRANSPARENT, &bch->Flags);
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	case ISDN_P_B_HDLC:
373*4882a593Smuzhiyun 		bch->state = protocol;
374*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd  = HDLC_CMD_XRS | HDLC_CMD_RRS;
375*4882a593Smuzhiyun 		hdlc->ctrl.sr.mode = mode | HDLC_MODE_ITF_FLG;
376*4882a593Smuzhiyun 		write_ctrl(bch, 5);
377*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd = HDLC_CMD_XRS;
378*4882a593Smuzhiyun 		write_ctrl(bch, 1);
379*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd = 0;
380*4882a593Smuzhiyun 		test_and_set_bit(FLG_HDLC, &bch->Flags);
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	default:
383*4882a593Smuzhiyun 		pr_info("%s: protocol not known %x\n", fc->name, protocol);
384*4882a593Smuzhiyun 		return -ENOPROTOOPT;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static void
hdlc_empty_fifo(struct bchannel * bch,int count)390*4882a593Smuzhiyun hdlc_empty_fifo(struct bchannel *bch, int count)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	u32 *ptr;
393*4882a593Smuzhiyun 	u8 *p;
394*4882a593Smuzhiyun 	u32  val, addr;
395*4882a593Smuzhiyun 	int cnt;
396*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	pr_debug("%s: %s %d\n", fc->name, __func__, count);
399*4882a593Smuzhiyun 	if (test_bit(FLG_RX_OFF, &bch->Flags)) {
400*4882a593Smuzhiyun 		p = NULL;
401*4882a593Smuzhiyun 		bch->dropcnt += count;
402*4882a593Smuzhiyun 	} else {
403*4882a593Smuzhiyun 		cnt = bchannel_get_rxbuf(bch, count);
404*4882a593Smuzhiyun 		if (cnt < 0) {
405*4882a593Smuzhiyun 			pr_warn("%s.B%d: No bufferspace for %d bytes\n",
406*4882a593Smuzhiyun 				fc->name, bch->nr, count);
407*4882a593Smuzhiyun 			return;
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun 		p = skb_put(bch->rx_skb, count);
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 	ptr = (u32 *)p;
412*4882a593Smuzhiyun 	if (fc->type == AVM_FRITZ_PCIV2)
413*4882a593Smuzhiyun 		addr = fc->addr + (bch->nr == 2 ?
414*4882a593Smuzhiyun 				   AVM_HDLC_FIFO_2 : AVM_HDLC_FIFO_1);
415*4882a593Smuzhiyun 	else {
416*4882a593Smuzhiyun 		addr = fc->addr + CHIP_WINDOW;
417*4882a593Smuzhiyun 		outl(bch->nr == 2 ? AVM_HDLC_2 : AVM_HDLC_1, fc->addr);
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 	cnt = 0;
420*4882a593Smuzhiyun 	while (cnt < count) {
421*4882a593Smuzhiyun 		val = le32_to_cpu(inl(addr));
422*4882a593Smuzhiyun 		if (p) {
423*4882a593Smuzhiyun 			put_unaligned(val, ptr);
424*4882a593Smuzhiyun 			ptr++;
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 		cnt += 4;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 	if (p && (debug & DEBUG_HW_BFIFO)) {
429*4882a593Smuzhiyun 		snprintf(fc->log, LOG_SIZE, "B%1d-recv %s %d ",
430*4882a593Smuzhiyun 			 bch->nr, fc->name, count);
431*4882a593Smuzhiyun 		print_hex_dump_bytes(fc->log, DUMP_PREFIX_OFFSET, p, count);
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static void
hdlc_fill_fifo(struct bchannel * bch)436*4882a593Smuzhiyun hdlc_fill_fifo(struct bchannel *bch)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
439*4882a593Smuzhiyun 	struct hdlc_hw *hdlc;
440*4882a593Smuzhiyun 	int count, fs, cnt = 0, idx;
441*4882a593Smuzhiyun 	bool fillempty = false;
442*4882a593Smuzhiyun 	u8 *p;
443*4882a593Smuzhiyun 	u32 *ptr, val, addr;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	idx = (bch->nr - 1) & 1;
446*4882a593Smuzhiyun 	hdlc = &fc->hdlc[idx];
447*4882a593Smuzhiyun 	fs = (fc->type == AVM_FRITZ_PCIV2) ?
448*4882a593Smuzhiyun 		HDLC_FIFO_SIZE_V2 : HDLC_FIFO_SIZE_V1;
449*4882a593Smuzhiyun 	if (!bch->tx_skb) {
450*4882a593Smuzhiyun 		if (!test_bit(FLG_TX_EMPTY, &bch->Flags))
451*4882a593Smuzhiyun 			return;
452*4882a593Smuzhiyun 		count = fs;
453*4882a593Smuzhiyun 		p = bch->fill;
454*4882a593Smuzhiyun 		fillempty = true;
455*4882a593Smuzhiyun 	} else {
456*4882a593Smuzhiyun 		count = bch->tx_skb->len - bch->tx_idx;
457*4882a593Smuzhiyun 		if (count <= 0)
458*4882a593Smuzhiyun 			return;
459*4882a593Smuzhiyun 		p = bch->tx_skb->data + bch->tx_idx;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 	hdlc->ctrl.sr.cmd &= ~HDLC_CMD_XME;
462*4882a593Smuzhiyun 	if (count > fs) {
463*4882a593Smuzhiyun 		count = fs;
464*4882a593Smuzhiyun 	} else {
465*4882a593Smuzhiyun 		if (test_bit(FLG_HDLC, &bch->Flags))
466*4882a593Smuzhiyun 			hdlc->ctrl.sr.cmd |= HDLC_CMD_XME;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 	ptr = (u32 *)p;
469*4882a593Smuzhiyun 	if (!fillempty) {
470*4882a593Smuzhiyun 		pr_debug("%s.B%d: %d/%d/%d", fc->name, bch->nr, count,
471*4882a593Smuzhiyun 			 bch->tx_idx, bch->tx_skb->len);
472*4882a593Smuzhiyun 		bch->tx_idx += count;
473*4882a593Smuzhiyun 	} else {
474*4882a593Smuzhiyun 		pr_debug("%s.B%d: fillempty %d\n", fc->name, bch->nr, count);
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 	hdlc->ctrl.sr.xml = ((count == fs) ? 0 : count);
477*4882a593Smuzhiyun 	if (fc->type == AVM_FRITZ_PCIV2) {
478*4882a593Smuzhiyun 		__write_ctrl_pciv2(fc, hdlc, bch->nr);
479*4882a593Smuzhiyun 		addr = fc->addr + (bch->nr == 2 ?
480*4882a593Smuzhiyun 				   AVM_HDLC_FIFO_2 : AVM_HDLC_FIFO_1);
481*4882a593Smuzhiyun 	} else {
482*4882a593Smuzhiyun 		__write_ctrl_pci(fc, hdlc, bch->nr);
483*4882a593Smuzhiyun 		addr = fc->addr + CHIP_WINDOW;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 	if (fillempty) {
486*4882a593Smuzhiyun 		while (cnt < count) {
487*4882a593Smuzhiyun 			/* all bytes the same - no worry about endian */
488*4882a593Smuzhiyun 			outl(*ptr, addr);
489*4882a593Smuzhiyun 			cnt += 4;
490*4882a593Smuzhiyun 		}
491*4882a593Smuzhiyun 	} else {
492*4882a593Smuzhiyun 		while (cnt < count) {
493*4882a593Smuzhiyun 			val = get_unaligned(ptr);
494*4882a593Smuzhiyun 			outl(cpu_to_le32(val), addr);
495*4882a593Smuzhiyun 			ptr++;
496*4882a593Smuzhiyun 			cnt += 4;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 	if ((debug & DEBUG_HW_BFIFO) && !fillempty) {
500*4882a593Smuzhiyun 		snprintf(fc->log, LOG_SIZE, "B%1d-send %s %d ",
501*4882a593Smuzhiyun 			 bch->nr, fc->name, count);
502*4882a593Smuzhiyun 		print_hex_dump_bytes(fc->log, DUMP_PREFIX_OFFSET, p, count);
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun static void
HDLC_irq_xpr(struct bchannel * bch)507*4882a593Smuzhiyun HDLC_irq_xpr(struct bchannel *bch)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	if (bch->tx_skb && bch->tx_idx < bch->tx_skb->len) {
510*4882a593Smuzhiyun 		hdlc_fill_fifo(bch);
511*4882a593Smuzhiyun 	} else {
512*4882a593Smuzhiyun 		dev_kfree_skb(bch->tx_skb);
513*4882a593Smuzhiyun 		if (get_next_bframe(bch)) {
514*4882a593Smuzhiyun 			hdlc_fill_fifo(bch);
515*4882a593Smuzhiyun 			test_and_clear_bit(FLG_TX_EMPTY, &bch->Flags);
516*4882a593Smuzhiyun 		} else if (test_bit(FLG_TX_EMPTY, &bch->Flags)) {
517*4882a593Smuzhiyun 			hdlc_fill_fifo(bch);
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static void
HDLC_irq(struct bchannel * bch,u32 stat)523*4882a593Smuzhiyun HDLC_irq(struct bchannel *bch, u32 stat)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
526*4882a593Smuzhiyun 	int		len, fs;
527*4882a593Smuzhiyun 	u32		rmlMask;
528*4882a593Smuzhiyun 	struct hdlc_hw	*hdlc;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	hdlc = &fc->hdlc[(bch->nr - 1) & 1];
531*4882a593Smuzhiyun 	pr_debug("%s: ch%d stat %#x\n", fc->name, bch->nr, stat);
532*4882a593Smuzhiyun 	if (fc->type == AVM_FRITZ_PCIV2) {
533*4882a593Smuzhiyun 		rmlMask = HDLC_STAT_RML_MASK_V2;
534*4882a593Smuzhiyun 		fs = HDLC_FIFO_SIZE_V2;
535*4882a593Smuzhiyun 	} else {
536*4882a593Smuzhiyun 		rmlMask = HDLC_STAT_RML_MASK_V1;
537*4882a593Smuzhiyun 		fs = HDLC_FIFO_SIZE_V1;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	if (stat & HDLC_INT_RPR) {
540*4882a593Smuzhiyun 		if (stat & HDLC_STAT_RDO) {
541*4882a593Smuzhiyun 			pr_warn("%s: ch%d stat %x RDO\n",
542*4882a593Smuzhiyun 				fc->name, bch->nr, stat);
543*4882a593Smuzhiyun 			hdlc->ctrl.sr.xml = 0;
544*4882a593Smuzhiyun 			hdlc->ctrl.sr.cmd |= HDLC_CMD_RRS;
545*4882a593Smuzhiyun 			write_ctrl(bch, 1);
546*4882a593Smuzhiyun 			hdlc->ctrl.sr.cmd &= ~HDLC_CMD_RRS;
547*4882a593Smuzhiyun 			write_ctrl(bch, 1);
548*4882a593Smuzhiyun 			if (bch->rx_skb)
549*4882a593Smuzhiyun 				skb_trim(bch->rx_skb, 0);
550*4882a593Smuzhiyun 		} else {
551*4882a593Smuzhiyun 			len = (stat & rmlMask) >> 8;
552*4882a593Smuzhiyun 			if (!len)
553*4882a593Smuzhiyun 				len = fs;
554*4882a593Smuzhiyun 			hdlc_empty_fifo(bch, len);
555*4882a593Smuzhiyun 			if (!bch->rx_skb)
556*4882a593Smuzhiyun 				goto handle_tx;
557*4882a593Smuzhiyun 			if (test_bit(FLG_TRANSPARENT, &bch->Flags)) {
558*4882a593Smuzhiyun 				recv_Bchannel(bch, 0, false);
559*4882a593Smuzhiyun 			} else if (stat & HDLC_STAT_RME) {
560*4882a593Smuzhiyun 				if ((stat & HDLC_STAT_CRCVFRRAB) ==
561*4882a593Smuzhiyun 				    HDLC_STAT_CRCVFR) {
562*4882a593Smuzhiyun 					recv_Bchannel(bch, 0, false);
563*4882a593Smuzhiyun 				} else {
564*4882a593Smuzhiyun 					pr_warn("%s: got invalid frame\n",
565*4882a593Smuzhiyun 						fc->name);
566*4882a593Smuzhiyun 					skb_trim(bch->rx_skb, 0);
567*4882a593Smuzhiyun 				}
568*4882a593Smuzhiyun 			}
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun handle_tx:
572*4882a593Smuzhiyun 	if (stat & HDLC_INT_XDU) {
573*4882a593Smuzhiyun 		/* Here we lost an TX interrupt, so
574*4882a593Smuzhiyun 		 * restart transmitting the whole frame on HDLC
575*4882a593Smuzhiyun 		 * in transparent mode we send the next data
576*4882a593Smuzhiyun 		 */
577*4882a593Smuzhiyun 		pr_warn("%s: ch%d stat %x XDU %s\n", fc->name, bch->nr,
578*4882a593Smuzhiyun 			stat, bch->tx_skb ? "tx_skb" : "no tx_skb");
579*4882a593Smuzhiyun 		if (bch->tx_skb && bch->tx_skb->len) {
580*4882a593Smuzhiyun 			if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
581*4882a593Smuzhiyun 				bch->tx_idx = 0;
582*4882a593Smuzhiyun 		} else if (test_bit(FLG_FILLEMPTY, &bch->Flags)) {
583*4882a593Smuzhiyun 			test_and_set_bit(FLG_TX_EMPTY, &bch->Flags);
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 		hdlc->ctrl.sr.xml = 0;
586*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd |= HDLC_CMD_XRS;
587*4882a593Smuzhiyun 		write_ctrl(bch, 1);
588*4882a593Smuzhiyun 		hdlc->ctrl.sr.cmd &= ~HDLC_CMD_XRS;
589*4882a593Smuzhiyun 		HDLC_irq_xpr(bch);
590*4882a593Smuzhiyun 		return;
591*4882a593Smuzhiyun 	} else if (stat & HDLC_INT_XPR)
592*4882a593Smuzhiyun 		HDLC_irq_xpr(bch);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static inline void
HDLC_irq_main(struct fritzcard * fc)596*4882a593Smuzhiyun HDLC_irq_main(struct fritzcard *fc)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	u32 stat;
599*4882a593Smuzhiyun 	struct bchannel *bch;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	stat = read_status(fc, 1);
602*4882a593Smuzhiyun 	if (stat & HDLC_INT_MASK) {
603*4882a593Smuzhiyun 		bch = Sel_BCS(fc, 1);
604*4882a593Smuzhiyun 		if (bch)
605*4882a593Smuzhiyun 			HDLC_irq(bch, stat);
606*4882a593Smuzhiyun 		else
607*4882a593Smuzhiyun 			pr_debug("%s: spurious ch1 IRQ\n", fc->name);
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 	stat = read_status(fc, 2);
610*4882a593Smuzhiyun 	if (stat & HDLC_INT_MASK) {
611*4882a593Smuzhiyun 		bch = Sel_BCS(fc, 2);
612*4882a593Smuzhiyun 		if (bch)
613*4882a593Smuzhiyun 			HDLC_irq(bch, stat);
614*4882a593Smuzhiyun 		else
615*4882a593Smuzhiyun 			pr_debug("%s: spurious ch2 IRQ\n", fc->name);
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static irqreturn_t
avm_fritz_interrupt(int intno,void * dev_id)620*4882a593Smuzhiyun avm_fritz_interrupt(int intno, void *dev_id)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct fritzcard *fc = dev_id;
623*4882a593Smuzhiyun 	u8 val;
624*4882a593Smuzhiyun 	u8 sval;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	spin_lock(&fc->lock);
627*4882a593Smuzhiyun 	sval = inb(fc->addr + 2);
628*4882a593Smuzhiyun 	pr_debug("%s: irq stat0 %x\n", fc->name, sval);
629*4882a593Smuzhiyun 	if ((sval & AVM_STATUS0_IRQ_MASK) == AVM_STATUS0_IRQ_MASK) {
630*4882a593Smuzhiyun 		/* shared  IRQ from other HW */
631*4882a593Smuzhiyun 		spin_unlock(&fc->lock);
632*4882a593Smuzhiyun 		return IRQ_NONE;
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	fc->irqcnt++;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (!(sval & AVM_STATUS0_IRQ_ISAC)) {
637*4882a593Smuzhiyun 		val = ReadISAC_V1(fc, ISAC_ISTA);
638*4882a593Smuzhiyun 		mISDNisac_irq(&fc->isac, val);
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 	if (!(sval & AVM_STATUS0_IRQ_HDLC))
641*4882a593Smuzhiyun 		HDLC_irq_main(fc);
642*4882a593Smuzhiyun 	spin_unlock(&fc->lock);
643*4882a593Smuzhiyun 	return IRQ_HANDLED;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static irqreturn_t
avm_fritzv2_interrupt(int intno,void * dev_id)647*4882a593Smuzhiyun avm_fritzv2_interrupt(int intno, void *dev_id)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct fritzcard *fc = dev_id;
650*4882a593Smuzhiyun 	u8 val;
651*4882a593Smuzhiyun 	u8 sval;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	spin_lock(&fc->lock);
654*4882a593Smuzhiyun 	sval = inb(fc->addr + 2);
655*4882a593Smuzhiyun 	pr_debug("%s: irq stat0 %x\n", fc->name, sval);
656*4882a593Smuzhiyun 	if (!(sval & AVM_STATUS0_IRQ_MASK)) {
657*4882a593Smuzhiyun 		/* shared  IRQ from other HW */
658*4882a593Smuzhiyun 		spin_unlock(&fc->lock);
659*4882a593Smuzhiyun 		return IRQ_NONE;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 	fc->irqcnt++;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (sval & AVM_STATUS0_IRQ_HDLC)
664*4882a593Smuzhiyun 		HDLC_irq_main(fc);
665*4882a593Smuzhiyun 	if (sval & AVM_STATUS0_IRQ_ISAC) {
666*4882a593Smuzhiyun 		val = ReadISAC_V2(fc, ISACX_ISTA);
667*4882a593Smuzhiyun 		mISDNisac_irq(&fc->isac, val);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 	if (sval & AVM_STATUS0_IRQ_TIMER) {
670*4882a593Smuzhiyun 		pr_debug("%s: timer irq\n", fc->name);
671*4882a593Smuzhiyun 		outb(fc->ctrlreg | AVM_STATUS0_RES_TIMER, fc->addr + 2);
672*4882a593Smuzhiyun 		udelay(1);
673*4882a593Smuzhiyun 		outb(fc->ctrlreg, fc->addr + 2);
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 	spin_unlock(&fc->lock);
676*4882a593Smuzhiyun 	return IRQ_HANDLED;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static int
avm_l2l1B(struct mISDNchannel * ch,struct sk_buff * skb)680*4882a593Smuzhiyun avm_l2l1B(struct mISDNchannel *ch, struct sk_buff *skb)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	struct bchannel *bch = container_of(ch, struct bchannel, ch);
683*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
684*4882a593Smuzhiyun 	int ret = -EINVAL;
685*4882a593Smuzhiyun 	struct mISDNhead *hh = mISDN_HEAD_P(skb);
686*4882a593Smuzhiyun 	unsigned long flags;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	switch (hh->prim) {
689*4882a593Smuzhiyun 	case PH_DATA_REQ:
690*4882a593Smuzhiyun 		spin_lock_irqsave(&fc->lock, flags);
691*4882a593Smuzhiyun 		ret = bchannel_senddata(bch, skb);
692*4882a593Smuzhiyun 		if (ret > 0) { /* direct TX */
693*4882a593Smuzhiyun 			hdlc_fill_fifo(bch);
694*4882a593Smuzhiyun 			ret = 0;
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fc->lock, flags);
697*4882a593Smuzhiyun 		return ret;
698*4882a593Smuzhiyun 	case PH_ACTIVATE_REQ:
699*4882a593Smuzhiyun 		spin_lock_irqsave(&fc->lock, flags);
700*4882a593Smuzhiyun 		if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
701*4882a593Smuzhiyun 			ret = modehdlc(bch, ch->protocol);
702*4882a593Smuzhiyun 		else
703*4882a593Smuzhiyun 			ret = 0;
704*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fc->lock, flags);
705*4882a593Smuzhiyun 		if (!ret)
706*4882a593Smuzhiyun 			_queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
707*4882a593Smuzhiyun 				    NULL, GFP_KERNEL);
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	case PH_DEACTIVATE_REQ:
710*4882a593Smuzhiyun 		spin_lock_irqsave(&fc->lock, flags);
711*4882a593Smuzhiyun 		mISDN_clear_bchannel(bch);
712*4882a593Smuzhiyun 		modehdlc(bch, ISDN_P_NONE);
713*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fc->lock, flags);
714*4882a593Smuzhiyun 		_queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
715*4882a593Smuzhiyun 			    NULL, GFP_KERNEL);
716*4882a593Smuzhiyun 		ret = 0;
717*4882a593Smuzhiyun 		break;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 	if (!ret)
720*4882a593Smuzhiyun 		dev_kfree_skb(skb);
721*4882a593Smuzhiyun 	return ret;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static void
inithdlc(struct fritzcard * fc)725*4882a593Smuzhiyun inithdlc(struct fritzcard *fc)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	modehdlc(&fc->bch[0], -1);
728*4882a593Smuzhiyun 	modehdlc(&fc->bch[1], -1);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static void
clear_pending_hdlc_ints(struct fritzcard * fc)732*4882a593Smuzhiyun clear_pending_hdlc_ints(struct fritzcard *fc)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	u32 val;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	val = read_status(fc, 1);
737*4882a593Smuzhiyun 	pr_debug("%s: HDLC 1 STA %x\n", fc->name, val);
738*4882a593Smuzhiyun 	val = read_status(fc, 2);
739*4882a593Smuzhiyun 	pr_debug("%s: HDLC 2 STA %x\n", fc->name, val);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static void
reset_avm(struct fritzcard * fc)743*4882a593Smuzhiyun reset_avm(struct fritzcard *fc)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	switch (fc->type) {
746*4882a593Smuzhiyun 	case AVM_FRITZ_PCI:
747*4882a593Smuzhiyun 		fc->ctrlreg = AVM_STATUS0_RESET | AVM_STATUS0_DIS_TIMER;
748*4882a593Smuzhiyun 		break;
749*4882a593Smuzhiyun 	case AVM_FRITZ_PCIV2:
750*4882a593Smuzhiyun 		fc->ctrlreg = AVM_STATUS0_RESET;
751*4882a593Smuzhiyun 		break;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 	if (debug & DEBUG_HW)
754*4882a593Smuzhiyun 		pr_notice("%s: reset\n", fc->name);
755*4882a593Smuzhiyun 	disable_hwirq(fc);
756*4882a593Smuzhiyun 	mdelay(5);
757*4882a593Smuzhiyun 	switch (fc->type) {
758*4882a593Smuzhiyun 	case AVM_FRITZ_PCI:
759*4882a593Smuzhiyun 		fc->ctrlreg = AVM_STATUS0_DIS_TIMER | AVM_STATUS0_RES_TIMER;
760*4882a593Smuzhiyun 		disable_hwirq(fc);
761*4882a593Smuzhiyun 		outb(AVM_STATUS1_ENA_IOM, fc->addr + 3);
762*4882a593Smuzhiyun 		break;
763*4882a593Smuzhiyun 	case AVM_FRITZ_PCIV2:
764*4882a593Smuzhiyun 		fc->ctrlreg = 0;
765*4882a593Smuzhiyun 		disable_hwirq(fc);
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 	mdelay(1);
769*4882a593Smuzhiyun 	if (debug & DEBUG_HW)
770*4882a593Smuzhiyun 		pr_notice("%s: S0/S1 %x/%x\n", fc->name,
771*4882a593Smuzhiyun 			  inb(fc->addr + 2), inb(fc->addr + 3));
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun static int
init_card(struct fritzcard * fc)775*4882a593Smuzhiyun init_card(struct fritzcard *fc)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	int		ret, cnt = 3;
778*4882a593Smuzhiyun 	u_long		flags;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	reset_avm(fc); /* disable IRQ */
781*4882a593Smuzhiyun 	if (fc->type == AVM_FRITZ_PCIV2)
782*4882a593Smuzhiyun 		ret = request_irq(fc->irq, avm_fritzv2_interrupt,
783*4882a593Smuzhiyun 				  IRQF_SHARED, fc->name, fc);
784*4882a593Smuzhiyun 	else
785*4882a593Smuzhiyun 		ret = request_irq(fc->irq, avm_fritz_interrupt,
786*4882a593Smuzhiyun 				  IRQF_SHARED, fc->name, fc);
787*4882a593Smuzhiyun 	if (ret) {
788*4882a593Smuzhiyun 		pr_info("%s: couldn't get interrupt %d\n",
789*4882a593Smuzhiyun 			fc->name, fc->irq);
790*4882a593Smuzhiyun 		return ret;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 	while (cnt--) {
793*4882a593Smuzhiyun 		spin_lock_irqsave(&fc->lock, flags);
794*4882a593Smuzhiyun 		ret = fc->isac.init(&fc->isac);
795*4882a593Smuzhiyun 		if (ret) {
796*4882a593Smuzhiyun 			spin_unlock_irqrestore(&fc->lock, flags);
797*4882a593Smuzhiyun 			pr_info("%s: ISAC init failed with %d\n",
798*4882a593Smuzhiyun 				fc->name, ret);
799*4882a593Smuzhiyun 			break;
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 		clear_pending_hdlc_ints(fc);
802*4882a593Smuzhiyun 		inithdlc(fc);
803*4882a593Smuzhiyun 		enable_hwirq(fc);
804*4882a593Smuzhiyun 		/* RESET Receiver and Transmitter */
805*4882a593Smuzhiyun 		if (fc->type == AVM_FRITZ_PCIV2) {
806*4882a593Smuzhiyun 			WriteISAC_V2(fc, ISACX_MASK, 0);
807*4882a593Smuzhiyun 			WriteISAC_V2(fc, ISACX_CMDRD, 0x41);
808*4882a593Smuzhiyun 		} else {
809*4882a593Smuzhiyun 			WriteISAC_V1(fc, ISAC_MASK, 0);
810*4882a593Smuzhiyun 			WriteISAC_V1(fc, ISAC_CMDR, 0x41);
811*4882a593Smuzhiyun 		}
812*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fc->lock, flags);
813*4882a593Smuzhiyun 		/* Timeout 10ms */
814*4882a593Smuzhiyun 		msleep_interruptible(10);
815*4882a593Smuzhiyun 		if (debug & DEBUG_HW)
816*4882a593Smuzhiyun 			pr_notice("%s: IRQ %d count %d\n", fc->name,
817*4882a593Smuzhiyun 				  fc->irq, fc->irqcnt);
818*4882a593Smuzhiyun 		if (!fc->irqcnt) {
819*4882a593Smuzhiyun 			pr_info("%s: IRQ(%d) getting no IRQs during init %d\n",
820*4882a593Smuzhiyun 				fc->name, fc->irq, 3 - cnt);
821*4882a593Smuzhiyun 			reset_avm(fc);
822*4882a593Smuzhiyun 		} else
823*4882a593Smuzhiyun 			return 0;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 	free_irq(fc->irq, fc);
826*4882a593Smuzhiyun 	return -EIO;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static int
channel_bctrl(struct bchannel * bch,struct mISDN_ctrl_req * cq)830*4882a593Smuzhiyun channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	return mISDN_ctrl_bchannel(bch, cq);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun static int
avm_bctrl(struct mISDNchannel * ch,u32 cmd,void * arg)836*4882a593Smuzhiyun avm_bctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct bchannel *bch = container_of(ch, struct bchannel, ch);
839*4882a593Smuzhiyun 	struct fritzcard *fc = bch->hw;
840*4882a593Smuzhiyun 	int ret = -EINVAL;
841*4882a593Smuzhiyun 	u_long flags;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	pr_debug("%s: %s cmd:%x %p\n", fc->name, __func__, cmd, arg);
844*4882a593Smuzhiyun 	switch (cmd) {
845*4882a593Smuzhiyun 	case CLOSE_CHANNEL:
846*4882a593Smuzhiyun 		test_and_clear_bit(FLG_OPEN, &bch->Flags);
847*4882a593Smuzhiyun 		cancel_work_sync(&bch->workq);
848*4882a593Smuzhiyun 		spin_lock_irqsave(&fc->lock, flags);
849*4882a593Smuzhiyun 		mISDN_clear_bchannel(bch);
850*4882a593Smuzhiyun 		modehdlc(bch, ISDN_P_NONE);
851*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fc->lock, flags);
852*4882a593Smuzhiyun 		ch->protocol = ISDN_P_NONE;
853*4882a593Smuzhiyun 		ch->peer = NULL;
854*4882a593Smuzhiyun 		module_put(THIS_MODULE);
855*4882a593Smuzhiyun 		ret = 0;
856*4882a593Smuzhiyun 		break;
857*4882a593Smuzhiyun 	case CONTROL_CHANNEL:
858*4882a593Smuzhiyun 		ret = channel_bctrl(bch, arg);
859*4882a593Smuzhiyun 		break;
860*4882a593Smuzhiyun 	default:
861*4882a593Smuzhiyun 		pr_info("%s: %s unknown prim(%x)\n", fc->name, __func__, cmd);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 	return ret;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun static int
channel_ctrl(struct fritzcard * fc,struct mISDN_ctrl_req * cq)867*4882a593Smuzhiyun channel_ctrl(struct fritzcard  *fc, struct mISDN_ctrl_req *cq)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	int	ret = 0;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	switch (cq->op) {
872*4882a593Smuzhiyun 	case MISDN_CTRL_GETOP:
873*4882a593Smuzhiyun 		cq->op = MISDN_CTRL_LOOP | MISDN_CTRL_L1_TIMER3;
874*4882a593Smuzhiyun 		break;
875*4882a593Smuzhiyun 	case MISDN_CTRL_LOOP:
876*4882a593Smuzhiyun 		/* cq->channel: 0 disable, 1 B1 loop 2 B2 loop, 3 both */
877*4882a593Smuzhiyun 		if (cq->channel < 0 || cq->channel > 3) {
878*4882a593Smuzhiyun 			ret = -EINVAL;
879*4882a593Smuzhiyun 			break;
880*4882a593Smuzhiyun 		}
881*4882a593Smuzhiyun 		ret = fc->isac.ctrl(&fc->isac, HW_TESTLOOP, cq->channel);
882*4882a593Smuzhiyun 		break;
883*4882a593Smuzhiyun 	case MISDN_CTRL_L1_TIMER3:
884*4882a593Smuzhiyun 		ret = fc->isac.ctrl(&fc->isac, HW_TIMER3_VALUE, cq->p1);
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun 	default:
887*4882a593Smuzhiyun 		pr_info("%s: %s unknown Op %x\n", fc->name, __func__, cq->op);
888*4882a593Smuzhiyun 		ret = -EINVAL;
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 	return ret;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun static int
open_bchannel(struct fritzcard * fc,struct channel_req * rq)895*4882a593Smuzhiyun open_bchannel(struct fritzcard *fc, struct channel_req *rq)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct bchannel		*bch;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (rq->adr.channel == 0 || rq->adr.channel > 2)
900*4882a593Smuzhiyun 		return -EINVAL;
901*4882a593Smuzhiyun 	if (rq->protocol == ISDN_P_NONE)
902*4882a593Smuzhiyun 		return -EINVAL;
903*4882a593Smuzhiyun 	bch = &fc->bch[rq->adr.channel - 1];
904*4882a593Smuzhiyun 	if (test_and_set_bit(FLG_OPEN, &bch->Flags))
905*4882a593Smuzhiyun 		return -EBUSY; /* b-channel can be only open once */
906*4882a593Smuzhiyun 	bch->ch.protocol = rq->protocol;
907*4882a593Smuzhiyun 	rq->ch = &bch->ch;
908*4882a593Smuzhiyun 	return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun  * device control function
913*4882a593Smuzhiyun  */
914*4882a593Smuzhiyun static int
avm_dctrl(struct mISDNchannel * ch,u32 cmd,void * arg)915*4882a593Smuzhiyun avm_dctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct mISDNdevice	*dev = container_of(ch, struct mISDNdevice, D);
918*4882a593Smuzhiyun 	struct dchannel		*dch = container_of(dev, struct dchannel, dev);
919*4882a593Smuzhiyun 	struct fritzcard	*fc = dch->hw;
920*4882a593Smuzhiyun 	struct channel_req	*rq;
921*4882a593Smuzhiyun 	int			err = 0;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	pr_debug("%s: %s cmd:%x %p\n", fc->name, __func__, cmd, arg);
924*4882a593Smuzhiyun 	switch (cmd) {
925*4882a593Smuzhiyun 	case OPEN_CHANNEL:
926*4882a593Smuzhiyun 		rq = arg;
927*4882a593Smuzhiyun 		if (rq->protocol == ISDN_P_TE_S0)
928*4882a593Smuzhiyun 			err = fc->isac.open(&fc->isac, rq);
929*4882a593Smuzhiyun 		else
930*4882a593Smuzhiyun 			err = open_bchannel(fc, rq);
931*4882a593Smuzhiyun 		if (err)
932*4882a593Smuzhiyun 			break;
933*4882a593Smuzhiyun 		if (!try_module_get(THIS_MODULE))
934*4882a593Smuzhiyun 			pr_info("%s: cannot get module\n", fc->name);
935*4882a593Smuzhiyun 		break;
936*4882a593Smuzhiyun 	case CLOSE_CHANNEL:
937*4882a593Smuzhiyun 		pr_debug("%s: dev(%d) close from %p\n", fc->name, dch->dev.id,
938*4882a593Smuzhiyun 			 __builtin_return_address(0));
939*4882a593Smuzhiyun 		module_put(THIS_MODULE);
940*4882a593Smuzhiyun 		break;
941*4882a593Smuzhiyun 	case CONTROL_CHANNEL:
942*4882a593Smuzhiyun 		err = channel_ctrl(fc, arg);
943*4882a593Smuzhiyun 		break;
944*4882a593Smuzhiyun 	default:
945*4882a593Smuzhiyun 		pr_debug("%s: %s unknown command %x\n",
946*4882a593Smuzhiyun 			 fc->name, __func__, cmd);
947*4882a593Smuzhiyun 		return -EINVAL;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 	return err;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun static int
setup_fritz(struct fritzcard * fc)953*4882a593Smuzhiyun setup_fritz(struct fritzcard *fc)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	u32 val, ver;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (!request_region(fc->addr, 32, fc->name)) {
958*4882a593Smuzhiyun 		pr_info("%s: AVM config port %x-%x already in use\n",
959*4882a593Smuzhiyun 			fc->name, fc->addr, fc->addr + 31);
960*4882a593Smuzhiyun 		return -EIO;
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 	switch (fc->type) {
963*4882a593Smuzhiyun 	case AVM_FRITZ_PCI:
964*4882a593Smuzhiyun 		val = inl(fc->addr);
965*4882a593Smuzhiyun 		outl(AVM_HDLC_1, fc->addr + CHIP_INDEX);
966*4882a593Smuzhiyun 		ver = inl(fc->addr + CHIP_WINDOW + HDLC_STATUS) >> 24;
967*4882a593Smuzhiyun 		if (debug & DEBUG_HW) {
968*4882a593Smuzhiyun 			pr_notice("%s: PCI stat %#x\n", fc->name, val);
969*4882a593Smuzhiyun 			pr_notice("%s: PCI Class %X Rev %d\n", fc->name,
970*4882a593Smuzhiyun 				  val & 0xff, (val >> 8) & 0xff);
971*4882a593Smuzhiyun 			pr_notice("%s: HDLC version %x\n", fc->name, ver & 0xf);
972*4882a593Smuzhiyun 		}
973*4882a593Smuzhiyun 		ASSIGN_FUNC(V1, ISAC, fc->isac);
974*4882a593Smuzhiyun 		fc->isac.type = IPAC_TYPE_ISAC;
975*4882a593Smuzhiyun 		break;
976*4882a593Smuzhiyun 	case AVM_FRITZ_PCIV2:
977*4882a593Smuzhiyun 		val = inl(fc->addr);
978*4882a593Smuzhiyun 		ver = inl(fc->addr + AVM_HDLC_STATUS_1) >> 24;
979*4882a593Smuzhiyun 		if (debug & DEBUG_HW) {
980*4882a593Smuzhiyun 			pr_notice("%s: PCI V2 stat %#x\n", fc->name, val);
981*4882a593Smuzhiyun 			pr_notice("%s: PCI V2 Class %X Rev %d\n", fc->name,
982*4882a593Smuzhiyun 				  val & 0xff, (val >> 8) & 0xff);
983*4882a593Smuzhiyun 			pr_notice("%s: HDLC version %x\n", fc->name, ver & 0xf);
984*4882a593Smuzhiyun 		}
985*4882a593Smuzhiyun 		ASSIGN_FUNC(V2, ISAC, fc->isac);
986*4882a593Smuzhiyun 		fc->isac.type = IPAC_TYPE_ISACX;
987*4882a593Smuzhiyun 		break;
988*4882a593Smuzhiyun 	default:
989*4882a593Smuzhiyun 		release_region(fc->addr, 32);
990*4882a593Smuzhiyun 		pr_info("%s: AVM unknown type %d\n", fc->name, fc->type);
991*4882a593Smuzhiyun 		return -ENODEV;
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 	pr_notice("%s: %s config irq:%d base:0x%X\n", fc->name,
994*4882a593Smuzhiyun 		  (fc->type == AVM_FRITZ_PCI) ? "AVM Fritz!CARD PCI" :
995*4882a593Smuzhiyun 		  "AVM Fritz!CARD PCIv2", fc->irq, fc->addr);
996*4882a593Smuzhiyun 	return 0;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun static void
release_card(struct fritzcard * card)1000*4882a593Smuzhiyun release_card(struct fritzcard *card)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	u_long flags;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	disable_hwirq(card);
1005*4882a593Smuzhiyun 	spin_lock_irqsave(&card->lock, flags);
1006*4882a593Smuzhiyun 	modehdlc(&card->bch[0], ISDN_P_NONE);
1007*4882a593Smuzhiyun 	modehdlc(&card->bch[1], ISDN_P_NONE);
1008*4882a593Smuzhiyun 	spin_unlock_irqrestore(&card->lock, flags);
1009*4882a593Smuzhiyun 	card->isac.release(&card->isac);
1010*4882a593Smuzhiyun 	free_irq(card->irq, card);
1011*4882a593Smuzhiyun 	mISDN_freebchannel(&card->bch[1]);
1012*4882a593Smuzhiyun 	mISDN_freebchannel(&card->bch[0]);
1013*4882a593Smuzhiyun 	mISDN_unregister_device(&card->isac.dch.dev);
1014*4882a593Smuzhiyun 	release_region(card->addr, 32);
1015*4882a593Smuzhiyun 	pci_disable_device(card->pdev);
1016*4882a593Smuzhiyun 	pci_set_drvdata(card->pdev, NULL);
1017*4882a593Smuzhiyun 	write_lock_irqsave(&card_lock, flags);
1018*4882a593Smuzhiyun 	list_del(&card->list);
1019*4882a593Smuzhiyun 	write_unlock_irqrestore(&card_lock, flags);
1020*4882a593Smuzhiyun 	kfree(card);
1021*4882a593Smuzhiyun 	AVM_cnt--;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun static int
setup_instance(struct fritzcard * card)1025*4882a593Smuzhiyun setup_instance(struct fritzcard *card)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	int i, err;
1028*4882a593Smuzhiyun 	unsigned short minsize;
1029*4882a593Smuzhiyun 	u_long flags;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	snprintf(card->name, MISDN_MAX_IDLEN - 1, "AVM.%d", AVM_cnt + 1);
1032*4882a593Smuzhiyun 	write_lock_irqsave(&card_lock, flags);
1033*4882a593Smuzhiyun 	list_add_tail(&card->list, &Cards);
1034*4882a593Smuzhiyun 	write_unlock_irqrestore(&card_lock, flags);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	_set_debug(card);
1037*4882a593Smuzhiyun 	card->isac.name = card->name;
1038*4882a593Smuzhiyun 	spin_lock_init(&card->lock);
1039*4882a593Smuzhiyun 	card->isac.hwlock = &card->lock;
1040*4882a593Smuzhiyun 	mISDNisac_init(&card->isac, card);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	card->isac.dch.dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
1043*4882a593Smuzhiyun 		(1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
1044*4882a593Smuzhiyun 	card->isac.dch.dev.D.ctrl = avm_dctrl;
1045*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1046*4882a593Smuzhiyun 		card->bch[i].nr = i + 1;
1047*4882a593Smuzhiyun 		set_channelmap(i + 1, card->isac.dch.dev.channelmap);
1048*4882a593Smuzhiyun 		if (AVM_FRITZ_PCIV2 == card->type)
1049*4882a593Smuzhiyun 			minsize = HDLC_FIFO_SIZE_V2;
1050*4882a593Smuzhiyun 		else
1051*4882a593Smuzhiyun 			minsize = HDLC_FIFO_SIZE_V1;
1052*4882a593Smuzhiyun 		mISDN_initbchannel(&card->bch[i], MAX_DATA_MEM, minsize);
1053*4882a593Smuzhiyun 		card->bch[i].hw = card;
1054*4882a593Smuzhiyun 		card->bch[i].ch.send = avm_l2l1B;
1055*4882a593Smuzhiyun 		card->bch[i].ch.ctrl = avm_bctrl;
1056*4882a593Smuzhiyun 		card->bch[i].ch.nr = i + 1;
1057*4882a593Smuzhiyun 		list_add(&card->bch[i].ch.list, &card->isac.dch.dev.bchannels);
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 	err = setup_fritz(card);
1060*4882a593Smuzhiyun 	if (err)
1061*4882a593Smuzhiyun 		goto error;
1062*4882a593Smuzhiyun 	err = mISDN_register_device(&card->isac.dch.dev, &card->pdev->dev,
1063*4882a593Smuzhiyun 				    card->name);
1064*4882a593Smuzhiyun 	if (err)
1065*4882a593Smuzhiyun 		goto error_reg;
1066*4882a593Smuzhiyun 	err = init_card(card);
1067*4882a593Smuzhiyun 	if (!err)  {
1068*4882a593Smuzhiyun 		AVM_cnt++;
1069*4882a593Smuzhiyun 		pr_notice("AVM %d cards installed DEBUG\n", AVM_cnt);
1070*4882a593Smuzhiyun 		return 0;
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 	mISDN_unregister_device(&card->isac.dch.dev);
1073*4882a593Smuzhiyun error_reg:
1074*4882a593Smuzhiyun 	release_region(card->addr, 32);
1075*4882a593Smuzhiyun error:
1076*4882a593Smuzhiyun 	card->isac.release(&card->isac);
1077*4882a593Smuzhiyun 	mISDN_freebchannel(&card->bch[1]);
1078*4882a593Smuzhiyun 	mISDN_freebchannel(&card->bch[0]);
1079*4882a593Smuzhiyun 	write_lock_irqsave(&card_lock, flags);
1080*4882a593Smuzhiyun 	list_del(&card->list);
1081*4882a593Smuzhiyun 	write_unlock_irqrestore(&card_lock, flags);
1082*4882a593Smuzhiyun 	kfree(card);
1083*4882a593Smuzhiyun 	return err;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun static int
fritzpci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1087*4882a593Smuzhiyun fritzpci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	int err = -ENOMEM;
1090*4882a593Smuzhiyun 	struct fritzcard *card;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	card = kzalloc(sizeof(struct fritzcard), GFP_KERNEL);
1093*4882a593Smuzhiyun 	if (!card) {
1094*4882a593Smuzhiyun 		pr_info("No kmem for fritzcard\n");
1095*4882a593Smuzhiyun 		return err;
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_AVM_A1_V2)
1098*4882a593Smuzhiyun 		card->type = AVM_FRITZ_PCIV2;
1099*4882a593Smuzhiyun 	else
1100*4882a593Smuzhiyun 		card->type = AVM_FRITZ_PCI;
1101*4882a593Smuzhiyun 	card->pdev = pdev;
1102*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1103*4882a593Smuzhiyun 	if (err) {
1104*4882a593Smuzhiyun 		kfree(card);
1105*4882a593Smuzhiyun 		return err;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	pr_notice("mISDN: found adapter %s at %s\n",
1109*4882a593Smuzhiyun 		  (char *) ent->driver_data, pci_name(pdev));
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	card->addr = pci_resource_start(pdev, 1);
1112*4882a593Smuzhiyun 	card->irq = pdev->irq;
1113*4882a593Smuzhiyun 	pci_set_drvdata(pdev, card);
1114*4882a593Smuzhiyun 	err = setup_instance(card);
1115*4882a593Smuzhiyun 	if (err)
1116*4882a593Smuzhiyun 		pci_set_drvdata(pdev, NULL);
1117*4882a593Smuzhiyun 	return err;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun static void
fritz_remove_pci(struct pci_dev * pdev)1121*4882a593Smuzhiyun fritz_remove_pci(struct pci_dev *pdev)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	struct fritzcard *card = pci_get_drvdata(pdev);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	if (card)
1126*4882a593Smuzhiyun 		release_card(card);
1127*4882a593Smuzhiyun 	else
1128*4882a593Smuzhiyun 		if (debug)
1129*4882a593Smuzhiyun 			pr_info("%s: drvdata already removed\n", __func__);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun static const struct pci_device_id fcpci_ids[] = {
1133*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AVM, PCI_DEVICE_ID_AVM_A1, PCI_ANY_ID, PCI_ANY_ID,
1134*4882a593Smuzhiyun 	  0, 0, (unsigned long) "Fritz!Card PCI"},
1135*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AVM, PCI_DEVICE_ID_AVM_A1_V2, PCI_ANY_ID, PCI_ANY_ID,
1136*4882a593Smuzhiyun 	  0, 0, (unsigned long) "Fritz!Card PCI v2" },
1137*4882a593Smuzhiyun 	{ }
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, fcpci_ids);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static struct pci_driver fcpci_driver = {
1142*4882a593Smuzhiyun 	.name = "fcpci",
1143*4882a593Smuzhiyun 	.probe = fritzpci_probe,
1144*4882a593Smuzhiyun 	.remove = fritz_remove_pci,
1145*4882a593Smuzhiyun 	.id_table = fcpci_ids,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun 
AVM_init(void)1148*4882a593Smuzhiyun static int __init AVM_init(void)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	int err;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	pr_notice("AVM Fritz PCI driver Rev. %s\n", AVMFRITZ_REV);
1153*4882a593Smuzhiyun 	err = pci_register_driver(&fcpci_driver);
1154*4882a593Smuzhiyun 	return err;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
AVM_cleanup(void)1157*4882a593Smuzhiyun static void __exit AVM_cleanup(void)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	pci_unregister_driver(&fcpci_driver);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun module_init(AVM_init);
1163*4882a593Smuzhiyun module_exit(AVM_cleanup);
1164