1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/irq.h>
10*4882a593Smuzhiyun #include <linux/irqchip.h>
11*4882a593Smuzhiyun #include <linux/irqdomain.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/soc/qcom/irq.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/qcom_scm.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define PDC_MAX_IRQS 168
27*4882a593Smuzhiyun #define PDC_MAX_GPIO_IRQS 256
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CLEAR_INTR(reg, intr) (reg & ~(1 << intr))
30*4882a593Smuzhiyun #define ENABLE_INTR(reg, intr) (reg | (1 << intr))
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define IRQ_ENABLE_BANK 0x10
33*4882a593Smuzhiyun #define IRQ_i_CFG 0x110
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PDC_NO_PARENT_IRQ ~0UL
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct pdc_pin_region {
38*4882a593Smuzhiyun u32 pin_base;
39*4882a593Smuzhiyun u32 parent_base;
40*4882a593Smuzhiyun u32 cnt;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct spi_cfg_regs {
44*4882a593Smuzhiyun union {
45*4882a593Smuzhiyun u64 start;
46*4882a593Smuzhiyun void __iomem *base;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun resource_size_t size;
49*4882a593Smuzhiyun bool scm_io;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(pdc_lock);
53*4882a593Smuzhiyun static void __iomem *pdc_base;
54*4882a593Smuzhiyun static struct pdc_pin_region *pdc_region;
55*4882a593Smuzhiyun static int pdc_region_cnt;
56*4882a593Smuzhiyun static struct spi_cfg_regs *spi_cfg;
57*4882a593Smuzhiyun
pdc_reg_write(int reg,u32 i,u32 val)58*4882a593Smuzhiyun static void pdc_reg_write(int reg, u32 i, u32 val)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun writel_relaxed(val, pdc_base + reg + i * sizeof(u32));
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
pdc_reg_read(int reg,u32 i)63*4882a593Smuzhiyun static u32 pdc_reg_read(int reg, u32 i)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun return readl_relaxed(pdc_base + reg + i * sizeof(u32));
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
pdc_enable_intr(struct irq_data * d,bool on)68*4882a593Smuzhiyun static void pdc_enable_intr(struct irq_data *d, bool on)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int pin_out = d->hwirq;
71*4882a593Smuzhiyun unsigned long flags;
72*4882a593Smuzhiyun u32 index, mask;
73*4882a593Smuzhiyun u32 enable;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun index = pin_out / 32;
76*4882a593Smuzhiyun mask = pin_out % 32;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun raw_spin_lock_irqsave(&pdc_lock, flags);
79*4882a593Smuzhiyun enable = pdc_reg_read(IRQ_ENABLE_BANK, index);
80*4882a593Smuzhiyun enable = on ? ENABLE_INTR(enable, mask) : CLEAR_INTR(enable, mask);
81*4882a593Smuzhiyun pdc_reg_write(IRQ_ENABLE_BANK, index, enable);
82*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pdc_lock, flags);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
qcom_pdc_gic_disable(struct irq_data * d)85*4882a593Smuzhiyun static void qcom_pdc_gic_disable(struct irq_data *d)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun pdc_enable_intr(d, false);
88*4882a593Smuzhiyun irq_chip_disable_parent(d);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
qcom_pdc_gic_enable(struct irq_data * d)91*4882a593Smuzhiyun static void qcom_pdc_gic_enable(struct irq_data *d)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun pdc_enable_intr(d, true);
94*4882a593Smuzhiyun irq_chip_enable_parent(d);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
__spi_pin_read(unsigned int pin)97*4882a593Smuzhiyun static u32 __spi_pin_read(unsigned int pin)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun void __iomem *cfg_reg = spi_cfg->base + pin * 4;
100*4882a593Smuzhiyun u64 scm_cfg_reg = spi_cfg->start + pin * 4;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (spi_cfg->scm_io) {
103*4882a593Smuzhiyun unsigned int val;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun qcom_scm_io_readl(scm_cfg_reg, &val);
106*4882a593Smuzhiyun return val;
107*4882a593Smuzhiyun } else {
108*4882a593Smuzhiyun return readl(cfg_reg);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
__spi_pin_write(unsigned int pin,unsigned int val)112*4882a593Smuzhiyun static void __spi_pin_write(unsigned int pin, unsigned int val)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun void __iomem *cfg_reg = spi_cfg->base + pin * 4;
115*4882a593Smuzhiyun u64 scm_cfg_reg = spi_cfg->start + pin * 4;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (spi_cfg->scm_io)
118*4882a593Smuzhiyun qcom_scm_io_writel(scm_cfg_reg, val);
119*4882a593Smuzhiyun else
120*4882a593Smuzhiyun writel(val, cfg_reg);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
spi_configure_type(irq_hw_number_t hwirq,unsigned int type)123*4882a593Smuzhiyun static int spi_configure_type(irq_hw_number_t hwirq, unsigned int type)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun int spi = hwirq - 32;
126*4882a593Smuzhiyun u32 pin = spi / 32;
127*4882a593Smuzhiyun u32 mask = BIT(spi % 32);
128*4882a593Smuzhiyun u32 val;
129*4882a593Smuzhiyun unsigned long flags;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (!spi_cfg)
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (pin * 4 > spi_cfg->size)
135*4882a593Smuzhiyun return -EFAULT;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun raw_spin_lock_irqsave(&pdc_lock, flags);
138*4882a593Smuzhiyun val = __spi_pin_read(pin);
139*4882a593Smuzhiyun val &= ~mask;
140*4882a593Smuzhiyun if (type & IRQ_TYPE_LEVEL_MASK)
141*4882a593Smuzhiyun val |= mask;
142*4882a593Smuzhiyun __spi_pin_write(pin, val);
143*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pdc_lock, flags);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * GIC does not handle falling edge or active low. To allow falling edge and
150*4882a593Smuzhiyun * active low interrupts to be handled at GIC, PDC has an inverter that inverts
151*4882a593Smuzhiyun * falling edge into a rising edge and active low into an active high.
152*4882a593Smuzhiyun * For the inverter to work, the polarity bit in the IRQ_CONFIG register has to
153*4882a593Smuzhiyun * set as per the table below.
154*4882a593Smuzhiyun * Level sensitive active low LOW
155*4882a593Smuzhiyun * Rising edge sensitive NOT USED
156*4882a593Smuzhiyun * Falling edge sensitive LOW
157*4882a593Smuzhiyun * Dual Edge sensitive NOT USED
158*4882a593Smuzhiyun * Level sensitive active High HIGH
159*4882a593Smuzhiyun * Falling Edge sensitive NOT USED
160*4882a593Smuzhiyun * Rising edge sensitive HIGH
161*4882a593Smuzhiyun * Dual Edge sensitive HIGH
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun enum pdc_irq_config_bits {
164*4882a593Smuzhiyun PDC_LEVEL_LOW = 0b000,
165*4882a593Smuzhiyun PDC_EDGE_FALLING = 0b010,
166*4882a593Smuzhiyun PDC_LEVEL_HIGH = 0b100,
167*4882a593Smuzhiyun PDC_EDGE_RISING = 0b110,
168*4882a593Smuzhiyun PDC_EDGE_DUAL = 0b111,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /**
172*4882a593Smuzhiyun * qcom_pdc_gic_set_type: Configure PDC for the interrupt
173*4882a593Smuzhiyun *
174*4882a593Smuzhiyun * @d: the interrupt data
175*4882a593Smuzhiyun * @type: the interrupt type
176*4882a593Smuzhiyun *
177*4882a593Smuzhiyun * If @type is edge triggered, forward that as Rising edge as PDC
178*4882a593Smuzhiyun * takes care of converting falling edge to rising edge signal
179*4882a593Smuzhiyun * If @type is level, then forward that as level high as PDC
180*4882a593Smuzhiyun * takes care of converting falling edge to rising edge signal
181*4882a593Smuzhiyun */
qcom_pdc_gic_set_type(struct irq_data * d,unsigned int type)182*4882a593Smuzhiyun static int qcom_pdc_gic_set_type(struct irq_data *d, unsigned int type)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun int parent_hwirq = d->parent_data->hwirq;
185*4882a593Smuzhiyun enum pdc_irq_config_bits pdc_type;
186*4882a593Smuzhiyun enum pdc_irq_config_bits old_pdc_type;
187*4882a593Smuzhiyun int ret;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun switch (type) {
190*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
191*4882a593Smuzhiyun pdc_type = PDC_EDGE_RISING;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
194*4882a593Smuzhiyun pdc_type = PDC_EDGE_FALLING;
195*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_RISING;
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
198*4882a593Smuzhiyun pdc_type = PDC_EDGE_DUAL;
199*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_RISING;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
202*4882a593Smuzhiyun pdc_type = PDC_LEVEL_HIGH;
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
205*4882a593Smuzhiyun pdc_type = PDC_LEVEL_LOW;
206*4882a593Smuzhiyun type = IRQ_TYPE_LEVEL_HIGH;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun default:
209*4882a593Smuzhiyun WARN_ON(1);
210*4882a593Smuzhiyun return -EINVAL;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun old_pdc_type = pdc_reg_read(IRQ_i_CFG, d->hwirq);
214*4882a593Smuzhiyun pdc_reg_write(IRQ_i_CFG, d->hwirq, pdc_type);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Additionally, configure (only) the GPIO in the f/w */
217*4882a593Smuzhiyun ret = spi_configure_type(parent_hwirq, type);
218*4882a593Smuzhiyun if (ret)
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = irq_chip_set_type_parent(d, type);
222*4882a593Smuzhiyun if (ret)
223*4882a593Smuzhiyun return ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * When we change types the PDC can give a phantom interrupt.
227*4882a593Smuzhiyun * Clear it. Specifically the phantom shows up when reconfiguring
228*4882a593Smuzhiyun * polarity of interrupt without changing the state of the signal
229*4882a593Smuzhiyun * but let's be consistent and clear it always.
230*4882a593Smuzhiyun *
231*4882a593Smuzhiyun * Doing this works because we have IRQCHIP_SET_TYPE_MASKED so the
232*4882a593Smuzhiyun * interrupt will be cleared before the rest of the system sees it.
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun if (old_pdc_type != pdc_type)
235*4882a593Smuzhiyun irq_chip_set_parent_state(d, IRQCHIP_STATE_PENDING, false);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static struct irq_chip qcom_pdc_gic_chip = {
241*4882a593Smuzhiyun .name = "PDC",
242*4882a593Smuzhiyun .irq_eoi = irq_chip_eoi_parent,
243*4882a593Smuzhiyun .irq_mask = irq_chip_mask_parent,
244*4882a593Smuzhiyun .irq_unmask = irq_chip_unmask_parent,
245*4882a593Smuzhiyun .irq_disable = qcom_pdc_gic_disable,
246*4882a593Smuzhiyun .irq_enable = qcom_pdc_gic_enable,
247*4882a593Smuzhiyun .irq_get_irqchip_state = irq_chip_get_parent_state,
248*4882a593Smuzhiyun .irq_set_irqchip_state = irq_chip_set_parent_state,
249*4882a593Smuzhiyun .irq_retrigger = irq_chip_retrigger_hierarchy,
250*4882a593Smuzhiyun .irq_set_type = qcom_pdc_gic_set_type,
251*4882a593Smuzhiyun .flags = IRQCHIP_MASK_ON_SUSPEND |
252*4882a593Smuzhiyun IRQCHIP_SET_TYPE_MASKED |
253*4882a593Smuzhiyun IRQCHIP_SKIP_SET_WAKE |
254*4882a593Smuzhiyun IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND,
255*4882a593Smuzhiyun .irq_set_vcpu_affinity = irq_chip_set_vcpu_affinity_parent,
256*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
get_parent_hwirq(int pin)259*4882a593Smuzhiyun static irq_hw_number_t get_parent_hwirq(int pin)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int i;
262*4882a593Smuzhiyun struct pdc_pin_region *region;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun for (i = 0; i < pdc_region_cnt; i++) {
265*4882a593Smuzhiyun region = &pdc_region[i];
266*4882a593Smuzhiyun if (pin >= region->pin_base &&
267*4882a593Smuzhiyun pin < region->pin_base + region->cnt)
268*4882a593Smuzhiyun return (region->parent_base + pin - region->pin_base);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return PDC_NO_PARENT_IRQ;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
qcom_pdc_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)274*4882a593Smuzhiyun static int qcom_pdc_translate(struct irq_domain *d, struct irq_fwspec *fwspec,
275*4882a593Smuzhiyun unsigned long *hwirq, unsigned int *type)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun if (is_of_node(fwspec->fwnode)) {
278*4882a593Smuzhiyun if (fwspec->param_count != 2)
279*4882a593Smuzhiyun return -EINVAL;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun *hwirq = fwspec->param[0];
282*4882a593Smuzhiyun *type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return -EINVAL;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
qcom_pdc_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)289*4882a593Smuzhiyun static int qcom_pdc_alloc(struct irq_domain *domain, unsigned int virq,
290*4882a593Smuzhiyun unsigned int nr_irqs, void *data)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct irq_fwspec *fwspec = data;
293*4882a593Smuzhiyun struct irq_fwspec parent_fwspec;
294*4882a593Smuzhiyun irq_hw_number_t hwirq, parent_hwirq;
295*4882a593Smuzhiyun unsigned int type;
296*4882a593Smuzhiyun int ret;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = qcom_pdc_translate(domain, fwspec, &hwirq, &type);
299*4882a593Smuzhiyun if (ret)
300*4882a593Smuzhiyun return ret;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
303*4882a593Smuzhiyun &qcom_pdc_gic_chip, NULL);
304*4882a593Smuzhiyun if (ret)
305*4882a593Smuzhiyun return ret;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun parent_hwirq = get_parent_hwirq(hwirq);
308*4882a593Smuzhiyun if (parent_hwirq == PDC_NO_PARENT_IRQ)
309*4882a593Smuzhiyun return irq_domain_disconnect_hierarchy(domain->parent, virq);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH)
312*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_RISING;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (type & IRQ_TYPE_LEVEL_MASK)
315*4882a593Smuzhiyun type = IRQ_TYPE_LEVEL_HIGH;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
318*4882a593Smuzhiyun parent_fwspec.param_count = 3;
319*4882a593Smuzhiyun parent_fwspec.param[0] = 0;
320*4882a593Smuzhiyun parent_fwspec.param[1] = parent_hwirq;
321*4882a593Smuzhiyun parent_fwspec.param[2] = type;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
324*4882a593Smuzhiyun &parent_fwspec);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct irq_domain_ops qcom_pdc_ops = {
328*4882a593Smuzhiyun .translate = qcom_pdc_translate,
329*4882a593Smuzhiyun .alloc = qcom_pdc_alloc,
330*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
qcom_pdc_gpio_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)333*4882a593Smuzhiyun static int qcom_pdc_gpio_alloc(struct irq_domain *domain, unsigned int virq,
334*4882a593Smuzhiyun unsigned int nr_irqs, void *data)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct irq_fwspec *fwspec = data;
337*4882a593Smuzhiyun struct irq_fwspec parent_fwspec;
338*4882a593Smuzhiyun irq_hw_number_t hwirq, parent_hwirq;
339*4882a593Smuzhiyun unsigned int type;
340*4882a593Smuzhiyun int ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ret = qcom_pdc_translate(domain, fwspec, &hwirq, &type);
343*4882a593Smuzhiyun if (ret)
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (hwirq == GPIO_NO_WAKE_IRQ)
347*4882a593Smuzhiyun return irq_domain_disconnect_hierarchy(domain, virq);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
350*4882a593Smuzhiyun &qcom_pdc_gic_chip, NULL);
351*4882a593Smuzhiyun if (ret)
352*4882a593Smuzhiyun return ret;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun parent_hwirq = get_parent_hwirq(hwirq);
355*4882a593Smuzhiyun if (parent_hwirq == PDC_NO_PARENT_IRQ)
356*4882a593Smuzhiyun return irq_domain_disconnect_hierarchy(domain->parent, virq);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH)
359*4882a593Smuzhiyun type = IRQ_TYPE_EDGE_RISING;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (type & IRQ_TYPE_LEVEL_MASK)
362*4882a593Smuzhiyun type = IRQ_TYPE_LEVEL_HIGH;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
365*4882a593Smuzhiyun parent_fwspec.param_count = 3;
366*4882a593Smuzhiyun parent_fwspec.param[0] = 0;
367*4882a593Smuzhiyun parent_fwspec.param[1] = parent_hwirq;
368*4882a593Smuzhiyun parent_fwspec.param[2] = type;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
371*4882a593Smuzhiyun &parent_fwspec);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
qcom_pdc_gpio_domain_select(struct irq_domain * d,struct irq_fwspec * fwspec,enum irq_domain_bus_token bus_token)374*4882a593Smuzhiyun static int qcom_pdc_gpio_domain_select(struct irq_domain *d,
375*4882a593Smuzhiyun struct irq_fwspec *fwspec,
376*4882a593Smuzhiyun enum irq_domain_bus_token bus_token)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun return bus_token == DOMAIN_BUS_WAKEUP;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const struct irq_domain_ops qcom_pdc_gpio_ops = {
382*4882a593Smuzhiyun .select = qcom_pdc_gpio_domain_select,
383*4882a593Smuzhiyun .alloc = qcom_pdc_gpio_alloc,
384*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
pdc_setup_pin_mapping(struct device_node * np)387*4882a593Smuzhiyun static int pdc_setup_pin_mapping(struct device_node *np)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun int ret, n, i;
390*4882a593Smuzhiyun u32 irq_index, reg_index, val;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun n = of_property_count_elems_of_size(np, "qcom,pdc-ranges", sizeof(u32));
393*4882a593Smuzhiyun if (n <= 0 || n % 3)
394*4882a593Smuzhiyun return -EINVAL;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun pdc_region_cnt = n / 3;
397*4882a593Smuzhiyun pdc_region = kcalloc(pdc_region_cnt, sizeof(*pdc_region), GFP_KERNEL);
398*4882a593Smuzhiyun if (!pdc_region) {
399*4882a593Smuzhiyun pdc_region_cnt = 0;
400*4882a593Smuzhiyun return -ENOMEM;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (n = 0; n < pdc_region_cnt; n++) {
404*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "qcom,pdc-ranges",
405*4882a593Smuzhiyun n * 3 + 0,
406*4882a593Smuzhiyun &pdc_region[n].pin_base);
407*4882a593Smuzhiyun if (ret)
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "qcom,pdc-ranges",
410*4882a593Smuzhiyun n * 3 + 1,
411*4882a593Smuzhiyun &pdc_region[n].parent_base);
412*4882a593Smuzhiyun if (ret)
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "qcom,pdc-ranges",
415*4882a593Smuzhiyun n * 3 + 2,
416*4882a593Smuzhiyun &pdc_region[n].cnt);
417*4882a593Smuzhiyun if (ret)
418*4882a593Smuzhiyun return ret;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun for (i = 0; i < pdc_region[n].cnt; i++) {
421*4882a593Smuzhiyun reg_index = (i + pdc_region[n].pin_base) >> 5;
422*4882a593Smuzhiyun irq_index = (i + pdc_region[n].pin_base) & 0x1f;
423*4882a593Smuzhiyun val = pdc_reg_read(IRQ_ENABLE_BANK, reg_index);
424*4882a593Smuzhiyun val &= ~BIT(irq_index);
425*4882a593Smuzhiyun pdc_reg_write(IRQ_ENABLE_BANK, reg_index, val);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
qcom_pdc_init(struct device_node * node,struct device_node * parent)432*4882a593Smuzhiyun static int qcom_pdc_init(struct device_node *node, struct device_node *parent)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct irq_domain *parent_domain, *pdc_domain, *pdc_gpio_domain;
435*4882a593Smuzhiyun struct resource res;
436*4882a593Smuzhiyun int ret;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun pdc_base = of_iomap(node, 0);
439*4882a593Smuzhiyun if (!pdc_base) {
440*4882a593Smuzhiyun pr_err("%pOF: unable to map PDC registers\n", node);
441*4882a593Smuzhiyun return -ENXIO;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun parent_domain = irq_find_host(parent);
445*4882a593Smuzhiyun if (!parent_domain) {
446*4882a593Smuzhiyun pr_err("%pOF: unable to find PDC's parent domain\n", node);
447*4882a593Smuzhiyun ret = -ENXIO;
448*4882a593Smuzhiyun goto fail;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ret = pdc_setup_pin_mapping(node);
452*4882a593Smuzhiyun if (ret) {
453*4882a593Smuzhiyun pr_err("%pOF: failed to init PDC pin-hwirq mapping\n", node);
454*4882a593Smuzhiyun goto fail;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun pdc_domain = irq_domain_create_hierarchy(parent_domain, 0, PDC_MAX_IRQS,
458*4882a593Smuzhiyun of_fwnode_handle(node),
459*4882a593Smuzhiyun &qcom_pdc_ops, NULL);
460*4882a593Smuzhiyun if (!pdc_domain) {
461*4882a593Smuzhiyun pr_err("%pOF: GIC domain add failed\n", node);
462*4882a593Smuzhiyun ret = -ENOMEM;
463*4882a593Smuzhiyun goto fail;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ret = of_address_to_resource(node, 1, &res);
467*4882a593Smuzhiyun if (!ret) {
468*4882a593Smuzhiyun spi_cfg = kcalloc(1, sizeof(*spi_cfg), GFP_KERNEL);
469*4882a593Smuzhiyun if (!spi_cfg) {
470*4882a593Smuzhiyun ret = -ENOMEM;
471*4882a593Smuzhiyun goto remove;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun spi_cfg->scm_io = of_find_property(node,
474*4882a593Smuzhiyun "qcom,scm-spi-cfg", NULL);
475*4882a593Smuzhiyun spi_cfg->size = resource_size(&res);
476*4882a593Smuzhiyun if (spi_cfg->scm_io) {
477*4882a593Smuzhiyun spi_cfg->start = res.start;
478*4882a593Smuzhiyun } else {
479*4882a593Smuzhiyun spi_cfg->base = ioremap(res.start, spi_cfg->size);
480*4882a593Smuzhiyun if (!spi_cfg->base) {
481*4882a593Smuzhiyun ret = -ENOMEM;
482*4882a593Smuzhiyun goto remove;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun pdc_gpio_domain = irq_domain_create_hierarchy(parent_domain,
488*4882a593Smuzhiyun IRQ_DOMAIN_FLAG_QCOM_PDC_WAKEUP,
489*4882a593Smuzhiyun PDC_MAX_GPIO_IRQS,
490*4882a593Smuzhiyun of_fwnode_handle(node),
491*4882a593Smuzhiyun &qcom_pdc_gpio_ops, NULL);
492*4882a593Smuzhiyun if (!pdc_gpio_domain) {
493*4882a593Smuzhiyun pr_err("%pOF: PDC domain add failed for GPIO domain\n", node);
494*4882a593Smuzhiyun ret = -ENOMEM;
495*4882a593Smuzhiyun goto remove;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun irq_domain_update_bus_token(pdc_gpio_domain, DOMAIN_BUS_WAKEUP);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun remove:
503*4882a593Smuzhiyun irq_domain_remove(pdc_domain);
504*4882a593Smuzhiyun kfree(spi_cfg);
505*4882a593Smuzhiyun fail:
506*4882a593Smuzhiyun kfree(pdc_region);
507*4882a593Smuzhiyun iounmap(pdc_base);
508*4882a593Smuzhiyun return ret;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
qcom_pdc_probe(struct platform_device * pdev)511*4882a593Smuzhiyun static int qcom_pdc_probe(struct platform_device *pdev)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
514*4882a593Smuzhiyun struct device_node *parent = of_irq_find_parent(np);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return qcom_pdc_init(np, parent);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static const struct of_device_id qcom_pdc_match_table[] = {
520*4882a593Smuzhiyun { .compatible = "qcom,pdc" },
521*4882a593Smuzhiyun {}
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_pdc_match_table);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static struct platform_driver qcom_pdc_driver = {
526*4882a593Smuzhiyun .probe = qcom_pdc_probe,
527*4882a593Smuzhiyun .driver = {
528*4882a593Smuzhiyun .name = "qcom-pdc",
529*4882a593Smuzhiyun .of_match_table = qcom_pdc_match_table,
530*4882a593Smuzhiyun .suppress_bind_attrs = true,
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun module_platform_driver(qcom_pdc_driver);
534*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Technologies, Inc. Power Domain Controller");
535*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
536