1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014-2015 Toradex AG
4*4882a593Smuzhiyun * Author: Stefan Agner <stefan@agner.ch>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * IRQ chip driver for MSCM interrupt router available on Vybrid SoC's.
7*4882a593Smuzhiyun * The interrupt router is between the CPU's interrupt controller and the
8*4882a593Smuzhiyun * peripheral. The router allows to route the peripheral interrupts to
9*4882a593Smuzhiyun * one of the two available CPU's on Vybrid VF6xx SoC's (Cortex-A5 or
10*4882a593Smuzhiyun * Cortex-M4). The router will be configured transparently on a IRQ
11*4882a593Smuzhiyun * request.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * o All peripheral interrupts of the Vybrid SoC can be routed to
14*4882a593Smuzhiyun * CPU 0, CPU 1 or both. The routing is useful for dual-core
15*4882a593Smuzhiyun * variants of Vybrid SoC such as VF6xx. This driver routes the
16*4882a593Smuzhiyun * requested interrupt to the CPU currently running on.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * o It is required to setup the interrupt router even on single-core
19*4882a593Smuzhiyun * variants of Vybrid.
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/cpu_pm.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/irq.h>
25*4882a593Smuzhiyun #include <linux/irqchip.h>
26*4882a593Smuzhiyun #include <linux/irqdomain.h>
27*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
28*4882a593Smuzhiyun #include <dt-bindings/interrupt-controller/arm-gic.h>
29*4882a593Smuzhiyun #include <linux/of.h>
30*4882a593Smuzhiyun #include <linux/of_address.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun #include <linux/regmap.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MSCM_CPxNUM 0x4
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MSCM_IRSPRC(n) (0x80 + 2 * (n))
37*4882a593Smuzhiyun #define MSCM_IRSPRC_CPEN_MASK 0x3
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define MSCM_IRSPRC_NUM 112
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct vf610_mscm_ir_chip_data {
42*4882a593Smuzhiyun void __iomem *mscm_ir_base;
43*4882a593Smuzhiyun u16 cpu_mask;
44*4882a593Smuzhiyun u16 saved_irsprc[MSCM_IRSPRC_NUM];
45*4882a593Smuzhiyun bool is_nvic;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct vf610_mscm_ir_chip_data *mscm_ir_data;
49*4882a593Smuzhiyun
vf610_mscm_ir_save(struct vf610_mscm_ir_chip_data * data)50*4882a593Smuzhiyun static inline void vf610_mscm_ir_save(struct vf610_mscm_ir_chip_data *data)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun int i;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun for (i = 0; i < MSCM_IRSPRC_NUM; i++)
55*4882a593Smuzhiyun data->saved_irsprc[i] = readw_relaxed(data->mscm_ir_base + MSCM_IRSPRC(i));
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
vf610_mscm_ir_restore(struct vf610_mscm_ir_chip_data * data)58*4882a593Smuzhiyun static inline void vf610_mscm_ir_restore(struct vf610_mscm_ir_chip_data *data)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun int i;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun for (i = 0; i < MSCM_IRSPRC_NUM; i++)
63*4882a593Smuzhiyun writew_relaxed(data->saved_irsprc[i], data->mscm_ir_base + MSCM_IRSPRC(i));
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
vf610_mscm_ir_notifier(struct notifier_block * self,unsigned long cmd,void * v)66*4882a593Smuzhiyun static int vf610_mscm_ir_notifier(struct notifier_block *self,
67*4882a593Smuzhiyun unsigned long cmd, void *v)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun switch (cmd) {
70*4882a593Smuzhiyun case CPU_CLUSTER_PM_ENTER:
71*4882a593Smuzhiyun vf610_mscm_ir_save(mscm_ir_data);
72*4882a593Smuzhiyun break;
73*4882a593Smuzhiyun case CPU_CLUSTER_PM_ENTER_FAILED:
74*4882a593Smuzhiyun case CPU_CLUSTER_PM_EXIT:
75*4882a593Smuzhiyun vf610_mscm_ir_restore(mscm_ir_data);
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return NOTIFY_OK;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct notifier_block mscm_ir_notifier_block = {
83*4882a593Smuzhiyun .notifier_call = vf610_mscm_ir_notifier,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
vf610_mscm_ir_enable(struct irq_data * data)86*4882a593Smuzhiyun static void vf610_mscm_ir_enable(struct irq_data *data)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun irq_hw_number_t hwirq = data->hwirq;
89*4882a593Smuzhiyun struct vf610_mscm_ir_chip_data *chip_data = data->chip_data;
90*4882a593Smuzhiyun u16 irsprc;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun irsprc = readw_relaxed(chip_data->mscm_ir_base + MSCM_IRSPRC(hwirq));
93*4882a593Smuzhiyun irsprc &= MSCM_IRSPRC_CPEN_MASK;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun WARN_ON(irsprc & ~chip_data->cpu_mask);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun writew_relaxed(chip_data->cpu_mask,
98*4882a593Smuzhiyun chip_data->mscm_ir_base + MSCM_IRSPRC(hwirq));
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun irq_chip_enable_parent(data);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
vf610_mscm_ir_disable(struct irq_data * data)103*4882a593Smuzhiyun static void vf610_mscm_ir_disable(struct irq_data *data)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun irq_hw_number_t hwirq = data->hwirq;
106*4882a593Smuzhiyun struct vf610_mscm_ir_chip_data *chip_data = data->chip_data;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun writew_relaxed(0x0, chip_data->mscm_ir_base + MSCM_IRSPRC(hwirq));
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun irq_chip_disable_parent(data);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct irq_chip vf610_mscm_ir_irq_chip = {
114*4882a593Smuzhiyun .name = "mscm-ir",
115*4882a593Smuzhiyun .irq_mask = irq_chip_mask_parent,
116*4882a593Smuzhiyun .irq_unmask = irq_chip_unmask_parent,
117*4882a593Smuzhiyun .irq_eoi = irq_chip_eoi_parent,
118*4882a593Smuzhiyun .irq_enable = vf610_mscm_ir_enable,
119*4882a593Smuzhiyun .irq_disable = vf610_mscm_ir_disable,
120*4882a593Smuzhiyun .irq_retrigger = irq_chip_retrigger_hierarchy,
121*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
vf610_mscm_ir_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)124*4882a593Smuzhiyun static int vf610_mscm_ir_domain_alloc(struct irq_domain *domain, unsigned int virq,
125*4882a593Smuzhiyun unsigned int nr_irqs, void *arg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int i;
128*4882a593Smuzhiyun irq_hw_number_t hwirq;
129*4882a593Smuzhiyun struct irq_fwspec *fwspec = arg;
130*4882a593Smuzhiyun struct irq_fwspec parent_fwspec;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (!irq_domain_get_of_node(domain->parent))
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (fwspec->param_count != 2)
136*4882a593Smuzhiyun return -EINVAL;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun hwirq = fwspec->param[0];
139*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++)
140*4882a593Smuzhiyun irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
141*4882a593Smuzhiyun &vf610_mscm_ir_irq_chip,
142*4882a593Smuzhiyun domain->host_data);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (mscm_ir_data->is_nvic) {
147*4882a593Smuzhiyun parent_fwspec.param_count = 1;
148*4882a593Smuzhiyun parent_fwspec.param[0] = fwspec->param[0];
149*4882a593Smuzhiyun } else {
150*4882a593Smuzhiyun parent_fwspec.param_count = 3;
151*4882a593Smuzhiyun parent_fwspec.param[0] = GIC_SPI;
152*4882a593Smuzhiyun parent_fwspec.param[1] = fwspec->param[0];
153*4882a593Smuzhiyun parent_fwspec.param[2] = fwspec->param[1];
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
157*4882a593Smuzhiyun &parent_fwspec);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
vf610_mscm_ir_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)160*4882a593Smuzhiyun static int vf610_mscm_ir_domain_translate(struct irq_domain *d,
161*4882a593Smuzhiyun struct irq_fwspec *fwspec,
162*4882a593Smuzhiyun unsigned long *hwirq,
163*4882a593Smuzhiyun unsigned int *type)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun if (WARN_ON(fwspec->param_count < 2))
166*4882a593Smuzhiyun return -EINVAL;
167*4882a593Smuzhiyun *hwirq = fwspec->param[0];
168*4882a593Smuzhiyun *type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct irq_domain_ops mscm_irq_domain_ops = {
173*4882a593Smuzhiyun .translate = vf610_mscm_ir_domain_translate,
174*4882a593Smuzhiyun .alloc = vf610_mscm_ir_domain_alloc,
175*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
vf610_mscm_ir_of_init(struct device_node * node,struct device_node * parent)178*4882a593Smuzhiyun static int __init vf610_mscm_ir_of_init(struct device_node *node,
179*4882a593Smuzhiyun struct device_node *parent)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct irq_domain *domain, *domain_parent;
182*4882a593Smuzhiyun struct regmap *mscm_cp_regmap;
183*4882a593Smuzhiyun int ret, cpuid;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun domain_parent = irq_find_host(parent);
186*4882a593Smuzhiyun if (!domain_parent) {
187*4882a593Smuzhiyun pr_err("vf610_mscm_ir: interrupt-parent not found\n");
188*4882a593Smuzhiyun return -EINVAL;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun mscm_ir_data = kzalloc(sizeof(*mscm_ir_data), GFP_KERNEL);
192*4882a593Smuzhiyun if (!mscm_ir_data)
193*4882a593Smuzhiyun return -ENOMEM;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun mscm_ir_data->mscm_ir_base = of_io_request_and_map(node, 0, "mscm-ir");
196*4882a593Smuzhiyun if (IS_ERR(mscm_ir_data->mscm_ir_base)) {
197*4882a593Smuzhiyun pr_err("vf610_mscm_ir: unable to map mscm register\n");
198*4882a593Smuzhiyun ret = PTR_ERR(mscm_ir_data->mscm_ir_base);
199*4882a593Smuzhiyun goto out_free;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun mscm_cp_regmap = syscon_regmap_lookup_by_phandle(node, "fsl,cpucfg");
203*4882a593Smuzhiyun if (IS_ERR(mscm_cp_regmap)) {
204*4882a593Smuzhiyun ret = PTR_ERR(mscm_cp_regmap);
205*4882a593Smuzhiyun pr_err("vf610_mscm_ir: regmap lookup for cpucfg failed\n");
206*4882a593Smuzhiyun goto out_unmap;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun regmap_read(mscm_cp_regmap, MSCM_CPxNUM, &cpuid);
210*4882a593Smuzhiyun mscm_ir_data->cpu_mask = 0x1 << cpuid;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun domain = irq_domain_add_hierarchy(domain_parent, 0,
213*4882a593Smuzhiyun MSCM_IRSPRC_NUM, node,
214*4882a593Smuzhiyun &mscm_irq_domain_ops, mscm_ir_data);
215*4882a593Smuzhiyun if (!domain) {
216*4882a593Smuzhiyun ret = -ENOMEM;
217*4882a593Smuzhiyun goto out_unmap;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (of_device_is_compatible(irq_domain_get_of_node(domain->parent),
221*4882a593Smuzhiyun "arm,armv7m-nvic"))
222*4882a593Smuzhiyun mscm_ir_data->is_nvic = true;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun cpu_pm_register_notifier(&mscm_ir_notifier_block);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun out_unmap:
229*4882a593Smuzhiyun iounmap(mscm_ir_data->mscm_ir_base);
230*4882a593Smuzhiyun out_free:
231*4882a593Smuzhiyun kfree(mscm_ir_data);
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun IRQCHIP_DECLARE(vf610_mscm_ir, "fsl,vf610-mscm-ir", vf610_mscm_ir_of_init);
235