1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Allwinner A20/A31 SoCs NMI IRQ chip driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Carlo Caione <carlo.caione@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define DRV_NAME "sunxi-nmi"
12*4882a593Smuzhiyun #define pr_fmt(fmt) DRV_NAME ": " fmt
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/irqdomain.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/irqchip.h>
24*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SUNXI_NMI_SRC_TYPE_MASK 0x00000003
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define SUNXI_NMI_IRQ_BIT BIT(0)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SUN6I_R_INTC_CTRL 0x0c
31*4882a593Smuzhiyun #define SUN6I_R_INTC_PENDING 0x10
32*4882a593Smuzhiyun #define SUN6I_R_INTC_ENABLE 0x40
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * For deprecated sun6i-a31-sc-nmi compatible.
36*4882a593Smuzhiyun * Registers are offset by 0x0c.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun #define SUN6I_R_INTC_NMI_OFFSET 0x0c
39*4882a593Smuzhiyun #define SUN6I_NMI_CTRL (SUN6I_R_INTC_CTRL - SUN6I_R_INTC_NMI_OFFSET)
40*4882a593Smuzhiyun #define SUN6I_NMI_PENDING (SUN6I_R_INTC_PENDING - SUN6I_R_INTC_NMI_OFFSET)
41*4882a593Smuzhiyun #define SUN6I_NMI_ENABLE (SUN6I_R_INTC_ENABLE - SUN6I_R_INTC_NMI_OFFSET)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SUN7I_NMI_CTRL 0x00
44*4882a593Smuzhiyun #define SUN7I_NMI_PENDING 0x04
45*4882a593Smuzhiyun #define SUN7I_NMI_ENABLE 0x08
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SUN9I_NMI_CTRL 0x00
48*4882a593Smuzhiyun #define SUN9I_NMI_ENABLE 0x04
49*4882a593Smuzhiyun #define SUN9I_NMI_PENDING 0x08
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun enum {
52*4882a593Smuzhiyun SUNXI_SRC_TYPE_LEVEL_LOW = 0,
53*4882a593Smuzhiyun SUNXI_SRC_TYPE_EDGE_FALLING,
54*4882a593Smuzhiyun SUNXI_SRC_TYPE_LEVEL_HIGH,
55*4882a593Smuzhiyun SUNXI_SRC_TYPE_EDGE_RISING,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct sunxi_sc_nmi_reg_offs {
59*4882a593Smuzhiyun u32 ctrl;
60*4882a593Smuzhiyun u32 pend;
61*4882a593Smuzhiyun u32 enable;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const struct sunxi_sc_nmi_reg_offs sun6i_r_intc_reg_offs __initconst = {
65*4882a593Smuzhiyun .ctrl = SUN6I_R_INTC_CTRL,
66*4882a593Smuzhiyun .pend = SUN6I_R_INTC_PENDING,
67*4882a593Smuzhiyun .enable = SUN6I_R_INTC_ENABLE,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct sunxi_sc_nmi_reg_offs sun6i_reg_offs __initconst = {
71*4882a593Smuzhiyun .ctrl = SUN6I_NMI_CTRL,
72*4882a593Smuzhiyun .pend = SUN6I_NMI_PENDING,
73*4882a593Smuzhiyun .enable = SUN6I_NMI_ENABLE,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const struct sunxi_sc_nmi_reg_offs sun7i_reg_offs __initconst = {
77*4882a593Smuzhiyun .ctrl = SUN7I_NMI_CTRL,
78*4882a593Smuzhiyun .pend = SUN7I_NMI_PENDING,
79*4882a593Smuzhiyun .enable = SUN7I_NMI_ENABLE,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct sunxi_sc_nmi_reg_offs sun9i_reg_offs __initconst = {
83*4882a593Smuzhiyun .ctrl = SUN9I_NMI_CTRL,
84*4882a593Smuzhiyun .pend = SUN9I_NMI_PENDING,
85*4882a593Smuzhiyun .enable = SUN9I_NMI_ENABLE,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
sunxi_sc_nmi_write(struct irq_chip_generic * gc,u32 off,u32 val)88*4882a593Smuzhiyun static inline void sunxi_sc_nmi_write(struct irq_chip_generic *gc, u32 off,
89*4882a593Smuzhiyun u32 val)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun irq_reg_writel(gc, val, off);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
sunxi_sc_nmi_read(struct irq_chip_generic * gc,u32 off)94*4882a593Smuzhiyun static inline u32 sunxi_sc_nmi_read(struct irq_chip_generic *gc, u32 off)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun return irq_reg_readl(gc, off);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
sunxi_sc_nmi_handle_irq(struct irq_desc * desc)99*4882a593Smuzhiyun static void sunxi_sc_nmi_handle_irq(struct irq_desc *desc)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct irq_domain *domain = irq_desc_get_handler_data(desc);
102*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
103*4882a593Smuzhiyun unsigned int virq = irq_find_mapping(domain, 0);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun chained_irq_enter(chip, desc);
106*4882a593Smuzhiyun generic_handle_irq(virq);
107*4882a593Smuzhiyun chained_irq_exit(chip, desc);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
sunxi_sc_nmi_set_type(struct irq_data * data,unsigned int flow_type)110*4882a593Smuzhiyun static int sunxi_sc_nmi_set_type(struct irq_data *data, unsigned int flow_type)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
113*4882a593Smuzhiyun struct irq_chip_type *ct = gc->chip_types;
114*4882a593Smuzhiyun u32 src_type_reg;
115*4882a593Smuzhiyun u32 ctrl_off = ct->regs.type;
116*4882a593Smuzhiyun unsigned int src_type;
117*4882a593Smuzhiyun unsigned int i;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun irq_gc_lock(gc);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun switch (flow_type & IRQF_TRIGGER_MASK) {
122*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
123*4882a593Smuzhiyun src_type = SUNXI_SRC_TYPE_EDGE_FALLING;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
126*4882a593Smuzhiyun src_type = SUNXI_SRC_TYPE_EDGE_RISING;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
129*4882a593Smuzhiyun src_type = SUNXI_SRC_TYPE_LEVEL_HIGH;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case IRQ_TYPE_NONE:
132*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
133*4882a593Smuzhiyun src_type = SUNXI_SRC_TYPE_LEVEL_LOW;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun default:
136*4882a593Smuzhiyun irq_gc_unlock(gc);
137*4882a593Smuzhiyun pr_err("Cannot assign multiple trigger modes to IRQ %d.\n",
138*4882a593Smuzhiyun data->irq);
139*4882a593Smuzhiyun return -EBADR;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun irqd_set_trigger_type(data, flow_type);
143*4882a593Smuzhiyun irq_setup_alt_chip(data, flow_type);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun for (i = 0; i < gc->num_ct; i++, ct++)
146*4882a593Smuzhiyun if (ct->type & flow_type)
147*4882a593Smuzhiyun ctrl_off = ct->regs.type;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun src_type_reg = sunxi_sc_nmi_read(gc, ctrl_off);
150*4882a593Smuzhiyun src_type_reg &= ~SUNXI_NMI_SRC_TYPE_MASK;
151*4882a593Smuzhiyun src_type_reg |= src_type;
152*4882a593Smuzhiyun sunxi_sc_nmi_write(gc, ctrl_off, src_type_reg);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun irq_gc_unlock(gc);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return IRQ_SET_MASK_OK;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
sunxi_sc_nmi_irq_init(struct device_node * node,const struct sunxi_sc_nmi_reg_offs * reg_offs)159*4882a593Smuzhiyun static int __init sunxi_sc_nmi_irq_init(struct device_node *node,
160*4882a593Smuzhiyun const struct sunxi_sc_nmi_reg_offs *reg_offs)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct irq_domain *domain;
163*4882a593Smuzhiyun struct irq_chip_generic *gc;
164*4882a593Smuzhiyun unsigned int irq;
165*4882a593Smuzhiyun unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun domain = irq_domain_add_linear(node, 1, &irq_generic_chip_ops, NULL);
170*4882a593Smuzhiyun if (!domain) {
171*4882a593Smuzhiyun pr_err("Could not register interrupt domain.\n");
172*4882a593Smuzhiyun return -ENOMEM;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun ret = irq_alloc_domain_generic_chips(domain, 1, 2, DRV_NAME,
176*4882a593Smuzhiyun handle_fasteoi_irq, clr, 0,
177*4882a593Smuzhiyun IRQ_GC_INIT_MASK_CACHE);
178*4882a593Smuzhiyun if (ret) {
179*4882a593Smuzhiyun pr_err("Could not allocate generic interrupt chip.\n");
180*4882a593Smuzhiyun goto fail_irqd_remove;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun irq = irq_of_parse_and_map(node, 0);
184*4882a593Smuzhiyun if (irq <= 0) {
185*4882a593Smuzhiyun pr_err("unable to parse irq\n");
186*4882a593Smuzhiyun ret = -EINVAL;
187*4882a593Smuzhiyun goto fail_irqd_remove;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(domain, 0);
191*4882a593Smuzhiyun gc->reg_base = of_io_request_and_map(node, 0, of_node_full_name(node));
192*4882a593Smuzhiyun if (IS_ERR(gc->reg_base)) {
193*4882a593Smuzhiyun pr_err("unable to map resource\n");
194*4882a593Smuzhiyun ret = PTR_ERR(gc->reg_base);
195*4882a593Smuzhiyun goto fail_irqd_remove;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
199*4882a593Smuzhiyun gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
200*4882a593Smuzhiyun gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
201*4882a593Smuzhiyun gc->chip_types[0].chip.irq_eoi = irq_gc_ack_set_bit;
202*4882a593Smuzhiyun gc->chip_types[0].chip.irq_set_type = sunxi_sc_nmi_set_type;
203*4882a593Smuzhiyun gc->chip_types[0].chip.flags = IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED;
204*4882a593Smuzhiyun gc->chip_types[0].regs.ack = reg_offs->pend;
205*4882a593Smuzhiyun gc->chip_types[0].regs.mask = reg_offs->enable;
206*4882a593Smuzhiyun gc->chip_types[0].regs.type = reg_offs->ctrl;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
209*4882a593Smuzhiyun gc->chip_types[1].chip.name = gc->chip_types[0].chip.name;
210*4882a593Smuzhiyun gc->chip_types[1].chip.irq_ack = irq_gc_ack_set_bit;
211*4882a593Smuzhiyun gc->chip_types[1].chip.irq_mask = irq_gc_mask_clr_bit;
212*4882a593Smuzhiyun gc->chip_types[1].chip.irq_unmask = irq_gc_mask_set_bit;
213*4882a593Smuzhiyun gc->chip_types[1].chip.irq_set_type = sunxi_sc_nmi_set_type;
214*4882a593Smuzhiyun gc->chip_types[1].regs.ack = reg_offs->pend;
215*4882a593Smuzhiyun gc->chip_types[1].regs.mask = reg_offs->enable;
216*4882a593Smuzhiyun gc->chip_types[1].regs.type = reg_offs->ctrl;
217*4882a593Smuzhiyun gc->chip_types[1].handler = handle_edge_irq;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Disable any active interrupts */
220*4882a593Smuzhiyun sunxi_sc_nmi_write(gc, reg_offs->enable, 0);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Clear any pending NMI interrupts */
223*4882a593Smuzhiyun sunxi_sc_nmi_write(gc, reg_offs->pend, SUNXI_NMI_IRQ_BIT);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, sunxi_sc_nmi_handle_irq, domain);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun fail_irqd_remove:
230*4882a593Smuzhiyun irq_domain_remove(domain);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
sun6i_r_intc_irq_init(struct device_node * node,struct device_node * parent)235*4882a593Smuzhiyun static int __init sun6i_r_intc_irq_init(struct device_node *node,
236*4882a593Smuzhiyun struct device_node *parent)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return sunxi_sc_nmi_irq_init(node, &sun6i_r_intc_reg_offs);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun IRQCHIP_DECLARE(sun6i_r_intc, "allwinner,sun6i-a31-r-intc",
241*4882a593Smuzhiyun sun6i_r_intc_irq_init);
242*4882a593Smuzhiyun
sun6i_sc_nmi_irq_init(struct device_node * node,struct device_node * parent)243*4882a593Smuzhiyun static int __init sun6i_sc_nmi_irq_init(struct device_node *node,
244*4882a593Smuzhiyun struct device_node *parent)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun return sunxi_sc_nmi_irq_init(node, &sun6i_reg_offs);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun IRQCHIP_DECLARE(sun6i_sc_nmi, "allwinner,sun6i-a31-sc-nmi", sun6i_sc_nmi_irq_init);
249*4882a593Smuzhiyun
sun7i_sc_nmi_irq_init(struct device_node * node,struct device_node * parent)250*4882a593Smuzhiyun static int __init sun7i_sc_nmi_irq_init(struct device_node *node,
251*4882a593Smuzhiyun struct device_node *parent)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun return sunxi_sc_nmi_irq_init(node, &sun7i_reg_offs);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun IRQCHIP_DECLARE(sun7i_sc_nmi, "allwinner,sun7i-a20-sc-nmi", sun7i_sc_nmi_irq_init);
256*4882a593Smuzhiyun
sun9i_nmi_irq_init(struct device_node * node,struct device_node * parent)257*4882a593Smuzhiyun static int __init sun9i_nmi_irq_init(struct device_node *node,
258*4882a593Smuzhiyun struct device_node *parent)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun return sunxi_sc_nmi_irq_init(node, &sun9i_reg_offs);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun IRQCHIP_DECLARE(sun9i_nmi, "allwinner,sun9i-a80-nmi", sun9i_nmi_irq_init);
263