1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Allwinner A1X SoCs IRQ chip driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Maxime Ripard
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on code from
9*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
10*4882a593Smuzhiyun * Benn Huang <benn@allwinnertech.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
13*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
14*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/irq.h>
19*4882a593Smuzhiyun #include <linux/irqchip.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/of_irq.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/exception.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SUN4I_IRQ_VECTOR_REG 0x00
27*4882a593Smuzhiyun #define SUN4I_IRQ_PROTECTION_REG 0x08
28*4882a593Smuzhiyun #define SUN4I_IRQ_NMI_CTRL_REG 0x0c
29*4882a593Smuzhiyun #define SUN4I_IRQ_PENDING_REG(x) (0x10 + 0x4 * x)
30*4882a593Smuzhiyun #define SUN4I_IRQ_FIQ_PENDING_REG(x) (0x20 + 0x4 * x)
31*4882a593Smuzhiyun #define SUN4I_IRQ_ENABLE_REG(data, x) ((data)->enable_reg_offset + 0x4 * x)
32*4882a593Smuzhiyun #define SUN4I_IRQ_MASK_REG(data, x) ((data)->mask_reg_offset + 0x4 * x)
33*4882a593Smuzhiyun #define SUN4I_IRQ_ENABLE_REG_OFFSET 0x40
34*4882a593Smuzhiyun #define SUN4I_IRQ_MASK_REG_OFFSET 0x50
35*4882a593Smuzhiyun #define SUNIV_IRQ_ENABLE_REG_OFFSET 0x20
36*4882a593Smuzhiyun #define SUNIV_IRQ_MASK_REG_OFFSET 0x30
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct sun4i_irq_chip_data {
39*4882a593Smuzhiyun void __iomem *irq_base;
40*4882a593Smuzhiyun struct irq_domain *irq_domain;
41*4882a593Smuzhiyun u32 enable_reg_offset;
42*4882a593Smuzhiyun u32 mask_reg_offset;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct sun4i_irq_chip_data *irq_ic_data;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static void __exception_irq_entry sun4i_handle_irq(struct pt_regs *regs);
48*4882a593Smuzhiyun
sun4i_irq_ack(struct irq_data * irqd)49*4882a593Smuzhiyun static void sun4i_irq_ack(struct irq_data *irqd)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun unsigned int irq = irqd_to_hwirq(irqd);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (irq != 0)
54*4882a593Smuzhiyun return; /* Only IRQ 0 / the ENMI needs to be acked */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun writel(BIT(0), irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(0));
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
sun4i_irq_mask(struct irq_data * irqd)59*4882a593Smuzhiyun static void sun4i_irq_mask(struct irq_data *irqd)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun unsigned int irq = irqd_to_hwirq(irqd);
62*4882a593Smuzhiyun unsigned int irq_off = irq % 32;
63*4882a593Smuzhiyun int reg = irq / 32;
64*4882a593Smuzhiyun u32 val;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun val = readl(irq_ic_data->irq_base +
67*4882a593Smuzhiyun SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg));
68*4882a593Smuzhiyun writel(val & ~(1 << irq_off),
69*4882a593Smuzhiyun irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg));
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
sun4i_irq_unmask(struct irq_data * irqd)72*4882a593Smuzhiyun static void sun4i_irq_unmask(struct irq_data *irqd)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun unsigned int irq = irqd_to_hwirq(irqd);
75*4882a593Smuzhiyun unsigned int irq_off = irq % 32;
76*4882a593Smuzhiyun int reg = irq / 32;
77*4882a593Smuzhiyun u32 val;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun val = readl(irq_ic_data->irq_base +
80*4882a593Smuzhiyun SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg));
81*4882a593Smuzhiyun writel(val | (1 << irq_off),
82*4882a593Smuzhiyun irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg));
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct irq_chip sun4i_irq_chip = {
86*4882a593Smuzhiyun .name = "sun4i_irq",
87*4882a593Smuzhiyun .irq_eoi = sun4i_irq_ack,
88*4882a593Smuzhiyun .irq_mask = sun4i_irq_mask,
89*4882a593Smuzhiyun .irq_unmask = sun4i_irq_unmask,
90*4882a593Smuzhiyun .flags = IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
sun4i_irq_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)93*4882a593Smuzhiyun static int sun4i_irq_map(struct irq_domain *d, unsigned int virq,
94*4882a593Smuzhiyun irq_hw_number_t hw)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &sun4i_irq_chip, handle_fasteoi_irq);
97*4882a593Smuzhiyun irq_set_probe(virq);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct irq_domain_ops sun4i_irq_ops = {
103*4882a593Smuzhiyun .map = sun4i_irq_map,
104*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
sun4i_of_init(struct device_node * node,struct device_node * parent)107*4882a593Smuzhiyun static int __init sun4i_of_init(struct device_node *node,
108*4882a593Smuzhiyun struct device_node *parent)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun irq_ic_data->irq_base = of_iomap(node, 0);
111*4882a593Smuzhiyun if (!irq_ic_data->irq_base)
112*4882a593Smuzhiyun panic("%pOF: unable to map IC registers\n",
113*4882a593Smuzhiyun node);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Disable all interrupts */
116*4882a593Smuzhiyun writel(0, irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, 0));
117*4882a593Smuzhiyun writel(0, irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, 1));
118*4882a593Smuzhiyun writel(0, irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, 2));
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Unmask all the interrupts, ENABLE_REG(x) is used for masking */
121*4882a593Smuzhiyun writel(0, irq_ic_data->irq_base + SUN4I_IRQ_MASK_REG(irq_ic_data, 0));
122*4882a593Smuzhiyun writel(0, irq_ic_data->irq_base + SUN4I_IRQ_MASK_REG(irq_ic_data, 1));
123*4882a593Smuzhiyun writel(0, irq_ic_data->irq_base + SUN4I_IRQ_MASK_REG(irq_ic_data, 2));
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Clear all the pending interrupts */
126*4882a593Smuzhiyun writel(0xffffffff, irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(0));
127*4882a593Smuzhiyun writel(0xffffffff, irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(1));
128*4882a593Smuzhiyun writel(0xffffffff, irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(2));
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Enable protection mode */
131*4882a593Smuzhiyun writel(0x01, irq_ic_data->irq_base + SUN4I_IRQ_PROTECTION_REG);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Configure the external interrupt source type */
134*4882a593Smuzhiyun writel(0x00, irq_ic_data->irq_base + SUN4I_IRQ_NMI_CTRL_REG);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun irq_ic_data->irq_domain = irq_domain_add_linear(node, 3 * 32,
137*4882a593Smuzhiyun &sun4i_irq_ops, NULL);
138*4882a593Smuzhiyun if (!irq_ic_data->irq_domain)
139*4882a593Smuzhiyun panic("%pOF: unable to create IRQ domain\n", node);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun set_handle_irq(sun4i_handle_irq);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
sun4i_ic_of_init(struct device_node * node,struct device_node * parent)146*4882a593Smuzhiyun static int __init sun4i_ic_of_init(struct device_node *node,
147*4882a593Smuzhiyun struct device_node *parent)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL);
150*4882a593Smuzhiyun if (!irq_ic_data) {
151*4882a593Smuzhiyun pr_err("kzalloc failed!\n");
152*4882a593Smuzhiyun return -ENOMEM;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun irq_ic_data->enable_reg_offset = SUN4I_IRQ_ENABLE_REG_OFFSET;
156*4882a593Smuzhiyun irq_ic_data->mask_reg_offset = SUN4I_IRQ_MASK_REG_OFFSET;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return sun4i_of_init(node, parent);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun IRQCHIP_DECLARE(allwinner_sun4i_ic, "allwinner,sun4i-a10-ic", sun4i_ic_of_init);
162*4882a593Smuzhiyun
suniv_ic_of_init(struct device_node * node,struct device_node * parent)163*4882a593Smuzhiyun static int __init suniv_ic_of_init(struct device_node *node,
164*4882a593Smuzhiyun struct device_node *parent)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL);
167*4882a593Smuzhiyun if (!irq_ic_data) {
168*4882a593Smuzhiyun pr_err("kzalloc failed!\n");
169*4882a593Smuzhiyun return -ENOMEM;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun irq_ic_data->enable_reg_offset = SUNIV_IRQ_ENABLE_REG_OFFSET;
173*4882a593Smuzhiyun irq_ic_data->mask_reg_offset = SUNIV_IRQ_MASK_REG_OFFSET;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return sun4i_of_init(node, parent);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun IRQCHIP_DECLARE(allwinner_sunvi_ic, "allwinner,suniv-f1c100s-ic",
179*4882a593Smuzhiyun suniv_ic_of_init);
180*4882a593Smuzhiyun
sun4i_handle_irq(struct pt_regs * regs)181*4882a593Smuzhiyun static void __exception_irq_entry sun4i_handle_irq(struct pt_regs *regs)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun u32 hwirq;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * hwirq == 0 can mean one of 3 things:
187*4882a593Smuzhiyun * 1) no more irqs pending
188*4882a593Smuzhiyun * 2) irq 0 pending
189*4882a593Smuzhiyun * 3) spurious irq
190*4882a593Smuzhiyun * So if we immediately get a reading of 0, check the irq-pending reg
191*4882a593Smuzhiyun * to differentiate between 2 and 3. We only do this once to avoid
192*4882a593Smuzhiyun * the extra check in the common case of 1 hapening after having
193*4882a593Smuzhiyun * read the vector-reg once.
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun hwirq = readl(irq_ic_data->irq_base + SUN4I_IRQ_VECTOR_REG) >> 2;
196*4882a593Smuzhiyun if (hwirq == 0 &&
197*4882a593Smuzhiyun !(readl(irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(0)) &
198*4882a593Smuzhiyun BIT(0)))
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun do {
202*4882a593Smuzhiyun handle_domain_irq(irq_ic_data->irq_domain, hwirq, regs);
203*4882a593Smuzhiyun hwirq = readl(irq_ic_data->irq_base +
204*4882a593Smuzhiyun SUN4I_IRQ_VECTOR_REG) >> 2;
205*4882a593Smuzhiyun } while (hwirq != 0);
206*4882a593Smuzhiyun }
207