1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * interrupt controller support for CSR SiRFprimaII
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/irqchip.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun #include <linux/syscore_ops.h>
16*4882a593Smuzhiyun #include <asm/mach/irq.h>
17*4882a593Smuzhiyun #include <asm/exception.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define SIRFSOC_INT_RISC_MASK0 0x0018
20*4882a593Smuzhiyun #define SIRFSOC_INT_RISC_MASK1 0x001C
21*4882a593Smuzhiyun #define SIRFSOC_INT_RISC_LEVEL0 0x0020
22*4882a593Smuzhiyun #define SIRFSOC_INT_RISC_LEVEL1 0x0024
23*4882a593Smuzhiyun #define SIRFSOC_INIT_IRQ_ID 0x0038
24*4882a593Smuzhiyun #define SIRFSOC_INT_BASE_OFFSET 0x0004
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SIRFSOC_NUM_IRQS 64
27*4882a593Smuzhiyun #define SIRFSOC_NUM_BANKS (SIRFSOC_NUM_IRQS / 32)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct irq_domain *sirfsoc_irqdomain;
30*4882a593Smuzhiyun
sirfsoc_irq_get_regbase(void)31*4882a593Smuzhiyun static void __iomem *sirfsoc_irq_get_regbase(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun return (void __iomem __force *)sirfsoc_irqdomain->host_data;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
sirfsoc_alloc_gc(void __iomem * base)36*4882a593Smuzhiyun static __init void sirfsoc_alloc_gc(void __iomem *base)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
39*4882a593Smuzhiyun unsigned int set = IRQ_LEVEL;
40*4882a593Smuzhiyun struct irq_chip_generic *gc;
41*4882a593Smuzhiyun struct irq_chip_type *ct;
42*4882a593Smuzhiyun int i;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun irq_alloc_domain_generic_chips(sirfsoc_irqdomain, 32, 1, "irq_sirfsoc",
45*4882a593Smuzhiyun handle_level_irq, clr, set,
46*4882a593Smuzhiyun IRQ_GC_INIT_MASK_CACHE);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_NUM_BANKS; i++) {
49*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(sirfsoc_irqdomain, i * 32);
50*4882a593Smuzhiyun gc->reg_base = base + i * SIRFSOC_INT_BASE_OFFSET;
51*4882a593Smuzhiyun ct = gc->chip_types;
52*4882a593Smuzhiyun ct->chip.irq_mask = irq_gc_mask_clr_bit;
53*4882a593Smuzhiyun ct->chip.irq_unmask = irq_gc_mask_set_bit;
54*4882a593Smuzhiyun ct->regs.mask = SIRFSOC_INT_RISC_MASK0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
sirfsoc_handle_irq(struct pt_regs * regs)58*4882a593Smuzhiyun static void __exception_irq_entry sirfsoc_handle_irq(struct pt_regs *regs)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun void __iomem *base = sirfsoc_irq_get_regbase();
61*4882a593Smuzhiyun u32 irqstat;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun irqstat = readl_relaxed(base + SIRFSOC_INIT_IRQ_ID);
64*4882a593Smuzhiyun handle_domain_irq(sirfsoc_irqdomain, irqstat & 0xff, regs);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
sirfsoc_irq_init(struct device_node * np,struct device_node * parent)67*4882a593Smuzhiyun static int __init sirfsoc_irq_init(struct device_node *np,
68*4882a593Smuzhiyun struct device_node *parent)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun void __iomem *base = of_iomap(np, 0);
71*4882a593Smuzhiyun if (!base)
72*4882a593Smuzhiyun panic("unable to map intc cpu registers\n");
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun sirfsoc_irqdomain = irq_domain_add_linear(np, SIRFSOC_NUM_IRQS,
75*4882a593Smuzhiyun &irq_generic_chip_ops, base);
76*4882a593Smuzhiyun sirfsoc_alloc_gc(base);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun writel_relaxed(0, base + SIRFSOC_INT_RISC_LEVEL0);
79*4882a593Smuzhiyun writel_relaxed(0, base + SIRFSOC_INT_RISC_LEVEL1);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun writel_relaxed(0, base + SIRFSOC_INT_RISC_MASK0);
82*4882a593Smuzhiyun writel_relaxed(0, base + SIRFSOC_INT_RISC_MASK1);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun set_handle_irq(sirfsoc_handle_irq);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun IRQCHIP_DECLARE(sirfsoc_intc, "sirf,prima2-intc", sirfsoc_irq_init);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct sirfsoc_irq_status {
91*4882a593Smuzhiyun u32 mask0;
92*4882a593Smuzhiyun u32 mask1;
93*4882a593Smuzhiyun u32 level0;
94*4882a593Smuzhiyun u32 level1;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static struct sirfsoc_irq_status sirfsoc_irq_st;
98*4882a593Smuzhiyun
sirfsoc_irq_suspend(void)99*4882a593Smuzhiyun static int sirfsoc_irq_suspend(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun void __iomem *base = sirfsoc_irq_get_regbase();
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun sirfsoc_irq_st.mask0 = readl_relaxed(base + SIRFSOC_INT_RISC_MASK0);
104*4882a593Smuzhiyun sirfsoc_irq_st.mask1 = readl_relaxed(base + SIRFSOC_INT_RISC_MASK1);
105*4882a593Smuzhiyun sirfsoc_irq_st.level0 = readl_relaxed(base + SIRFSOC_INT_RISC_LEVEL0);
106*4882a593Smuzhiyun sirfsoc_irq_st.level1 = readl_relaxed(base + SIRFSOC_INT_RISC_LEVEL1);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
sirfsoc_irq_resume(void)111*4882a593Smuzhiyun static void sirfsoc_irq_resume(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun void __iomem *base = sirfsoc_irq_get_regbase();
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun writel_relaxed(sirfsoc_irq_st.mask0, base + SIRFSOC_INT_RISC_MASK0);
116*4882a593Smuzhiyun writel_relaxed(sirfsoc_irq_st.mask1, base + SIRFSOC_INT_RISC_MASK1);
117*4882a593Smuzhiyun writel_relaxed(sirfsoc_irq_st.level0, base + SIRFSOC_INT_RISC_LEVEL0);
118*4882a593Smuzhiyun writel_relaxed(sirfsoc_irq_st.level1, base + SIRFSOC_INT_RISC_LEVEL1);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static struct syscore_ops sirfsoc_irq_syscore_ops = {
122*4882a593Smuzhiyun .suspend = sirfsoc_irq_suspend,
123*4882a593Smuzhiyun .resume = sirfsoc_irq_resume,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
sirfsoc_irq_pm_init(void)126*4882a593Smuzhiyun static int __init sirfsoc_irq_pm_init(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun if (!sirfsoc_irqdomain)
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun register_syscore_ops(&sirfsoc_irq_syscore_ops);
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun device_initcall(sirfsoc_irq_pm_init);
135