1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Dmitry Eremin-Solenikov
4*4882a593Smuzhiyun * Copyright (C) 1999-2001 Nicolas Pitre
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Generic IRQ handling for the SA11x0.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/irqdomain.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun #include <linux/irqchip/irq-sa11x0.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <soc/sa1100/pwer.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <asm/exception.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define ICIP 0x00 /* IC IRQ Pending reg. */
22*4882a593Smuzhiyun #define ICMR 0x04 /* IC Mask Reg. */
23*4882a593Smuzhiyun #define ICLR 0x08 /* IC Level Reg. */
24*4882a593Smuzhiyun #define ICCR 0x0C /* IC Control Reg. */
25*4882a593Smuzhiyun #define ICFP 0x10 /* IC FIQ Pending reg. */
26*4882a593Smuzhiyun #define ICPR 0x20 /* IC Pending Reg. */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static void __iomem *iobase;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * We don't need to ACK IRQs on the SA1100 unless they're GPIOs
32*4882a593Smuzhiyun * this is for internal IRQs i.e. from IRQ LCD to RTCAlrm.
33*4882a593Smuzhiyun */
sa1100_mask_irq(struct irq_data * d)34*4882a593Smuzhiyun static void sa1100_mask_irq(struct irq_data *d)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun u32 reg;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun reg = readl_relaxed(iobase + ICMR);
39*4882a593Smuzhiyun reg &= ~BIT(d->hwirq);
40*4882a593Smuzhiyun writel_relaxed(reg, iobase + ICMR);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
sa1100_unmask_irq(struct irq_data * d)43*4882a593Smuzhiyun static void sa1100_unmask_irq(struct irq_data *d)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun u32 reg;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun reg = readl_relaxed(iobase + ICMR);
48*4882a593Smuzhiyun reg |= BIT(d->hwirq);
49*4882a593Smuzhiyun writel_relaxed(reg, iobase + ICMR);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
sa1100_set_wake(struct irq_data * d,unsigned int on)52*4882a593Smuzhiyun static int sa1100_set_wake(struct irq_data *d, unsigned int on)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return sa11x0_sc_set_wake(d->hwirq, on);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct irq_chip sa1100_normal_chip = {
58*4882a593Smuzhiyun .name = "SC",
59*4882a593Smuzhiyun .irq_ack = sa1100_mask_irq,
60*4882a593Smuzhiyun .irq_mask = sa1100_mask_irq,
61*4882a593Smuzhiyun .irq_unmask = sa1100_unmask_irq,
62*4882a593Smuzhiyun .irq_set_wake = sa1100_set_wake,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
sa1100_normal_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)65*4882a593Smuzhiyun static int sa1100_normal_irqdomain_map(struct irq_domain *d,
66*4882a593Smuzhiyun unsigned int irq, irq_hw_number_t hwirq)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &sa1100_normal_chip,
69*4882a593Smuzhiyun handle_level_irq);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct irq_domain_ops sa1100_normal_irqdomain_ops = {
75*4882a593Smuzhiyun .map = sa1100_normal_irqdomain_map,
76*4882a593Smuzhiyun .xlate = irq_domain_xlate_onetwocell,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static struct irq_domain *sa1100_normal_irqdomain;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static struct sa1100irq_state {
82*4882a593Smuzhiyun unsigned int saved;
83*4882a593Smuzhiyun unsigned int icmr;
84*4882a593Smuzhiyun unsigned int iclr;
85*4882a593Smuzhiyun unsigned int iccr;
86*4882a593Smuzhiyun } sa1100irq_state;
87*4882a593Smuzhiyun
sa1100irq_suspend(void)88*4882a593Smuzhiyun static int sa1100irq_suspend(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct sa1100irq_state *st = &sa1100irq_state;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun st->saved = 1;
93*4882a593Smuzhiyun st->icmr = readl_relaxed(iobase + ICMR);
94*4882a593Smuzhiyun st->iclr = readl_relaxed(iobase + ICLR);
95*4882a593Smuzhiyun st->iccr = readl_relaxed(iobase + ICCR);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Disable all GPIO-based interrupts.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun writel_relaxed(st->icmr & 0xfffff000, iobase + ICMR);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
sa1100irq_resume(void)105*4882a593Smuzhiyun static void sa1100irq_resume(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct sa1100irq_state *st = &sa1100irq_state;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (st->saved) {
110*4882a593Smuzhiyun writel_relaxed(st->iccr, iobase + ICCR);
111*4882a593Smuzhiyun writel_relaxed(st->iclr, iobase + ICLR);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel_relaxed(st->icmr, iobase + ICMR);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct syscore_ops sa1100irq_syscore_ops = {
118*4882a593Smuzhiyun .suspend = sa1100irq_suspend,
119*4882a593Smuzhiyun .resume = sa1100irq_resume,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
sa1100irq_init_devicefs(void)122*4882a593Smuzhiyun static int __init sa1100irq_init_devicefs(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun register_syscore_ops(&sa1100irq_syscore_ops);
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun device_initcall(sa1100irq_init_devicefs);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static asmlinkage void __exception_irq_entry
sa1100_handle_irq(struct pt_regs * regs)131*4882a593Smuzhiyun sa1100_handle_irq(struct pt_regs *regs)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun uint32_t icip, icmr, mask;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun do {
136*4882a593Smuzhiyun icip = readl_relaxed(iobase + ICIP);
137*4882a593Smuzhiyun icmr = readl_relaxed(iobase + ICMR);
138*4882a593Smuzhiyun mask = icip & icmr;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (mask == 0)
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun handle_domain_irq(sa1100_normal_irqdomain,
144*4882a593Smuzhiyun ffs(mask) - 1, regs);
145*4882a593Smuzhiyun } while (1);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
sa11x0_init_irq_nodt(int irq_start,resource_size_t io_start)148*4882a593Smuzhiyun void __init sa11x0_init_irq_nodt(int irq_start, resource_size_t io_start)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun iobase = ioremap(io_start, SZ_64K);
151*4882a593Smuzhiyun if (WARN_ON(!iobase))
152*4882a593Smuzhiyun return;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* disable all IRQs */
155*4882a593Smuzhiyun writel_relaxed(0, iobase + ICMR);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* all IRQs are IRQ, not FIQ */
158*4882a593Smuzhiyun writel_relaxed(0, iobase + ICLR);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun * Whatever the doc says, this has to be set for the wait-on-irq
162*4882a593Smuzhiyun * instruction to work... on a SA1100 rev 9 at least.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun writel_relaxed(1, iobase + ICCR);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun sa1100_normal_irqdomain = irq_domain_add_simple(NULL,
167*4882a593Smuzhiyun 32, irq_start,
168*4882a593Smuzhiyun &sa1100_normal_irqdomain_ops, NULL);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun set_handle_irq(sa1100_handle_irq);
171*4882a593Smuzhiyun }
172