xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-renesas-rza1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas RZ/A1 IRQC Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 Glider bvba
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/irqdomain.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/interrupt-controller/arm-gic.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define IRQC_NUM_IRQ		8
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define ICR0			0	/* Interrupt Control Register 0 */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define ICR0_NMIL		BIT(15)	/* NMI Input Level (0=low, 1=high) */
26*4882a593Smuzhiyun #define ICR0_NMIE		BIT(8)	/* Edge Select (0=falling, 1=rising) */
27*4882a593Smuzhiyun #define ICR0_NMIF		BIT(1)	/* NMI Interrupt Request */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define ICR1			2	/* Interrupt Control Register 1 */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define ICR1_IRQS(n, sense)	((sense) << ((n) * 2))	/* IRQ Sense Select */
32*4882a593Smuzhiyun #define ICR1_IRQS_LEVEL_LOW	0
33*4882a593Smuzhiyun #define ICR1_IRQS_EDGE_FALLING	1
34*4882a593Smuzhiyun #define ICR1_IRQS_EDGE_RISING	2
35*4882a593Smuzhiyun #define ICR1_IRQS_EDGE_BOTH	3
36*4882a593Smuzhiyun #define ICR1_IRQS_MASK(n)	ICR1_IRQS((n), 3)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define IRQRR			4	/* IRQ Interrupt Request Register */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct rza1_irqc_priv {
42*4882a593Smuzhiyun 	struct device *dev;
43*4882a593Smuzhiyun 	void __iomem *base;
44*4882a593Smuzhiyun 	struct irq_chip chip;
45*4882a593Smuzhiyun 	struct irq_domain *irq_domain;
46*4882a593Smuzhiyun 	struct of_phandle_args map[IRQC_NUM_IRQ];
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
irq_data_to_priv(struct irq_data * data)49*4882a593Smuzhiyun static struct rza1_irqc_priv *irq_data_to_priv(struct irq_data *data)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	return data->domain->host_data;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
rza1_irqc_eoi(struct irq_data * d)54*4882a593Smuzhiyun static void rza1_irqc_eoi(struct irq_data *d)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct rza1_irqc_priv *priv = irq_data_to_priv(d);
57*4882a593Smuzhiyun 	u16 bit = BIT(irqd_to_hwirq(d));
58*4882a593Smuzhiyun 	u16 tmp;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	tmp = readw_relaxed(priv->base + IRQRR);
61*4882a593Smuzhiyun 	if (tmp & bit)
62*4882a593Smuzhiyun 		writew_relaxed(GENMASK(IRQC_NUM_IRQ - 1, 0) & ~bit,
63*4882a593Smuzhiyun 			       priv->base + IRQRR);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	irq_chip_eoi_parent(d);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
rza1_irqc_set_type(struct irq_data * d,unsigned int type)68*4882a593Smuzhiyun static int rza1_irqc_set_type(struct irq_data *d, unsigned int type)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct rza1_irqc_priv *priv = irq_data_to_priv(d);
71*4882a593Smuzhiyun 	unsigned int hw_irq = irqd_to_hwirq(d);
72*4882a593Smuzhiyun 	u16 sense, tmp;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	switch (type & IRQ_TYPE_SENSE_MASK) {
75*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
76*4882a593Smuzhiyun 		sense = ICR1_IRQS_LEVEL_LOW;
77*4882a593Smuzhiyun 		break;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
80*4882a593Smuzhiyun 		sense = ICR1_IRQS_EDGE_FALLING;
81*4882a593Smuzhiyun 		break;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
84*4882a593Smuzhiyun 		sense = ICR1_IRQS_EDGE_RISING;
85*4882a593Smuzhiyun 		break;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
88*4882a593Smuzhiyun 		sense = ICR1_IRQS_EDGE_BOTH;
89*4882a593Smuzhiyun 		break;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	default:
92*4882a593Smuzhiyun 		return -EINVAL;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	tmp = readw_relaxed(priv->base + ICR1);
96*4882a593Smuzhiyun 	tmp &= ~ICR1_IRQS_MASK(hw_irq);
97*4882a593Smuzhiyun 	tmp |= ICR1_IRQS(hw_irq, sense);
98*4882a593Smuzhiyun 	writew_relaxed(tmp, priv->base + ICR1);
99*4882a593Smuzhiyun 	return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
rza1_irqc_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)102*4882a593Smuzhiyun static int rza1_irqc_alloc(struct irq_domain *domain, unsigned int virq,
103*4882a593Smuzhiyun 			   unsigned int nr_irqs, void *arg)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct rza1_irqc_priv *priv = domain->host_data;
106*4882a593Smuzhiyun 	struct irq_fwspec *fwspec = arg;
107*4882a593Smuzhiyun 	unsigned int hwirq = fwspec->param[0];
108*4882a593Smuzhiyun 	struct irq_fwspec spec;
109*4882a593Smuzhiyun 	unsigned int i;
110*4882a593Smuzhiyun 	int ret;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq, &priv->chip,
113*4882a593Smuzhiyun 					    priv);
114*4882a593Smuzhiyun 	if (ret)
115*4882a593Smuzhiyun 		return ret;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	spec.fwnode = &priv->dev->of_node->fwnode;
118*4882a593Smuzhiyun 	spec.param_count = priv->map[hwirq].args_count;
119*4882a593Smuzhiyun 	for (i = 0; i < spec.param_count; i++)
120*4882a593Smuzhiyun 		spec.param[i] = priv->map[hwirq].args[i];
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, &spec);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
rza1_irqc_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)125*4882a593Smuzhiyun static int rza1_irqc_translate(struct irq_domain *domain,
126*4882a593Smuzhiyun 			       struct irq_fwspec *fwspec, unsigned long *hwirq,
127*4882a593Smuzhiyun 			       unsigned int *type)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	if (fwspec->param_count != 2 || fwspec->param[0] >= IRQC_NUM_IRQ)
130*4882a593Smuzhiyun 		return -EINVAL;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	*hwirq = fwspec->param[0];
133*4882a593Smuzhiyun 	*type = fwspec->param[1];
134*4882a593Smuzhiyun 	return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static const struct irq_domain_ops rza1_irqc_domain_ops = {
138*4882a593Smuzhiyun 	.alloc = rza1_irqc_alloc,
139*4882a593Smuzhiyun 	.translate = rza1_irqc_translate,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
rza1_irqc_parse_map(struct rza1_irqc_priv * priv,struct device_node * gic_node)142*4882a593Smuzhiyun static int rza1_irqc_parse_map(struct rza1_irqc_priv *priv,
143*4882a593Smuzhiyun 			       struct device_node *gic_node)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	unsigned int imaplen, i, j, ret;
146*4882a593Smuzhiyun 	struct device *dev = priv->dev;
147*4882a593Smuzhiyun 	struct device_node *ipar;
148*4882a593Smuzhiyun 	const __be32 *imap;
149*4882a593Smuzhiyun 	u32 intsize;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	imap = of_get_property(dev->of_node, "interrupt-map", &imaplen);
152*4882a593Smuzhiyun 	if (!imap)
153*4882a593Smuzhiyun 		return -EINVAL;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	for (i = 0; i < IRQC_NUM_IRQ; i++) {
156*4882a593Smuzhiyun 		if (imaplen < 3)
157*4882a593Smuzhiyun 			return -EINVAL;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		/* Check interrupt number, ignore sense */
160*4882a593Smuzhiyun 		if (be32_to_cpup(imap) != i)
161*4882a593Smuzhiyun 			return -EINVAL;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		ipar = of_find_node_by_phandle(be32_to_cpup(imap + 2));
164*4882a593Smuzhiyun 		if (ipar != gic_node) {
165*4882a593Smuzhiyun 			of_node_put(ipar);
166*4882a593Smuzhiyun 			return -EINVAL;
167*4882a593Smuzhiyun 		}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		imap += 3;
170*4882a593Smuzhiyun 		imaplen -= 3;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		ret = of_property_read_u32(ipar, "#interrupt-cells", &intsize);
173*4882a593Smuzhiyun 		of_node_put(ipar);
174*4882a593Smuzhiyun 		if (ret)
175*4882a593Smuzhiyun 			return ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		if (imaplen < intsize)
178*4882a593Smuzhiyun 			return -EINVAL;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		priv->map[i].args_count = intsize;
181*4882a593Smuzhiyun 		for (j = 0; j < intsize; j++)
182*4882a593Smuzhiyun 			priv->map[i].args[j] = be32_to_cpup(imap++);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		imaplen -= intsize;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
rza1_irqc_probe(struct platform_device * pdev)190*4882a593Smuzhiyun static int rza1_irqc_probe(struct platform_device *pdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
193*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
194*4882a593Smuzhiyun 	struct irq_domain *parent = NULL;
195*4882a593Smuzhiyun 	struct device_node *gic_node;
196*4882a593Smuzhiyun 	struct rza1_irqc_priv *priv;
197*4882a593Smuzhiyun 	int ret;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
200*4882a593Smuzhiyun 	if (!priv)
201*4882a593Smuzhiyun 		return -ENOMEM;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
204*4882a593Smuzhiyun 	priv->dev = dev;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
207*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
208*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	gic_node = of_irq_find_parent(np);
211*4882a593Smuzhiyun 	if (gic_node)
212*4882a593Smuzhiyun 		parent = irq_find_host(gic_node);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (!parent) {
215*4882a593Smuzhiyun 		dev_err(dev, "cannot find parent domain\n");
216*4882a593Smuzhiyun 		ret = -ENODEV;
217*4882a593Smuzhiyun 		goto out_put_node;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = rza1_irqc_parse_map(priv, gic_node);
221*4882a593Smuzhiyun 	if (ret) {
222*4882a593Smuzhiyun 		dev_err(dev, "cannot parse %s: %d\n", "interrupt-map", ret);
223*4882a593Smuzhiyun 		goto out_put_node;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	priv->chip.name = "rza1-irqc",
227*4882a593Smuzhiyun 	priv->chip.irq_mask = irq_chip_mask_parent,
228*4882a593Smuzhiyun 	priv->chip.irq_unmask = irq_chip_unmask_parent,
229*4882a593Smuzhiyun 	priv->chip.irq_eoi = rza1_irqc_eoi,
230*4882a593Smuzhiyun 	priv->chip.irq_retrigger = irq_chip_retrigger_hierarchy,
231*4882a593Smuzhiyun 	priv->chip.irq_set_type = rza1_irqc_set_type,
232*4882a593Smuzhiyun 	priv->chip.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	priv->irq_domain = irq_domain_add_hierarchy(parent, 0, IRQC_NUM_IRQ,
235*4882a593Smuzhiyun 						    np, &rza1_irqc_domain_ops,
236*4882a593Smuzhiyun 						    priv);
237*4882a593Smuzhiyun 	if (!priv->irq_domain) {
238*4882a593Smuzhiyun 		dev_err(dev, "cannot initialize irq domain\n");
239*4882a593Smuzhiyun 		ret = -ENOMEM;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun out_put_node:
243*4882a593Smuzhiyun 	of_node_put(gic_node);
244*4882a593Smuzhiyun 	return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
rza1_irqc_remove(struct platform_device * pdev)247*4882a593Smuzhiyun static int rza1_irqc_remove(struct platform_device *pdev)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct rza1_irqc_priv *priv = platform_get_drvdata(pdev);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	irq_domain_remove(priv->irq_domain);
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const struct of_device_id rza1_irqc_dt_ids[] = {
256*4882a593Smuzhiyun 	{ .compatible = "renesas,rza1-irqc" },
257*4882a593Smuzhiyun 	{},
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rza1_irqc_dt_ids);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static struct platform_driver rza1_irqc_device_driver = {
262*4882a593Smuzhiyun 	.probe		= rza1_irqc_probe,
263*4882a593Smuzhiyun 	.remove		= rza1_irqc_remove,
264*4882a593Smuzhiyun 	.driver		= {
265*4882a593Smuzhiyun 		.name	= "renesas_rza1_irqc",
266*4882a593Smuzhiyun 		.of_match_table	= rza1_irqc_dt_ids,
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
rza1_irqc_init(void)270*4882a593Smuzhiyun static int __init rza1_irqc_init(void)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	return platform_driver_register(&rza1_irqc_device_driver);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun postcore_initcall(rza1_irqc_init);
275*4882a593Smuzhiyun 
rza1_irqc_exit(void)276*4882a593Smuzhiyun static void __exit rza1_irqc_exit(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	platform_driver_unregister(&rza1_irqc_device_driver);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun module_exit(rza1_irqc_exit);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun MODULE_AUTHOR("Geert Uytterhoeven <geert+renesas@glider.be>");
283*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RZ/A1 IRQC Driver");
284*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
285