xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-renesas-intc-irqpin.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas INTC External IRQ Pin Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2013 Magnus Damm
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/ioport.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define INTC_IRQPIN_MAX 8 /* maximum 8 interrupts per driver instance */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define INTC_IRQPIN_REG_SENSE 0 /* ICRn */
26*4882a593Smuzhiyun #define INTC_IRQPIN_REG_PRIO 1 /* INTPRInn */
27*4882a593Smuzhiyun #define INTC_IRQPIN_REG_SOURCE 2 /* INTREQnn */
28*4882a593Smuzhiyun #define INTC_IRQPIN_REG_MASK 3 /* INTMSKnn */
29*4882a593Smuzhiyun #define INTC_IRQPIN_REG_CLEAR 4 /* INTMSKCLRnn */
30*4882a593Smuzhiyun #define INTC_IRQPIN_REG_NR_MANDATORY 5
31*4882a593Smuzhiyun #define INTC_IRQPIN_REG_IRLM 5 /* ICR0 with IRLM bit (optional) */
32*4882a593Smuzhiyun #define INTC_IRQPIN_REG_NR 6
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* INTC external IRQ PIN hardware register access:
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * SENSE is read-write 32-bit with 2-bits or 4-bits per IRQ (*)
37*4882a593Smuzhiyun  * PRIO is read-write 32-bit with 4-bits per IRQ (**)
38*4882a593Smuzhiyun  * SOURCE is read-only 32-bit or 8-bit with 1-bit per IRQ (***)
39*4882a593Smuzhiyun  * MASK is write-only 32-bit or 8-bit with 1-bit per IRQ (***)
40*4882a593Smuzhiyun  * CLEAR is write-only 32-bit or 8-bit with 1-bit per IRQ (***)
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * (*) May be accessed by more than one driver instance - lock needed
43*4882a593Smuzhiyun  * (**) Read-modify-write access by one driver instance - lock needed
44*4882a593Smuzhiyun  * (***) Accessed by one driver instance only - no locking needed
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct intc_irqpin_iomem {
48*4882a593Smuzhiyun 	void __iomem *iomem;
49*4882a593Smuzhiyun 	unsigned long (*read)(void __iomem *iomem);
50*4882a593Smuzhiyun 	void (*write)(void __iomem *iomem, unsigned long data);
51*4882a593Smuzhiyun 	int width;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct intc_irqpin_irq {
55*4882a593Smuzhiyun 	int hw_irq;
56*4882a593Smuzhiyun 	int requested_irq;
57*4882a593Smuzhiyun 	int domain_irq;
58*4882a593Smuzhiyun 	struct intc_irqpin_priv *p;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct intc_irqpin_priv {
62*4882a593Smuzhiyun 	struct intc_irqpin_iomem iomem[INTC_IRQPIN_REG_NR];
63*4882a593Smuzhiyun 	struct intc_irqpin_irq irq[INTC_IRQPIN_MAX];
64*4882a593Smuzhiyun 	unsigned int sense_bitfield_width;
65*4882a593Smuzhiyun 	struct platform_device *pdev;
66*4882a593Smuzhiyun 	struct irq_chip irq_chip;
67*4882a593Smuzhiyun 	struct irq_domain *irq_domain;
68*4882a593Smuzhiyun 	atomic_t wakeup_path;
69*4882a593Smuzhiyun 	unsigned shared_irqs:1;
70*4882a593Smuzhiyun 	u8 shared_irq_mask;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct intc_irqpin_config {
74*4882a593Smuzhiyun 	int irlm_bit;		/* -1 if non-existent */
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
intc_irqpin_read32(void __iomem * iomem)77*4882a593Smuzhiyun static unsigned long intc_irqpin_read32(void __iomem *iomem)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	return ioread32(iomem);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
intc_irqpin_read8(void __iomem * iomem)82*4882a593Smuzhiyun static unsigned long intc_irqpin_read8(void __iomem *iomem)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	return ioread8(iomem);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
intc_irqpin_write32(void __iomem * iomem,unsigned long data)87*4882a593Smuzhiyun static void intc_irqpin_write32(void __iomem *iomem, unsigned long data)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	iowrite32(data, iomem);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
intc_irqpin_write8(void __iomem * iomem,unsigned long data)92*4882a593Smuzhiyun static void intc_irqpin_write8(void __iomem *iomem, unsigned long data)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	iowrite8(data, iomem);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
intc_irqpin_read(struct intc_irqpin_priv * p,int reg)97*4882a593Smuzhiyun static inline unsigned long intc_irqpin_read(struct intc_irqpin_priv *p,
98*4882a593Smuzhiyun 					     int reg)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct intc_irqpin_iomem *i = &p->iomem[reg];
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return i->read(i->iomem);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
intc_irqpin_write(struct intc_irqpin_priv * p,int reg,unsigned long data)105*4882a593Smuzhiyun static inline void intc_irqpin_write(struct intc_irqpin_priv *p,
106*4882a593Smuzhiyun 				     int reg, unsigned long data)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct intc_irqpin_iomem *i = &p->iomem[reg];
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	i->write(i->iomem, data);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
intc_irqpin_hwirq_mask(struct intc_irqpin_priv * p,int reg,int hw_irq)113*4882a593Smuzhiyun static inline unsigned long intc_irqpin_hwirq_mask(struct intc_irqpin_priv *p,
114*4882a593Smuzhiyun 						   int reg, int hw_irq)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	return BIT((p->iomem[reg].width - 1) - hw_irq);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
intc_irqpin_irq_write_hwirq(struct intc_irqpin_priv * p,int reg,int hw_irq)119*4882a593Smuzhiyun static inline void intc_irqpin_irq_write_hwirq(struct intc_irqpin_priv *p,
120*4882a593Smuzhiyun 					       int reg, int hw_irq)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	intc_irqpin_write(p, reg, intc_irqpin_hwirq_mask(p, reg, hw_irq));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(intc_irqpin_lock); /* only used by slow path */
126*4882a593Smuzhiyun 
intc_irqpin_read_modify_write(struct intc_irqpin_priv * p,int reg,int shift,int width,int value)127*4882a593Smuzhiyun static void intc_irqpin_read_modify_write(struct intc_irqpin_priv *p,
128*4882a593Smuzhiyun 					  int reg, int shift,
129*4882a593Smuzhiyun 					  int width, int value)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	unsigned long flags;
132*4882a593Smuzhiyun 	unsigned long tmp;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&intc_irqpin_lock, flags);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	tmp = intc_irqpin_read(p, reg);
137*4882a593Smuzhiyun 	tmp &= ~(((1 << width) - 1) << shift);
138*4882a593Smuzhiyun 	tmp |= value << shift;
139*4882a593Smuzhiyun 	intc_irqpin_write(p, reg, tmp);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&intc_irqpin_lock, flags);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
intc_irqpin_mask_unmask_prio(struct intc_irqpin_priv * p,int irq,int do_mask)144*4882a593Smuzhiyun static void intc_irqpin_mask_unmask_prio(struct intc_irqpin_priv *p,
145*4882a593Smuzhiyun 					 int irq, int do_mask)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	/* The PRIO register is assumed to be 32-bit with fixed 4-bit fields. */
148*4882a593Smuzhiyun 	int bitfield_width = 4;
149*4882a593Smuzhiyun 	int shift = 32 - (irq + 1) * bitfield_width;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_PRIO,
152*4882a593Smuzhiyun 				      shift, bitfield_width,
153*4882a593Smuzhiyun 				      do_mask ? 0 : (1 << bitfield_width) - 1);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
intc_irqpin_set_sense(struct intc_irqpin_priv * p,int irq,int value)156*4882a593Smuzhiyun static int intc_irqpin_set_sense(struct intc_irqpin_priv *p, int irq, int value)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	/* The SENSE register is assumed to be 32-bit. */
159*4882a593Smuzhiyun 	int bitfield_width = p->sense_bitfield_width;
160*4882a593Smuzhiyun 	int shift = 32 - (irq + 1) * bitfield_width;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	dev_dbg(&p->pdev->dev, "sense irq = %d, mode = %d\n", irq, value);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (value >= (1 << bitfield_width))
165*4882a593Smuzhiyun 		return -EINVAL;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_SENSE, shift,
168*4882a593Smuzhiyun 				      bitfield_width, value);
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
intc_irqpin_dbg(struct intc_irqpin_irq * i,char * str)172*4882a593Smuzhiyun static void intc_irqpin_dbg(struct intc_irqpin_irq *i, char *str)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n",
175*4882a593Smuzhiyun 		str, i->requested_irq, i->hw_irq, i->domain_irq);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
intc_irqpin_irq_enable(struct irq_data * d)178*4882a593Smuzhiyun static void intc_irqpin_irq_enable(struct irq_data *d)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
181*4882a593Smuzhiyun 	int hw_irq = irqd_to_hwirq(d);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	intc_irqpin_dbg(&p->irq[hw_irq], "enable");
184*4882a593Smuzhiyun 	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
intc_irqpin_irq_disable(struct irq_data * d)187*4882a593Smuzhiyun static void intc_irqpin_irq_disable(struct irq_data *d)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
190*4882a593Smuzhiyun 	int hw_irq = irqd_to_hwirq(d);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	intc_irqpin_dbg(&p->irq[hw_irq], "disable");
193*4882a593Smuzhiyun 	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
intc_irqpin_shared_irq_enable(struct irq_data * d)196*4882a593Smuzhiyun static void intc_irqpin_shared_irq_enable(struct irq_data *d)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
199*4882a593Smuzhiyun 	int hw_irq = irqd_to_hwirq(d);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	intc_irqpin_dbg(&p->irq[hw_irq], "shared enable");
202*4882a593Smuzhiyun 	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	p->shared_irq_mask &= ~BIT(hw_irq);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
intc_irqpin_shared_irq_disable(struct irq_data * d)207*4882a593Smuzhiyun static void intc_irqpin_shared_irq_disable(struct irq_data *d)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
210*4882a593Smuzhiyun 	int hw_irq = irqd_to_hwirq(d);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	intc_irqpin_dbg(&p->irq[hw_irq], "shared disable");
213*4882a593Smuzhiyun 	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	p->shared_irq_mask |= BIT(hw_irq);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
intc_irqpin_irq_enable_force(struct irq_data * d)218*4882a593Smuzhiyun static void intc_irqpin_irq_enable_force(struct irq_data *d)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
221*4882a593Smuzhiyun 	int irq = p->irq[irqd_to_hwirq(d)].requested_irq;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	intc_irqpin_irq_enable(d);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* enable interrupt through parent interrupt controller,
226*4882a593Smuzhiyun 	 * assumes non-shared interrupt with 1:1 mapping
227*4882a593Smuzhiyun 	 * needed for busted IRQs on some SoCs like sh73a0
228*4882a593Smuzhiyun 	 */
229*4882a593Smuzhiyun 	irq_get_chip(irq)->irq_unmask(irq_get_irq_data(irq));
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
intc_irqpin_irq_disable_force(struct irq_data * d)232*4882a593Smuzhiyun static void intc_irqpin_irq_disable_force(struct irq_data *d)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
235*4882a593Smuzhiyun 	int irq = p->irq[irqd_to_hwirq(d)].requested_irq;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* disable interrupt through parent interrupt controller,
238*4882a593Smuzhiyun 	 * assumes non-shared interrupt with 1:1 mapping
239*4882a593Smuzhiyun 	 * needed for busted IRQs on some SoCs like sh73a0
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	irq_get_chip(irq)->irq_mask(irq_get_irq_data(irq));
242*4882a593Smuzhiyun 	intc_irqpin_irq_disable(d);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define INTC_IRQ_SENSE_VALID 0x10
246*4882a593Smuzhiyun #define INTC_IRQ_SENSE(x) (x + INTC_IRQ_SENSE_VALID)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static unsigned char intc_irqpin_sense[IRQ_TYPE_SENSE_MASK + 1] = {
249*4882a593Smuzhiyun 	[IRQ_TYPE_EDGE_FALLING] = INTC_IRQ_SENSE(0x00),
250*4882a593Smuzhiyun 	[IRQ_TYPE_EDGE_RISING] = INTC_IRQ_SENSE(0x01),
251*4882a593Smuzhiyun 	[IRQ_TYPE_LEVEL_LOW] = INTC_IRQ_SENSE(0x02),
252*4882a593Smuzhiyun 	[IRQ_TYPE_LEVEL_HIGH] = INTC_IRQ_SENSE(0x03),
253*4882a593Smuzhiyun 	[IRQ_TYPE_EDGE_BOTH] = INTC_IRQ_SENSE(0x04),
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
intc_irqpin_irq_set_type(struct irq_data * d,unsigned int type)256*4882a593Smuzhiyun static int intc_irqpin_irq_set_type(struct irq_data *d, unsigned int type)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	unsigned char value = intc_irqpin_sense[type & IRQ_TYPE_SENSE_MASK];
259*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (!(value & INTC_IRQ_SENSE_VALID))
262*4882a593Smuzhiyun 		return -EINVAL;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return intc_irqpin_set_sense(p, irqd_to_hwirq(d),
265*4882a593Smuzhiyun 				     value ^ INTC_IRQ_SENSE_VALID);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
intc_irqpin_irq_set_wake(struct irq_data * d,unsigned int on)268*4882a593Smuzhiyun static int intc_irqpin_irq_set_wake(struct irq_data *d, unsigned int on)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
271*4882a593Smuzhiyun 	int hw_irq = irqd_to_hwirq(d);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	irq_set_irq_wake(p->irq[hw_irq].requested_irq, on);
274*4882a593Smuzhiyun 	if (on)
275*4882a593Smuzhiyun 		atomic_inc(&p->wakeup_path);
276*4882a593Smuzhiyun 	else
277*4882a593Smuzhiyun 		atomic_dec(&p->wakeup_path);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
intc_irqpin_irq_handler(int irq,void * dev_id)282*4882a593Smuzhiyun static irqreturn_t intc_irqpin_irq_handler(int irq, void *dev_id)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct intc_irqpin_irq *i = dev_id;
285*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = i->p;
286*4882a593Smuzhiyun 	unsigned long bit;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	intc_irqpin_dbg(i, "demux1");
289*4882a593Smuzhiyun 	bit = intc_irqpin_hwirq_mask(p, INTC_IRQPIN_REG_SOURCE, i->hw_irq);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE) & bit) {
292*4882a593Smuzhiyun 		intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, ~bit);
293*4882a593Smuzhiyun 		intc_irqpin_dbg(i, "demux2");
294*4882a593Smuzhiyun 		generic_handle_irq(i->domain_irq);
295*4882a593Smuzhiyun 		return IRQ_HANDLED;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 	return IRQ_NONE;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
intc_irqpin_shared_irq_handler(int irq,void * dev_id)300*4882a593Smuzhiyun static irqreturn_t intc_irqpin_shared_irq_handler(int irq, void *dev_id)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = dev_id;
303*4882a593Smuzhiyun 	unsigned int reg_source = intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE);
304*4882a593Smuzhiyun 	irqreturn_t status = IRQ_NONE;
305*4882a593Smuzhiyun 	int k;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	for (k = 0; k < 8; k++) {
308*4882a593Smuzhiyun 		if (reg_source & BIT(7 - k)) {
309*4882a593Smuzhiyun 			if (BIT(k) & p->shared_irq_mask)
310*4882a593Smuzhiyun 				continue;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 			status |= intc_irqpin_irq_handler(irq, &p->irq[k]);
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return status;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun  * This lock class tells lockdep that INTC External IRQ Pin irqs are in a
321*4882a593Smuzhiyun  * different category than their parents, so it won't report false recursion.
322*4882a593Smuzhiyun  */
323*4882a593Smuzhiyun static struct lock_class_key intc_irqpin_irq_lock_class;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /* And this is for the request mutex */
326*4882a593Smuzhiyun static struct lock_class_key intc_irqpin_irq_request_class;
327*4882a593Smuzhiyun 
intc_irqpin_irq_domain_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)328*4882a593Smuzhiyun static int intc_irqpin_irq_domain_map(struct irq_domain *h, unsigned int virq,
329*4882a593Smuzhiyun 				      irq_hw_number_t hw)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = h->host_data;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	p->irq[hw].domain_irq = virq;
334*4882a593Smuzhiyun 	p->irq[hw].hw_irq = hw;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	intc_irqpin_dbg(&p->irq[hw], "map");
337*4882a593Smuzhiyun 	irq_set_chip_data(virq, h->host_data);
338*4882a593Smuzhiyun 	irq_set_lockdep_class(virq, &intc_irqpin_irq_lock_class,
339*4882a593Smuzhiyun 			      &intc_irqpin_irq_request_class);
340*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq);
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static const struct irq_domain_ops intc_irqpin_irq_domain_ops = {
345*4882a593Smuzhiyun 	.map	= intc_irqpin_irq_domain_map,
346*4882a593Smuzhiyun 	.xlate  = irq_domain_xlate_twocell,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const struct intc_irqpin_config intc_irqpin_irlm_r8a777x = {
350*4882a593Smuzhiyun 	.irlm_bit = 23, /* ICR0.IRLM0 */
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct intc_irqpin_config intc_irqpin_rmobile = {
354*4882a593Smuzhiyun 	.irlm_bit = -1,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct of_device_id intc_irqpin_dt_ids[] = {
358*4882a593Smuzhiyun 	{ .compatible = "renesas,intc-irqpin", },
359*4882a593Smuzhiyun 	{ .compatible = "renesas,intc-irqpin-r8a7778",
360*4882a593Smuzhiyun 	  .data = &intc_irqpin_irlm_r8a777x },
361*4882a593Smuzhiyun 	{ .compatible = "renesas,intc-irqpin-r8a7779",
362*4882a593Smuzhiyun 	  .data = &intc_irqpin_irlm_r8a777x },
363*4882a593Smuzhiyun 	{ .compatible = "renesas,intc-irqpin-r8a7740",
364*4882a593Smuzhiyun 	  .data = &intc_irqpin_rmobile },
365*4882a593Smuzhiyun 	{ .compatible = "renesas,intc-irqpin-sh73a0",
366*4882a593Smuzhiyun 	  .data = &intc_irqpin_rmobile },
367*4882a593Smuzhiyun 	{},
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, intc_irqpin_dt_ids);
370*4882a593Smuzhiyun 
intc_irqpin_probe(struct platform_device * pdev)371*4882a593Smuzhiyun static int intc_irqpin_probe(struct platform_device *pdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	const struct intc_irqpin_config *config;
374*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
375*4882a593Smuzhiyun 	struct intc_irqpin_priv *p;
376*4882a593Smuzhiyun 	struct intc_irqpin_iomem *i;
377*4882a593Smuzhiyun 	struct resource *io[INTC_IRQPIN_REG_NR];
378*4882a593Smuzhiyun 	struct resource *irq;
379*4882a593Smuzhiyun 	struct irq_chip *irq_chip;
380*4882a593Smuzhiyun 	void (*enable_fn)(struct irq_data *d);
381*4882a593Smuzhiyun 	void (*disable_fn)(struct irq_data *d);
382*4882a593Smuzhiyun 	const char *name = dev_name(dev);
383*4882a593Smuzhiyun 	bool control_parent;
384*4882a593Smuzhiyun 	unsigned int nirqs;
385*4882a593Smuzhiyun 	int ref_irq;
386*4882a593Smuzhiyun 	int ret;
387*4882a593Smuzhiyun 	int k;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
390*4882a593Smuzhiyun 	if (!p)
391*4882a593Smuzhiyun 		return -ENOMEM;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* deal with driver instance configuration */
394*4882a593Smuzhiyun 	of_property_read_u32(dev->of_node, "sense-bitfield-width",
395*4882a593Smuzhiyun 			     &p->sense_bitfield_width);
396*4882a593Smuzhiyun 	control_parent = of_property_read_bool(dev->of_node, "control-parent");
397*4882a593Smuzhiyun 	if (!p->sense_bitfield_width)
398*4882a593Smuzhiyun 		p->sense_bitfield_width = 4; /* default to 4 bits */
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	p->pdev = pdev;
401*4882a593Smuzhiyun 	platform_set_drvdata(pdev, p);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	config = of_device_get_match_data(dev);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	pm_runtime_enable(dev);
406*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* get hold of register banks */
409*4882a593Smuzhiyun 	memset(io, 0, sizeof(io));
410*4882a593Smuzhiyun 	for (k = 0; k < INTC_IRQPIN_REG_NR; k++) {
411*4882a593Smuzhiyun 		io[k] = platform_get_resource(pdev, IORESOURCE_MEM, k);
412*4882a593Smuzhiyun 		if (!io[k] && k < INTC_IRQPIN_REG_NR_MANDATORY) {
413*4882a593Smuzhiyun 			dev_err(dev, "not enough IOMEM resources\n");
414*4882a593Smuzhiyun 			ret = -EINVAL;
415*4882a593Smuzhiyun 			goto err0;
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* allow any number of IRQs between 1 and INTC_IRQPIN_MAX */
420*4882a593Smuzhiyun 	for (k = 0; k < INTC_IRQPIN_MAX; k++) {
421*4882a593Smuzhiyun 		irq = platform_get_resource(pdev, IORESOURCE_IRQ, k);
422*4882a593Smuzhiyun 		if (!irq)
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		p->irq[k].p = p;
426*4882a593Smuzhiyun 		p->irq[k].requested_irq = irq->start;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	nirqs = k;
430*4882a593Smuzhiyun 	if (nirqs < 1) {
431*4882a593Smuzhiyun 		dev_err(dev, "not enough IRQ resources\n");
432*4882a593Smuzhiyun 		ret = -EINVAL;
433*4882a593Smuzhiyun 		goto err0;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* ioremap IOMEM and setup read/write callbacks */
437*4882a593Smuzhiyun 	for (k = 0; k < INTC_IRQPIN_REG_NR; k++) {
438*4882a593Smuzhiyun 		i = &p->iomem[k];
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		/* handle optional registers */
441*4882a593Smuzhiyun 		if (!io[k])
442*4882a593Smuzhiyun 			continue;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		switch (resource_size(io[k])) {
445*4882a593Smuzhiyun 		case 1:
446*4882a593Smuzhiyun 			i->width = 8;
447*4882a593Smuzhiyun 			i->read = intc_irqpin_read8;
448*4882a593Smuzhiyun 			i->write = intc_irqpin_write8;
449*4882a593Smuzhiyun 			break;
450*4882a593Smuzhiyun 		case 4:
451*4882a593Smuzhiyun 			i->width = 32;
452*4882a593Smuzhiyun 			i->read = intc_irqpin_read32;
453*4882a593Smuzhiyun 			i->write = intc_irqpin_write32;
454*4882a593Smuzhiyun 			break;
455*4882a593Smuzhiyun 		default:
456*4882a593Smuzhiyun 			dev_err(dev, "IOMEM size mismatch\n");
457*4882a593Smuzhiyun 			ret = -EINVAL;
458*4882a593Smuzhiyun 			goto err0;
459*4882a593Smuzhiyun 		}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		i->iomem = devm_ioremap(dev, io[k]->start,
462*4882a593Smuzhiyun 					resource_size(io[k]));
463*4882a593Smuzhiyun 		if (!i->iomem) {
464*4882a593Smuzhiyun 			dev_err(dev, "failed to remap IOMEM\n");
465*4882a593Smuzhiyun 			ret = -ENXIO;
466*4882a593Smuzhiyun 			goto err0;
467*4882a593Smuzhiyun 		}
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* configure "individual IRQ mode" where needed */
471*4882a593Smuzhiyun 	if (config && config->irlm_bit >= 0) {
472*4882a593Smuzhiyun 		if (io[INTC_IRQPIN_REG_IRLM])
473*4882a593Smuzhiyun 			intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_IRLM,
474*4882a593Smuzhiyun 						      config->irlm_bit, 1, 1);
475*4882a593Smuzhiyun 		else
476*4882a593Smuzhiyun 			dev_warn(dev, "unable to select IRLM mode\n");
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* mask all interrupts using priority */
480*4882a593Smuzhiyun 	for (k = 0; k < nirqs; k++)
481*4882a593Smuzhiyun 		intc_irqpin_mask_unmask_prio(p, k, 1);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* clear all pending interrupts */
484*4882a593Smuzhiyun 	intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, 0x0);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* scan for shared interrupt lines */
487*4882a593Smuzhiyun 	ref_irq = p->irq[0].requested_irq;
488*4882a593Smuzhiyun 	p->shared_irqs = 1;
489*4882a593Smuzhiyun 	for (k = 1; k < nirqs; k++) {
490*4882a593Smuzhiyun 		if (ref_irq != p->irq[k].requested_irq) {
491*4882a593Smuzhiyun 			p->shared_irqs = 0;
492*4882a593Smuzhiyun 			break;
493*4882a593Smuzhiyun 		}
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* use more severe masking method if requested */
497*4882a593Smuzhiyun 	if (control_parent) {
498*4882a593Smuzhiyun 		enable_fn = intc_irqpin_irq_enable_force;
499*4882a593Smuzhiyun 		disable_fn = intc_irqpin_irq_disable_force;
500*4882a593Smuzhiyun 	} else if (!p->shared_irqs) {
501*4882a593Smuzhiyun 		enable_fn = intc_irqpin_irq_enable;
502*4882a593Smuzhiyun 		disable_fn = intc_irqpin_irq_disable;
503*4882a593Smuzhiyun 	} else {
504*4882a593Smuzhiyun 		enable_fn = intc_irqpin_shared_irq_enable;
505*4882a593Smuzhiyun 		disable_fn = intc_irqpin_shared_irq_disable;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	irq_chip = &p->irq_chip;
509*4882a593Smuzhiyun 	irq_chip->name = "intc-irqpin";
510*4882a593Smuzhiyun 	irq_chip->parent_device = dev;
511*4882a593Smuzhiyun 	irq_chip->irq_mask = disable_fn;
512*4882a593Smuzhiyun 	irq_chip->irq_unmask = enable_fn;
513*4882a593Smuzhiyun 	irq_chip->irq_set_type = intc_irqpin_irq_set_type;
514*4882a593Smuzhiyun 	irq_chip->irq_set_wake = intc_irqpin_irq_set_wake;
515*4882a593Smuzhiyun 	irq_chip->flags	= IRQCHIP_MASK_ON_SUSPEND;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	p->irq_domain = irq_domain_add_simple(dev->of_node, nirqs, 0,
518*4882a593Smuzhiyun 					      &intc_irqpin_irq_domain_ops, p);
519*4882a593Smuzhiyun 	if (!p->irq_domain) {
520*4882a593Smuzhiyun 		ret = -ENXIO;
521*4882a593Smuzhiyun 		dev_err(dev, "cannot initialize irq domain\n");
522*4882a593Smuzhiyun 		goto err0;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (p->shared_irqs) {
526*4882a593Smuzhiyun 		/* request one shared interrupt */
527*4882a593Smuzhiyun 		if (devm_request_irq(dev, p->irq[0].requested_irq,
528*4882a593Smuzhiyun 				intc_irqpin_shared_irq_handler,
529*4882a593Smuzhiyun 				IRQF_SHARED, name, p)) {
530*4882a593Smuzhiyun 			dev_err(dev, "failed to request low IRQ\n");
531*4882a593Smuzhiyun 			ret = -ENOENT;
532*4882a593Smuzhiyun 			goto err1;
533*4882a593Smuzhiyun 		}
534*4882a593Smuzhiyun 	} else {
535*4882a593Smuzhiyun 		/* request interrupts one by one */
536*4882a593Smuzhiyun 		for (k = 0; k < nirqs; k++) {
537*4882a593Smuzhiyun 			if (devm_request_irq(dev, p->irq[k].requested_irq,
538*4882a593Smuzhiyun 					     intc_irqpin_irq_handler, 0, name,
539*4882a593Smuzhiyun 					     &p->irq[k])) {
540*4882a593Smuzhiyun 				dev_err(dev, "failed to request low IRQ\n");
541*4882a593Smuzhiyun 				ret = -ENOENT;
542*4882a593Smuzhiyun 				goto err1;
543*4882a593Smuzhiyun 			}
544*4882a593Smuzhiyun 		}
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* unmask all interrupts on prio level */
548*4882a593Smuzhiyun 	for (k = 0; k < nirqs; k++)
549*4882a593Smuzhiyun 		intc_irqpin_mask_unmask_prio(p, k, 0);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	dev_info(dev, "driving %d irqs\n", nirqs);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return 0;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun err1:
556*4882a593Smuzhiyun 	irq_domain_remove(p->irq_domain);
557*4882a593Smuzhiyun err0:
558*4882a593Smuzhiyun 	pm_runtime_put(dev);
559*4882a593Smuzhiyun 	pm_runtime_disable(dev);
560*4882a593Smuzhiyun 	return ret;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
intc_irqpin_remove(struct platform_device * pdev)563*4882a593Smuzhiyun static int intc_irqpin_remove(struct platform_device *pdev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = platform_get_drvdata(pdev);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	irq_domain_remove(p->irq_domain);
568*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
569*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
intc_irqpin_suspend(struct device * dev)573*4882a593Smuzhiyun static int __maybe_unused intc_irqpin_suspend(struct device *dev)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct intc_irqpin_priv *p = dev_get_drvdata(dev);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (atomic_read(&p->wakeup_path))
578*4882a593Smuzhiyun 		device_set_wakeup_path(dev);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(intc_irqpin_pm_ops, intc_irqpin_suspend, NULL);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static struct platform_driver intc_irqpin_device_driver = {
586*4882a593Smuzhiyun 	.probe		= intc_irqpin_probe,
587*4882a593Smuzhiyun 	.remove		= intc_irqpin_remove,
588*4882a593Smuzhiyun 	.driver		= {
589*4882a593Smuzhiyun 		.name	= "renesas_intc_irqpin",
590*4882a593Smuzhiyun 		.of_match_table = intc_irqpin_dt_ids,
591*4882a593Smuzhiyun 		.pm	= &intc_irqpin_pm_ops,
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
intc_irqpin_init(void)595*4882a593Smuzhiyun static int __init intc_irqpin_init(void)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	return platform_driver_register(&intc_irqpin_device_driver);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun postcore_initcall(intc_irqpin_init);
600*4882a593Smuzhiyun 
intc_irqpin_exit(void)601*4882a593Smuzhiyun static void __exit intc_irqpin_exit(void)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	platform_driver_unregister(&intc_irqpin_device_driver);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun module_exit(intc_irqpin_exit);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun MODULE_AUTHOR("Magnus Damm");
608*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas INTC External IRQ Pin Driver");
609*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
610