1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Cristian Birsan <cristian.birsan@microchip.com>
4*4882a593Smuzhiyun * Joshua Henderson <joshua.henderson@microchip.com>
5*4882a593Smuzhiyun * Copyright (C) 2016 Microchip Technology Inc. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/irqdomain.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/irqchip.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/irq.h>
18*4882a593Smuzhiyun #include <asm/traps.h>
19*4882a593Smuzhiyun #include <asm/mach-pic32/pic32.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define REG_INTCON 0x0000
22*4882a593Smuzhiyun #define REG_INTSTAT 0x0020
23*4882a593Smuzhiyun #define REG_IFS_OFFSET 0x0040
24*4882a593Smuzhiyun #define REG_IEC_OFFSET 0x00C0
25*4882a593Smuzhiyun #define REG_IPC_OFFSET 0x0140
26*4882a593Smuzhiyun #define REG_OFF_OFFSET 0x0540
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MAJPRI_MASK 0x07
29*4882a593Smuzhiyun #define SUBPRI_MASK 0x03
30*4882a593Smuzhiyun #define PRIORITY_MASK 0x1F
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define PIC32_INT_PRI(pri, subpri) \
33*4882a593Smuzhiyun ((((pri) & MAJPRI_MASK) << 2) | ((subpri) & SUBPRI_MASK))
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct evic_chip_data {
36*4882a593Smuzhiyun u32 irq_types[NR_IRQS];
37*4882a593Smuzhiyun u32 ext_irqs[8];
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct irq_domain *evic_irq_domain;
41*4882a593Smuzhiyun static void __iomem *evic_base;
42*4882a593Smuzhiyun
plat_irq_dispatch(void)43*4882a593Smuzhiyun asmlinkage void __weak plat_irq_dispatch(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun unsigned int irq, hwirq;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun hwirq = readl(evic_base + REG_INTSTAT) & 0xFF;
48*4882a593Smuzhiyun irq = irq_linear_revmap(evic_irq_domain, hwirq);
49*4882a593Smuzhiyun do_IRQ(irq);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
irqd_to_priv(struct irq_data * data)52*4882a593Smuzhiyun static struct evic_chip_data *irqd_to_priv(struct irq_data *data)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return (struct evic_chip_data *)data->domain->host_data;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
pic32_set_ext_polarity(int bit,u32 type)57*4882a593Smuzhiyun static int pic32_set_ext_polarity(int bit, u32 type)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * External interrupts can be either edge rising or edge falling,
61*4882a593Smuzhiyun * but not both.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun switch (type) {
64*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
65*4882a593Smuzhiyun writel(BIT(bit), evic_base + PIC32_SET(REG_INTCON));
66*4882a593Smuzhiyun break;
67*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
68*4882a593Smuzhiyun writel(BIT(bit), evic_base + PIC32_CLR(REG_INTCON));
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun default:
71*4882a593Smuzhiyun return -EINVAL;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
pic32_set_type_edge(struct irq_data * data,unsigned int flow_type)77*4882a593Smuzhiyun static int pic32_set_type_edge(struct irq_data *data,
78*4882a593Smuzhiyun unsigned int flow_type)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct evic_chip_data *priv = irqd_to_priv(data);
81*4882a593Smuzhiyun int ret;
82*4882a593Smuzhiyun int i;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (!(flow_type & IRQ_TYPE_EDGE_BOTH))
85*4882a593Smuzhiyun return -EBADR;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* set polarity for external interrupts only */
88*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->ext_irqs); i++) {
89*4882a593Smuzhiyun if (priv->ext_irqs[i] == data->hwirq) {
90*4882a593Smuzhiyun ret = pic32_set_ext_polarity(i, flow_type);
91*4882a593Smuzhiyun if (ret)
92*4882a593Smuzhiyun return ret;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun irqd_set_trigger_type(data, flow_type);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return IRQ_SET_MASK_OK;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
pic32_bind_evic_interrupt(int irq,int set)101*4882a593Smuzhiyun static void pic32_bind_evic_interrupt(int irq, int set)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun writel(set, evic_base + REG_OFF_OFFSET + irq * 4);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
pic32_set_irq_priority(int irq,int priority)106*4882a593Smuzhiyun static void pic32_set_irq_priority(int irq, int priority)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 reg, shift;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun reg = irq / 4;
111*4882a593Smuzhiyun shift = (irq % 4) * 8;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel(PRIORITY_MASK << shift,
114*4882a593Smuzhiyun evic_base + PIC32_CLR(REG_IPC_OFFSET + reg * 0x10));
115*4882a593Smuzhiyun writel(priority << shift,
116*4882a593Smuzhiyun evic_base + PIC32_SET(REG_IPC_OFFSET + reg * 0x10));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define IRQ_REG_MASK(_hwirq, _reg, _mask) \
120*4882a593Smuzhiyun do { \
121*4882a593Smuzhiyun _reg = _hwirq / 32; \
122*4882a593Smuzhiyun _mask = 1 << (_hwirq % 32); \
123*4882a593Smuzhiyun } while (0)
124*4882a593Smuzhiyun
pic32_irq_domain_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)125*4882a593Smuzhiyun static int pic32_irq_domain_map(struct irq_domain *d, unsigned int virq,
126*4882a593Smuzhiyun irq_hw_number_t hw)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct evic_chip_data *priv = d->host_data;
129*4882a593Smuzhiyun struct irq_data *data;
130*4882a593Smuzhiyun int ret;
131*4882a593Smuzhiyun u32 iecclr, ifsclr;
132*4882a593Smuzhiyun u32 reg, mask;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ret = irq_map_generic_chip(d, virq, hw);
135*4882a593Smuzhiyun if (ret)
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * Piggyback on xlate function to move to an alternate chip as necessary
140*4882a593Smuzhiyun * at time of mapping instead of allowing the flow handler/chip to be
141*4882a593Smuzhiyun * changed later. This requires all interrupts to be configured through
142*4882a593Smuzhiyun * DT.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun if (priv->irq_types[hw] & IRQ_TYPE_SENSE_MASK) {
145*4882a593Smuzhiyun data = irq_domain_get_irq_data(d, virq);
146*4882a593Smuzhiyun irqd_set_trigger_type(data, priv->irq_types[hw]);
147*4882a593Smuzhiyun irq_setup_alt_chip(data, priv->irq_types[hw]);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun IRQ_REG_MASK(hw, reg, mask);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun iecclr = PIC32_CLR(REG_IEC_OFFSET + reg * 0x10);
153*4882a593Smuzhiyun ifsclr = PIC32_CLR(REG_IFS_OFFSET + reg * 0x10);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* mask and clear flag */
156*4882a593Smuzhiyun writel(mask, evic_base + iecclr);
157*4882a593Smuzhiyun writel(mask, evic_base + ifsclr);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* default priority is required */
160*4882a593Smuzhiyun pic32_set_irq_priority(hw, PIC32_INT_PRI(2, 0));
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
pic32_irq_domain_xlate(struct irq_domain * d,struct device_node * ctrlr,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_type)165*4882a593Smuzhiyun int pic32_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
166*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
167*4882a593Smuzhiyun irq_hw_number_t *out_hwirq, unsigned int *out_type)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct evic_chip_data *priv = d->host_data;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (WARN_ON(intsize < 2))
172*4882a593Smuzhiyun return -EINVAL;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (WARN_ON(intspec[0] >= NR_IRQS))
175*4882a593Smuzhiyun return -EINVAL;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun *out_hwirq = intspec[0];
178*4882a593Smuzhiyun *out_type = intspec[1] & IRQ_TYPE_SENSE_MASK;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun priv->irq_types[intspec[0]] = intspec[1] & IRQ_TYPE_SENSE_MASK;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const struct irq_domain_ops pic32_irq_domain_ops = {
186*4882a593Smuzhiyun .map = pic32_irq_domain_map,
187*4882a593Smuzhiyun .xlate = pic32_irq_domain_xlate,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
pic32_ext_irq_of_init(struct irq_domain * domain)190*4882a593Smuzhiyun static void __init pic32_ext_irq_of_init(struct irq_domain *domain)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct device_node *node = irq_domain_get_of_node(domain);
193*4882a593Smuzhiyun struct evic_chip_data *priv = domain->host_data;
194*4882a593Smuzhiyun struct property *prop;
195*4882a593Smuzhiyun const __le32 *p;
196*4882a593Smuzhiyun u32 hwirq;
197*4882a593Smuzhiyun int i = 0;
198*4882a593Smuzhiyun const char *pname = "microchip,external-irqs";
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun of_property_for_each_u32(node, pname, prop, p, hwirq) {
201*4882a593Smuzhiyun if (i >= ARRAY_SIZE(priv->ext_irqs)) {
202*4882a593Smuzhiyun pr_warn("More than %d external irq, skip rest\n",
203*4882a593Smuzhiyun ARRAY_SIZE(priv->ext_irqs));
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun priv->ext_irqs[i] = hwirq;
208*4882a593Smuzhiyun i++;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
pic32_of_init(struct device_node * node,struct device_node * parent)212*4882a593Smuzhiyun static int __init pic32_of_init(struct device_node *node,
213*4882a593Smuzhiyun struct device_node *parent)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct irq_chip_generic *gc;
216*4882a593Smuzhiyun struct evic_chip_data *priv;
217*4882a593Smuzhiyun unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
218*4882a593Smuzhiyun int nchips, ret;
219*4882a593Smuzhiyun int i;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun nchips = DIV_ROUND_UP(NR_IRQS, 32);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun evic_base = of_iomap(node, 0);
224*4882a593Smuzhiyun if (!evic_base)
225*4882a593Smuzhiyun return -ENOMEM;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun priv = kcalloc(nchips, sizeof(*priv), GFP_KERNEL);
228*4882a593Smuzhiyun if (!priv) {
229*4882a593Smuzhiyun ret = -ENOMEM;
230*4882a593Smuzhiyun goto err_iounmap;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun evic_irq_domain = irq_domain_add_linear(node, nchips * 32,
234*4882a593Smuzhiyun &pic32_irq_domain_ops,
235*4882a593Smuzhiyun priv);
236*4882a593Smuzhiyun if (!evic_irq_domain) {
237*4882a593Smuzhiyun ret = -ENOMEM;
238*4882a593Smuzhiyun goto err_free_priv;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * The PIC32 EVIC has a linear list of irqs and the type of each
243*4882a593Smuzhiyun * irq is determined by the hardware peripheral the EVIC is arbitrating.
244*4882a593Smuzhiyun * These irq types are defined in the datasheet as "persistent" and
245*4882a593Smuzhiyun * "non-persistent" which are mapped here to level and edge
246*4882a593Smuzhiyun * respectively. To manage the different flow handler requirements of
247*4882a593Smuzhiyun * each irq type, different chip_types are used.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun ret = irq_alloc_domain_generic_chips(evic_irq_domain, 32, 2,
250*4882a593Smuzhiyun "evic-level", handle_level_irq,
251*4882a593Smuzhiyun clr, 0, 0);
252*4882a593Smuzhiyun if (ret)
253*4882a593Smuzhiyun goto err_domain_remove;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun board_bind_eic_interrupt = &pic32_bind_evic_interrupt;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun for (i = 0; i < nchips; i++) {
258*4882a593Smuzhiyun u32 ifsclr = PIC32_CLR(REG_IFS_OFFSET + (i * 0x10));
259*4882a593Smuzhiyun u32 iec = REG_IEC_OFFSET + (i * 0x10);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(evic_irq_domain, i * 32);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun gc->reg_base = evic_base;
264*4882a593Smuzhiyun gc->unused = 0;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * Level/persistent interrupts have a special requirement that
268*4882a593Smuzhiyun * the condition generating the interrupt be cleared before the
269*4882a593Smuzhiyun * interrupt flag (ifs) can be cleared. chip.irq_eoi is used to
270*4882a593Smuzhiyun * complete the interrupt with an ack.
271*4882a593Smuzhiyun */
272*4882a593Smuzhiyun gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
273*4882a593Smuzhiyun gc->chip_types[0].handler = handle_fasteoi_irq;
274*4882a593Smuzhiyun gc->chip_types[0].regs.ack = ifsclr;
275*4882a593Smuzhiyun gc->chip_types[0].regs.mask = iec;
276*4882a593Smuzhiyun gc->chip_types[0].chip.name = "evic-level";
277*4882a593Smuzhiyun gc->chip_types[0].chip.irq_eoi = irq_gc_ack_set_bit;
278*4882a593Smuzhiyun gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
279*4882a593Smuzhiyun gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
280*4882a593Smuzhiyun gc->chip_types[0].chip.flags = IRQCHIP_SKIP_SET_WAKE;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Edge interrupts */
283*4882a593Smuzhiyun gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
284*4882a593Smuzhiyun gc->chip_types[1].handler = handle_edge_irq;
285*4882a593Smuzhiyun gc->chip_types[1].regs.ack = ifsclr;
286*4882a593Smuzhiyun gc->chip_types[1].regs.mask = iec;
287*4882a593Smuzhiyun gc->chip_types[1].chip.name = "evic-edge";
288*4882a593Smuzhiyun gc->chip_types[1].chip.irq_ack = irq_gc_ack_set_bit;
289*4882a593Smuzhiyun gc->chip_types[1].chip.irq_mask = irq_gc_mask_clr_bit;
290*4882a593Smuzhiyun gc->chip_types[1].chip.irq_unmask = irq_gc_mask_set_bit;
291*4882a593Smuzhiyun gc->chip_types[1].chip.irq_set_type = pic32_set_type_edge;
292*4882a593Smuzhiyun gc->chip_types[1].chip.flags = IRQCHIP_SKIP_SET_WAKE;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun gc->private = &priv[i];
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun irq_set_default_host(evic_irq_domain);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * External interrupts have software configurable edge polarity. These
301*4882a593Smuzhiyun * interrupts are defined in DT allowing polarity to be configured only
302*4882a593Smuzhiyun * for these interrupts when requested.
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun pic32_ext_irq_of_init(evic_irq_domain);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun err_domain_remove:
309*4882a593Smuzhiyun irq_domain_remove(evic_irq_domain);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun err_free_priv:
312*4882a593Smuzhiyun kfree(priv);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun err_iounmap:
315*4882a593Smuzhiyun iounmap(evic_base);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun IRQCHIP_DECLARE(pic32_evic, "microchip,pic32mzda-evic", pic32_of_init);
321