xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-mvebu-pic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Marvell
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Yehuda Yitschak <yehuday@marvell.com>
5*4882a593Smuzhiyun  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2.  This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/irqchip.h>
16*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
17*4882a593Smuzhiyun #include <linux/irqdomain.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define PIC_CAUSE	       0x0
23*4882a593Smuzhiyun #define PIC_MASK	       0x4
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PIC_MAX_IRQS		32
26*4882a593Smuzhiyun #define PIC_MAX_IRQ_MASK	((1UL << PIC_MAX_IRQS) - 1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct mvebu_pic {
29*4882a593Smuzhiyun 	void __iomem *base;
30*4882a593Smuzhiyun 	u32 parent_irq;
31*4882a593Smuzhiyun 	struct irq_domain *domain;
32*4882a593Smuzhiyun 	struct irq_chip irq_chip;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
mvebu_pic_reset(struct mvebu_pic * pic)35*4882a593Smuzhiyun static void mvebu_pic_reset(struct mvebu_pic *pic)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	/* ACK and mask all interrupts */
38*4882a593Smuzhiyun 	writel(0, pic->base + PIC_MASK);
39*4882a593Smuzhiyun 	writel(PIC_MAX_IRQ_MASK, pic->base + PIC_CAUSE);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
mvebu_pic_eoi_irq(struct irq_data * d)42*4882a593Smuzhiyun static void mvebu_pic_eoi_irq(struct irq_data *d)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	writel(1 << d->hwirq, pic->base + PIC_CAUSE);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
mvebu_pic_mask_irq(struct irq_data * d)49*4882a593Smuzhiyun static void mvebu_pic_mask_irq(struct irq_data *d)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
52*4882a593Smuzhiyun 	u32 reg;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	reg =  readl(pic->base + PIC_MASK);
55*4882a593Smuzhiyun 	reg |= (1 << d->hwirq);
56*4882a593Smuzhiyun 	writel(reg, pic->base + PIC_MASK);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
mvebu_pic_unmask_irq(struct irq_data * d)59*4882a593Smuzhiyun static void mvebu_pic_unmask_irq(struct irq_data *d)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
62*4882a593Smuzhiyun 	u32 reg;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	reg = readl(pic->base + PIC_MASK);
65*4882a593Smuzhiyun 	reg &= ~(1 << d->hwirq);
66*4882a593Smuzhiyun 	writel(reg, pic->base + PIC_MASK);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
mvebu_pic_irq_map(struct irq_domain * domain,unsigned int virq,irq_hw_number_t hwirq)69*4882a593Smuzhiyun static int mvebu_pic_irq_map(struct irq_domain *domain, unsigned int virq,
70*4882a593Smuzhiyun 			     irq_hw_number_t hwirq)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct mvebu_pic *pic = domain->host_data;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	irq_set_percpu_devid(virq);
75*4882a593Smuzhiyun 	irq_set_chip_data(virq, pic);
76*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &pic->irq_chip,
77*4882a593Smuzhiyun 				 handle_percpu_devid_irq);
78*4882a593Smuzhiyun 	irq_set_status_flags(virq, IRQ_LEVEL);
79*4882a593Smuzhiyun 	irq_set_probe(virq);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const struct irq_domain_ops mvebu_pic_domain_ops = {
85*4882a593Smuzhiyun 	.map = mvebu_pic_irq_map,
86*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onecell,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
mvebu_pic_handle_cascade_irq(struct irq_desc * desc)89*4882a593Smuzhiyun static void mvebu_pic_handle_cascade_irq(struct irq_desc *desc)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct mvebu_pic *pic = irq_desc_get_handler_data(desc);
92*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
93*4882a593Smuzhiyun 	unsigned long irqmap, irqn;
94*4882a593Smuzhiyun 	unsigned int cascade_irq;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	irqmap = readl_relaxed(pic->base + PIC_CAUSE);
97*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) {
100*4882a593Smuzhiyun 		cascade_irq = irq_find_mapping(pic->domain, irqn);
101*4882a593Smuzhiyun 		generic_handle_irq(cascade_irq);
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
mvebu_pic_enable_percpu_irq(void * data)107*4882a593Smuzhiyun static void mvebu_pic_enable_percpu_irq(void *data)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct mvebu_pic *pic = data;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	mvebu_pic_reset(pic);
112*4882a593Smuzhiyun 	enable_percpu_irq(pic->parent_irq, IRQ_TYPE_NONE);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
mvebu_pic_disable_percpu_irq(void * data)115*4882a593Smuzhiyun static void mvebu_pic_disable_percpu_irq(void *data)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct mvebu_pic *pic = data;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	disable_percpu_irq(pic->parent_irq);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
mvebu_pic_probe(struct platform_device * pdev)122*4882a593Smuzhiyun static int mvebu_pic_probe(struct platform_device *pdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
125*4882a593Smuzhiyun 	struct mvebu_pic *pic;
126*4882a593Smuzhiyun 	struct irq_chip *irq_chip;
127*4882a593Smuzhiyun 	struct resource *res;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	pic = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pic), GFP_KERNEL);
130*4882a593Smuzhiyun 	if (!pic)
131*4882a593Smuzhiyun 		return -ENOMEM;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
134*4882a593Smuzhiyun 	pic->base = devm_ioremap_resource(&pdev->dev, res);
135*4882a593Smuzhiyun 	if (IS_ERR(pic->base))
136*4882a593Smuzhiyun 		return PTR_ERR(pic->base);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	irq_chip = &pic->irq_chip;
139*4882a593Smuzhiyun 	irq_chip->name = dev_name(&pdev->dev);
140*4882a593Smuzhiyun 	irq_chip->irq_mask = mvebu_pic_mask_irq;
141*4882a593Smuzhiyun 	irq_chip->irq_unmask = mvebu_pic_unmask_irq;
142*4882a593Smuzhiyun 	irq_chip->irq_eoi = mvebu_pic_eoi_irq;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	pic->parent_irq = irq_of_parse_and_map(node, 0);
145*4882a593Smuzhiyun 	if (pic->parent_irq <= 0) {
146*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to parse parent interrupt\n");
147*4882a593Smuzhiyun 		return -EINVAL;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	pic->domain = irq_domain_add_linear(node, PIC_MAX_IRQS,
151*4882a593Smuzhiyun 					    &mvebu_pic_domain_ops, pic);
152*4882a593Smuzhiyun 	if (!pic->domain) {
153*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to allocate irq domain\n");
154*4882a593Smuzhiyun 		return -ENOMEM;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	irq_set_chained_handler(pic->parent_irq, mvebu_pic_handle_cascade_irq);
158*4882a593Smuzhiyun 	irq_set_handler_data(pic->parent_irq, pic);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	on_each_cpu(mvebu_pic_enable_percpu_irq, pic, 1);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pic);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
mvebu_pic_remove(struct platform_device * pdev)167*4882a593Smuzhiyun static int mvebu_pic_remove(struct platform_device *pdev)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct mvebu_pic *pic = platform_get_drvdata(pdev);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	on_each_cpu(mvebu_pic_disable_percpu_irq, pic, 1);
172*4882a593Smuzhiyun 	irq_domain_remove(pic->domain);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const struct of_device_id mvebu_pic_of_match[] = {
178*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-8k-pic", },
179*4882a593Smuzhiyun 	{},
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mvebu_pic_of_match);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static struct platform_driver mvebu_pic_driver = {
184*4882a593Smuzhiyun 	.probe  = mvebu_pic_probe,
185*4882a593Smuzhiyun 	.remove = mvebu_pic_remove,
186*4882a593Smuzhiyun 	.driver = {
187*4882a593Smuzhiyun 		.name = "mvebu-pic",
188*4882a593Smuzhiyun 		.of_match_table = mvebu_pic_of_match,
189*4882a593Smuzhiyun 	},
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun module_platform_driver(mvebu_pic_driver);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun MODULE_AUTHOR("Yehuda Yitschak <yehuday@marvell.com>");
194*4882a593Smuzhiyun MODULE_AUTHOR("Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
195*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
196*4882a593Smuzhiyun MODULE_ALIAS("platform:mvebu_pic");
197*4882a593Smuzhiyun 
198