1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020 MediaTek Inc.
4*4882a593Smuzhiyun * Author Mark-PK Tsai <mark-pk.tsai@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/irqchip.h>
10*4882a593Smuzhiyun #include <linux/irqdomain.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define INTC_MASK 0x0
18*4882a593Smuzhiyun #define INTC_EOI 0x20
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct mst_intc_chip_data {
21*4882a593Smuzhiyun raw_spinlock_t lock;
22*4882a593Smuzhiyun unsigned int irq_start, nr_irqs;
23*4882a593Smuzhiyun void __iomem *base;
24*4882a593Smuzhiyun bool no_eoi;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
mst_set_irq(struct irq_data * d,u32 offset)27*4882a593Smuzhiyun static void mst_set_irq(struct irq_data *d, u32 offset)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun irq_hw_number_t hwirq = irqd_to_hwirq(d);
30*4882a593Smuzhiyun struct mst_intc_chip_data *cd = irq_data_get_irq_chip_data(d);
31*4882a593Smuzhiyun u16 val, mask;
32*4882a593Smuzhiyun unsigned long flags;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun mask = 1 << (hwirq % 16);
35*4882a593Smuzhiyun offset += (hwirq / 16) * 4;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun raw_spin_lock_irqsave(&cd->lock, flags);
38*4882a593Smuzhiyun val = readw_relaxed(cd->base + offset) | mask;
39*4882a593Smuzhiyun writew_relaxed(val, cd->base + offset);
40*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&cd->lock, flags);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
mst_clear_irq(struct irq_data * d,u32 offset)43*4882a593Smuzhiyun static void mst_clear_irq(struct irq_data *d, u32 offset)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun irq_hw_number_t hwirq = irqd_to_hwirq(d);
46*4882a593Smuzhiyun struct mst_intc_chip_data *cd = irq_data_get_irq_chip_data(d);
47*4882a593Smuzhiyun u16 val, mask;
48*4882a593Smuzhiyun unsigned long flags;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun mask = 1 << (hwirq % 16);
51*4882a593Smuzhiyun offset += (hwirq / 16) * 4;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun raw_spin_lock_irqsave(&cd->lock, flags);
54*4882a593Smuzhiyun val = readw_relaxed(cd->base + offset) & ~mask;
55*4882a593Smuzhiyun writew_relaxed(val, cd->base + offset);
56*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&cd->lock, flags);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
mst_intc_mask_irq(struct irq_data * d)59*4882a593Smuzhiyun static void mst_intc_mask_irq(struct irq_data *d)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun mst_set_irq(d, INTC_MASK);
62*4882a593Smuzhiyun irq_chip_mask_parent(d);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
mst_intc_unmask_irq(struct irq_data * d)65*4882a593Smuzhiyun static void mst_intc_unmask_irq(struct irq_data *d)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun mst_clear_irq(d, INTC_MASK);
68*4882a593Smuzhiyun irq_chip_unmask_parent(d);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
mst_intc_eoi_irq(struct irq_data * d)71*4882a593Smuzhiyun static void mst_intc_eoi_irq(struct irq_data *d)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct mst_intc_chip_data *cd = irq_data_get_irq_chip_data(d);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (!cd->no_eoi)
76*4882a593Smuzhiyun mst_set_irq(d, INTC_EOI);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun irq_chip_eoi_parent(d);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static struct irq_chip mst_intc_chip = {
82*4882a593Smuzhiyun .name = "mst-intc",
83*4882a593Smuzhiyun .irq_mask = mst_intc_mask_irq,
84*4882a593Smuzhiyun .irq_unmask = mst_intc_unmask_irq,
85*4882a593Smuzhiyun .irq_eoi = mst_intc_eoi_irq,
86*4882a593Smuzhiyun .irq_get_irqchip_state = irq_chip_get_parent_state,
87*4882a593Smuzhiyun .irq_set_irqchip_state = irq_chip_set_parent_state,
88*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
89*4882a593Smuzhiyun .irq_set_vcpu_affinity = irq_chip_set_vcpu_affinity_parent,
90*4882a593Smuzhiyun .irq_set_type = irq_chip_set_type_parent,
91*4882a593Smuzhiyun .irq_retrigger = irq_chip_retrigger_hierarchy,
92*4882a593Smuzhiyun .flags = IRQCHIP_SET_TYPE_MASKED |
93*4882a593Smuzhiyun IRQCHIP_SKIP_SET_WAKE |
94*4882a593Smuzhiyun IRQCHIP_MASK_ON_SUSPEND,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
mst_intc_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)97*4882a593Smuzhiyun static int mst_intc_domain_translate(struct irq_domain *d,
98*4882a593Smuzhiyun struct irq_fwspec *fwspec,
99*4882a593Smuzhiyun unsigned long *hwirq,
100*4882a593Smuzhiyun unsigned int *type)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct mst_intc_chip_data *cd = d->host_data;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (is_of_node(fwspec->fwnode)) {
105*4882a593Smuzhiyun if (fwspec->param_count != 3)
106*4882a593Smuzhiyun return -EINVAL;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* No PPI should point to this domain */
109*4882a593Smuzhiyun if (fwspec->param[0] != 0)
110*4882a593Smuzhiyun return -EINVAL;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (fwspec->param[1] >= cd->nr_irqs)
113*4882a593Smuzhiyun return -EINVAL;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun *hwirq = fwspec->param[1];
116*4882a593Smuzhiyun *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return -EINVAL;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
mst_intc_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)123*4882a593Smuzhiyun static int mst_intc_domain_alloc(struct irq_domain *domain, unsigned int virq,
124*4882a593Smuzhiyun unsigned int nr_irqs, void *data)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun int i;
127*4882a593Smuzhiyun irq_hw_number_t hwirq;
128*4882a593Smuzhiyun struct irq_fwspec parent_fwspec, *fwspec = data;
129*4882a593Smuzhiyun struct mst_intc_chip_data *cd = domain->host_data;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Not GIC compliant */
132*4882a593Smuzhiyun if (fwspec->param_count != 3)
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* No PPI should point to this domain */
136*4882a593Smuzhiyun if (fwspec->param[0])
137*4882a593Smuzhiyun return -EINVAL;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun hwirq = fwspec->param[1];
140*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++)
141*4882a593Smuzhiyun irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
142*4882a593Smuzhiyun &mst_intc_chip,
143*4882a593Smuzhiyun domain->host_data);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun parent_fwspec = *fwspec;
146*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
147*4882a593Smuzhiyun parent_fwspec.param[1] = cd->irq_start + hwirq;
148*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, &parent_fwspec);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const struct irq_domain_ops mst_intc_domain_ops = {
152*4882a593Smuzhiyun .translate = mst_intc_domain_translate,
153*4882a593Smuzhiyun .alloc = mst_intc_domain_alloc,
154*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
mst_intc_of_init(struct device_node * dn,struct device_node * parent)157*4882a593Smuzhiyun static int __init mst_intc_of_init(struct device_node *dn,
158*4882a593Smuzhiyun struct device_node *parent)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct irq_domain *domain, *domain_parent;
161*4882a593Smuzhiyun struct mst_intc_chip_data *cd;
162*4882a593Smuzhiyun u32 irq_start, irq_end;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun domain_parent = irq_find_host(parent);
165*4882a593Smuzhiyun if (!domain_parent) {
166*4882a593Smuzhiyun pr_err("mst-intc: interrupt-parent not found\n");
167*4882a593Smuzhiyun return -EINVAL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (of_property_read_u32_index(dn, "mstar,irqs-map-range", 0, &irq_start) ||
171*4882a593Smuzhiyun of_property_read_u32_index(dn, "mstar,irqs-map-range", 1, &irq_end))
172*4882a593Smuzhiyun return -EINVAL;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun cd = kzalloc(sizeof(*cd), GFP_KERNEL);
175*4882a593Smuzhiyun if (!cd)
176*4882a593Smuzhiyun return -ENOMEM;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun cd->base = of_iomap(dn, 0);
179*4882a593Smuzhiyun if (!cd->base) {
180*4882a593Smuzhiyun kfree(cd);
181*4882a593Smuzhiyun return -ENOMEM;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun cd->no_eoi = of_property_read_bool(dn, "mstar,intc-no-eoi");
185*4882a593Smuzhiyun raw_spin_lock_init(&cd->lock);
186*4882a593Smuzhiyun cd->irq_start = irq_start;
187*4882a593Smuzhiyun cd->nr_irqs = irq_end - irq_start + 1;
188*4882a593Smuzhiyun domain = irq_domain_add_hierarchy(domain_parent, 0, cd->nr_irqs, dn,
189*4882a593Smuzhiyun &mst_intc_domain_ops, cd);
190*4882a593Smuzhiyun if (!domain) {
191*4882a593Smuzhiyun iounmap(cd->base);
192*4882a593Smuzhiyun kfree(cd);
193*4882a593Smuzhiyun return -ENOMEM;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun IRQCHIP_DECLARE(mst_intc, "mstar,mst-intc", mst_intc_of_init);
200