1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015 Endless Mobile, Inc.
4*4882a593Smuzhiyun * Author: Carlo Caione <carlo@endlessm.com>
5*4882a593Smuzhiyun * Copyright (c) 2016 BayLibre, SAS.
6*4882a593Smuzhiyun * Author: Jerome Brunet <jbrunet@baylibre.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun #include <linux/irqchip.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define NUM_CHANNEL 8
21*4882a593Smuzhiyun #define MAX_INPUT_MUX 256
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define REG_EDGE_POL 0x00
24*4882a593Smuzhiyun #define REG_PIN_03_SEL 0x04
25*4882a593Smuzhiyun #define REG_PIN_47_SEL 0x08
26*4882a593Smuzhiyun #define REG_FILTER_SEL 0x0c
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* use for A1 like chips */
29*4882a593Smuzhiyun #define REG_PIN_A1_SEL 0x04
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * Note: The S905X3 datasheet reports that BOTH_EDGE is controlled by
33*4882a593Smuzhiyun * bits 24 to 31. Tests on the actual HW show that these bits are
34*4882a593Smuzhiyun * stuck at 0. Bits 8 to 15 are responsive and have the expected
35*4882a593Smuzhiyun * effect.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define REG_EDGE_POL_EDGE(params, x) BIT((params)->edge_single_offset + (x))
38*4882a593Smuzhiyun #define REG_EDGE_POL_LOW(params, x) BIT((params)->pol_low_offset + (x))
39*4882a593Smuzhiyun #define REG_BOTH_EDGE(params, x) BIT((params)->edge_both_offset + (x))
40*4882a593Smuzhiyun #define REG_EDGE_POL_MASK(params, x) ( \
41*4882a593Smuzhiyun REG_EDGE_POL_EDGE(params, x) | \
42*4882a593Smuzhiyun REG_EDGE_POL_LOW(params, x) | \
43*4882a593Smuzhiyun REG_BOTH_EDGE(params, x))
44*4882a593Smuzhiyun #define REG_PIN_SEL_SHIFT(x) (((x) % 4) * 8)
45*4882a593Smuzhiyun #define REG_FILTER_SEL_SHIFT(x) ((x) * 4)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct meson_gpio_irq_controller;
48*4882a593Smuzhiyun static void meson8_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
49*4882a593Smuzhiyun unsigned int channel, unsigned long hwirq);
50*4882a593Smuzhiyun static void meson_gpio_irq_init_dummy(struct meson_gpio_irq_controller *ctl);
51*4882a593Smuzhiyun static void meson_a1_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
52*4882a593Smuzhiyun unsigned int channel,
53*4882a593Smuzhiyun unsigned long hwirq);
54*4882a593Smuzhiyun static void meson_a1_gpio_irq_init(struct meson_gpio_irq_controller *ctl);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct irq_ctl_ops {
57*4882a593Smuzhiyun void (*gpio_irq_sel_pin)(struct meson_gpio_irq_controller *ctl,
58*4882a593Smuzhiyun unsigned int channel, unsigned long hwirq);
59*4882a593Smuzhiyun void (*gpio_irq_init)(struct meson_gpio_irq_controller *ctl);
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct meson_gpio_irq_params {
63*4882a593Smuzhiyun unsigned int nr_hwirq;
64*4882a593Smuzhiyun bool support_edge_both;
65*4882a593Smuzhiyun unsigned int edge_both_offset;
66*4882a593Smuzhiyun unsigned int edge_single_offset;
67*4882a593Smuzhiyun unsigned int pol_low_offset;
68*4882a593Smuzhiyun unsigned int pin_sel_mask;
69*4882a593Smuzhiyun struct irq_ctl_ops ops;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define INIT_MESON_COMMON(irqs, init, sel) \
73*4882a593Smuzhiyun .nr_hwirq = irqs, \
74*4882a593Smuzhiyun .ops = { \
75*4882a593Smuzhiyun .gpio_irq_init = init, \
76*4882a593Smuzhiyun .gpio_irq_sel_pin = sel, \
77*4882a593Smuzhiyun },
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define INIT_MESON8_COMMON_DATA(irqs) \
80*4882a593Smuzhiyun INIT_MESON_COMMON(irqs, meson_gpio_irq_init_dummy, \
81*4882a593Smuzhiyun meson8_gpio_irq_sel_pin) \
82*4882a593Smuzhiyun .edge_single_offset = 0, \
83*4882a593Smuzhiyun .pol_low_offset = 16, \
84*4882a593Smuzhiyun .pin_sel_mask = 0xff, \
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define INIT_MESON_A1_COMMON_DATA(irqs) \
87*4882a593Smuzhiyun INIT_MESON_COMMON(irqs, meson_a1_gpio_irq_init, \
88*4882a593Smuzhiyun meson_a1_gpio_irq_sel_pin) \
89*4882a593Smuzhiyun .support_edge_both = true, \
90*4882a593Smuzhiyun .edge_both_offset = 16, \
91*4882a593Smuzhiyun .edge_single_offset = 8, \
92*4882a593Smuzhiyun .pol_low_offset = 0, \
93*4882a593Smuzhiyun .pin_sel_mask = 0x7f, \
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const struct meson_gpio_irq_params meson8_params = {
96*4882a593Smuzhiyun INIT_MESON8_COMMON_DATA(134)
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct meson_gpio_irq_params meson8b_params = {
100*4882a593Smuzhiyun INIT_MESON8_COMMON_DATA(119)
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static const struct meson_gpio_irq_params gxbb_params = {
104*4882a593Smuzhiyun INIT_MESON8_COMMON_DATA(133)
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static const struct meson_gpio_irq_params gxl_params = {
108*4882a593Smuzhiyun INIT_MESON8_COMMON_DATA(110)
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct meson_gpio_irq_params axg_params = {
112*4882a593Smuzhiyun INIT_MESON8_COMMON_DATA(100)
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const struct meson_gpio_irq_params sm1_params = {
116*4882a593Smuzhiyun INIT_MESON8_COMMON_DATA(100)
117*4882a593Smuzhiyun .support_edge_both = true,
118*4882a593Smuzhiyun .edge_both_offset = 8,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct meson_gpio_irq_params a1_params = {
122*4882a593Smuzhiyun INIT_MESON_A1_COMMON_DATA(62)
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct of_device_id meson_irq_gpio_matches[] = {
126*4882a593Smuzhiyun { .compatible = "amlogic,meson8-gpio-intc", .data = &meson8_params },
127*4882a593Smuzhiyun { .compatible = "amlogic,meson8b-gpio-intc", .data = &meson8b_params },
128*4882a593Smuzhiyun { .compatible = "amlogic,meson-gxbb-gpio-intc", .data = &gxbb_params },
129*4882a593Smuzhiyun { .compatible = "amlogic,meson-gxl-gpio-intc", .data = &gxl_params },
130*4882a593Smuzhiyun { .compatible = "amlogic,meson-axg-gpio-intc", .data = &axg_params },
131*4882a593Smuzhiyun { .compatible = "amlogic,meson-g12a-gpio-intc", .data = &axg_params },
132*4882a593Smuzhiyun { .compatible = "amlogic,meson-sm1-gpio-intc", .data = &sm1_params },
133*4882a593Smuzhiyun { .compatible = "amlogic,meson-a1-gpio-intc", .data = &a1_params },
134*4882a593Smuzhiyun { }
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct meson_gpio_irq_controller {
138*4882a593Smuzhiyun const struct meson_gpio_irq_params *params;
139*4882a593Smuzhiyun void __iomem *base;
140*4882a593Smuzhiyun struct irq_domain *domain;
141*4882a593Smuzhiyun u32 channel_irqs[NUM_CHANNEL];
142*4882a593Smuzhiyun DECLARE_BITMAP(channel_map, NUM_CHANNEL);
143*4882a593Smuzhiyun spinlock_t lock;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
meson_gpio_irq_update_bits(struct meson_gpio_irq_controller * ctl,unsigned int reg,u32 mask,u32 val)146*4882a593Smuzhiyun static void meson_gpio_irq_update_bits(struct meson_gpio_irq_controller *ctl,
147*4882a593Smuzhiyun unsigned int reg, u32 mask, u32 val)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun unsigned long flags;
150*4882a593Smuzhiyun u32 tmp;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun spin_lock_irqsave(&ctl->lock, flags);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun tmp = readl_relaxed(ctl->base + reg);
155*4882a593Smuzhiyun tmp &= ~mask;
156*4882a593Smuzhiyun tmp |= val;
157*4882a593Smuzhiyun writel_relaxed(tmp, ctl->base + reg);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun spin_unlock_irqrestore(&ctl->lock, flags);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
meson_gpio_irq_init_dummy(struct meson_gpio_irq_controller * ctl)162*4882a593Smuzhiyun static void meson_gpio_irq_init_dummy(struct meson_gpio_irq_controller *ctl)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
meson8_gpio_irq_sel_pin(struct meson_gpio_irq_controller * ctl,unsigned int channel,unsigned long hwirq)166*4882a593Smuzhiyun static void meson8_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
167*4882a593Smuzhiyun unsigned int channel, unsigned long hwirq)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun unsigned int reg_offset;
170*4882a593Smuzhiyun unsigned int bit_offset;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun reg_offset = (channel < 4) ? REG_PIN_03_SEL : REG_PIN_47_SEL;
173*4882a593Smuzhiyun bit_offset = REG_PIN_SEL_SHIFT(channel);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun meson_gpio_irq_update_bits(ctl, reg_offset,
176*4882a593Smuzhiyun ctl->params->pin_sel_mask << bit_offset,
177*4882a593Smuzhiyun hwirq << bit_offset);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
meson_a1_gpio_irq_sel_pin(struct meson_gpio_irq_controller * ctl,unsigned int channel,unsigned long hwirq)180*4882a593Smuzhiyun static void meson_a1_gpio_irq_sel_pin(struct meson_gpio_irq_controller *ctl,
181*4882a593Smuzhiyun unsigned int channel,
182*4882a593Smuzhiyun unsigned long hwirq)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun unsigned int reg_offset;
185*4882a593Smuzhiyun unsigned int bit_offset;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun bit_offset = ((channel % 2) == 0) ? 0 : 16;
188*4882a593Smuzhiyun reg_offset = REG_PIN_A1_SEL + ((channel / 2) << 2);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun meson_gpio_irq_update_bits(ctl, reg_offset,
191*4882a593Smuzhiyun ctl->params->pin_sel_mask << bit_offset,
192*4882a593Smuzhiyun hwirq << bit_offset);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* For a1 or later chips like a1 there is a switch to enable/disable irq */
meson_a1_gpio_irq_init(struct meson_gpio_irq_controller * ctl)196*4882a593Smuzhiyun static void meson_a1_gpio_irq_init(struct meson_gpio_irq_controller *ctl)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun meson_gpio_irq_update_bits(ctl, REG_EDGE_POL, BIT(31), BIT(31));
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static int
meson_gpio_irq_request_channel(struct meson_gpio_irq_controller * ctl,unsigned long hwirq,u32 ** channel_hwirq)202*4882a593Smuzhiyun meson_gpio_irq_request_channel(struct meson_gpio_irq_controller *ctl,
203*4882a593Smuzhiyun unsigned long hwirq,
204*4882a593Smuzhiyun u32 **channel_hwirq)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun unsigned long flags;
207*4882a593Smuzhiyun unsigned int idx;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun spin_lock_irqsave(&ctl->lock, flags);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Find a free channel */
212*4882a593Smuzhiyun idx = find_first_zero_bit(ctl->channel_map, NUM_CHANNEL);
213*4882a593Smuzhiyun if (idx >= NUM_CHANNEL) {
214*4882a593Smuzhiyun spin_unlock_irqrestore(&ctl->lock, flags);
215*4882a593Smuzhiyun pr_err("No channel available\n");
216*4882a593Smuzhiyun return -ENOSPC;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Mark the channel as used */
220*4882a593Smuzhiyun set_bit(idx, ctl->channel_map);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun spin_unlock_irqrestore(&ctl->lock, flags);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun * Setup the mux of the channel to route the signal of the pad
226*4882a593Smuzhiyun * to the appropriate input of the GIC
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun ctl->params->ops.gpio_irq_sel_pin(ctl, idx, hwirq);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * Get the hwirq number assigned to this channel through
232*4882a593Smuzhiyun * a pointer the channel_irq table. The added benifit of this
233*4882a593Smuzhiyun * method is that we can also retrieve the channel index with
234*4882a593Smuzhiyun * it, using the table base.
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun *channel_hwirq = &(ctl->channel_irqs[idx]);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun pr_debug("hwirq %lu assigned to channel %d - irq %u\n",
239*4882a593Smuzhiyun hwirq, idx, **channel_hwirq);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static unsigned int
meson_gpio_irq_get_channel_idx(struct meson_gpio_irq_controller * ctl,u32 * channel_hwirq)245*4882a593Smuzhiyun meson_gpio_irq_get_channel_idx(struct meson_gpio_irq_controller *ctl,
246*4882a593Smuzhiyun u32 *channel_hwirq)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun return channel_hwirq - ctl->channel_irqs;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static void
meson_gpio_irq_release_channel(struct meson_gpio_irq_controller * ctl,u32 * channel_hwirq)252*4882a593Smuzhiyun meson_gpio_irq_release_channel(struct meson_gpio_irq_controller *ctl,
253*4882a593Smuzhiyun u32 *channel_hwirq)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun unsigned int idx;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun idx = meson_gpio_irq_get_channel_idx(ctl, channel_hwirq);
258*4882a593Smuzhiyun clear_bit(idx, ctl->channel_map);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
meson_gpio_irq_type_setup(struct meson_gpio_irq_controller * ctl,unsigned int type,u32 * channel_hwirq)261*4882a593Smuzhiyun static int meson_gpio_irq_type_setup(struct meson_gpio_irq_controller *ctl,
262*4882a593Smuzhiyun unsigned int type,
263*4882a593Smuzhiyun u32 *channel_hwirq)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u32 val = 0;
266*4882a593Smuzhiyun unsigned int idx;
267*4882a593Smuzhiyun const struct meson_gpio_irq_params *params;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun params = ctl->params;
270*4882a593Smuzhiyun idx = meson_gpio_irq_get_channel_idx(ctl, channel_hwirq);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun * The controller has a filter block to operate in either LEVEL or
274*4882a593Smuzhiyun * EDGE mode, then signal is sent to the GIC. To enable LEVEL_LOW and
275*4882a593Smuzhiyun * EDGE_FALLING support (which the GIC does not support), the filter
276*4882a593Smuzhiyun * block is also able to invert the input signal it gets before
277*4882a593Smuzhiyun * providing it to the GIC.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun type &= IRQ_TYPE_SENSE_MASK;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * New controller support EDGE_BOTH trigger. This setting takes
283*4882a593Smuzhiyun * precedence over the other edge/polarity settings
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun if (type == IRQ_TYPE_EDGE_BOTH) {
286*4882a593Smuzhiyun if (!params->support_edge_both)
287*4882a593Smuzhiyun return -EINVAL;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun val |= REG_BOTH_EDGE(params, idx);
290*4882a593Smuzhiyun } else {
291*4882a593Smuzhiyun if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
292*4882a593Smuzhiyun val |= REG_EDGE_POL_EDGE(params, idx);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING))
295*4882a593Smuzhiyun val |= REG_EDGE_POL_LOW(params, idx);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun meson_gpio_irq_update_bits(ctl, REG_EDGE_POL,
299*4882a593Smuzhiyun REG_EDGE_POL_MASK(params, idx), val);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
meson_gpio_irq_type_output(unsigned int type)304*4882a593Smuzhiyun static unsigned int meson_gpio_irq_type_output(unsigned int type)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun unsigned int sense = type & IRQ_TYPE_SENSE_MASK;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun type &= ~IRQ_TYPE_SENSE_MASK;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * The polarity of the signal provided to the GIC should always
312*4882a593Smuzhiyun * be high.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun if (sense & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
315*4882a593Smuzhiyun type |= IRQ_TYPE_LEVEL_HIGH;
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun type |= IRQ_TYPE_EDGE_RISING;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return type;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
meson_gpio_irq_set_type(struct irq_data * data,unsigned int type)322*4882a593Smuzhiyun static int meson_gpio_irq_set_type(struct irq_data *data, unsigned int type)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct meson_gpio_irq_controller *ctl = data->domain->host_data;
325*4882a593Smuzhiyun u32 *channel_hwirq = irq_data_get_irq_chip_data(data);
326*4882a593Smuzhiyun int ret;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = meson_gpio_irq_type_setup(ctl, type, channel_hwirq);
329*4882a593Smuzhiyun if (ret)
330*4882a593Smuzhiyun return ret;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return irq_chip_set_type_parent(data,
333*4882a593Smuzhiyun meson_gpio_irq_type_output(type));
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static struct irq_chip meson_gpio_irq_chip = {
337*4882a593Smuzhiyun .name = "meson-gpio-irqchip",
338*4882a593Smuzhiyun .irq_mask = irq_chip_mask_parent,
339*4882a593Smuzhiyun .irq_unmask = irq_chip_unmask_parent,
340*4882a593Smuzhiyun .irq_eoi = irq_chip_eoi_parent,
341*4882a593Smuzhiyun .irq_set_type = meson_gpio_irq_set_type,
342*4882a593Smuzhiyun .irq_retrigger = irq_chip_retrigger_hierarchy,
343*4882a593Smuzhiyun #ifdef CONFIG_SMP
344*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun .flags = IRQCHIP_SET_TYPE_MASKED,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
meson_gpio_irq_domain_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)349*4882a593Smuzhiyun static int meson_gpio_irq_domain_translate(struct irq_domain *domain,
350*4882a593Smuzhiyun struct irq_fwspec *fwspec,
351*4882a593Smuzhiyun unsigned long *hwirq,
352*4882a593Smuzhiyun unsigned int *type)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun if (is_of_node(fwspec->fwnode) && fwspec->param_count == 2) {
355*4882a593Smuzhiyun *hwirq = fwspec->param[0];
356*4882a593Smuzhiyun *type = fwspec->param[1];
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return -EINVAL;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
meson_gpio_irq_allocate_gic_irq(struct irq_domain * domain,unsigned int virq,u32 hwirq,unsigned int type)363*4882a593Smuzhiyun static int meson_gpio_irq_allocate_gic_irq(struct irq_domain *domain,
364*4882a593Smuzhiyun unsigned int virq,
365*4882a593Smuzhiyun u32 hwirq,
366*4882a593Smuzhiyun unsigned int type)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct irq_fwspec fwspec;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun fwspec.fwnode = domain->parent->fwnode;
371*4882a593Smuzhiyun fwspec.param_count = 3;
372*4882a593Smuzhiyun fwspec.param[0] = 0; /* SPI */
373*4882a593Smuzhiyun fwspec.param[1] = hwirq;
374*4882a593Smuzhiyun fwspec.param[2] = meson_gpio_irq_type_output(type);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
meson_gpio_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)379*4882a593Smuzhiyun static int meson_gpio_irq_domain_alloc(struct irq_domain *domain,
380*4882a593Smuzhiyun unsigned int virq,
381*4882a593Smuzhiyun unsigned int nr_irqs,
382*4882a593Smuzhiyun void *data)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct irq_fwspec *fwspec = data;
385*4882a593Smuzhiyun struct meson_gpio_irq_controller *ctl = domain->host_data;
386*4882a593Smuzhiyun unsigned long hwirq;
387*4882a593Smuzhiyun u32 *channel_hwirq;
388*4882a593Smuzhiyun unsigned int type;
389*4882a593Smuzhiyun int ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (WARN_ON(nr_irqs != 1))
392*4882a593Smuzhiyun return -EINVAL;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ret = meson_gpio_irq_domain_translate(domain, fwspec, &hwirq, &type);
395*4882a593Smuzhiyun if (ret)
396*4882a593Smuzhiyun return ret;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = meson_gpio_irq_request_channel(ctl, hwirq, &channel_hwirq);
399*4882a593Smuzhiyun if (ret)
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret = meson_gpio_irq_allocate_gic_irq(domain, virq,
403*4882a593Smuzhiyun *channel_hwirq, type);
404*4882a593Smuzhiyun if (ret < 0) {
405*4882a593Smuzhiyun pr_err("failed to allocate gic irq %u\n", *channel_hwirq);
406*4882a593Smuzhiyun meson_gpio_irq_release_channel(ctl, channel_hwirq);
407*4882a593Smuzhiyun return ret;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
411*4882a593Smuzhiyun &meson_gpio_irq_chip, channel_hwirq);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
meson_gpio_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)416*4882a593Smuzhiyun static void meson_gpio_irq_domain_free(struct irq_domain *domain,
417*4882a593Smuzhiyun unsigned int virq,
418*4882a593Smuzhiyun unsigned int nr_irqs)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct meson_gpio_irq_controller *ctl = domain->host_data;
421*4882a593Smuzhiyun struct irq_data *irq_data;
422*4882a593Smuzhiyun u32 *channel_hwirq;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (WARN_ON(nr_irqs != 1))
425*4882a593Smuzhiyun return;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun irq_domain_free_irqs_parent(domain, virq, 1);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun irq_data = irq_domain_get_irq_data(domain, virq);
430*4882a593Smuzhiyun channel_hwirq = irq_data_get_irq_chip_data(irq_data);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun meson_gpio_irq_release_channel(ctl, channel_hwirq);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static const struct irq_domain_ops meson_gpio_irq_domain_ops = {
436*4882a593Smuzhiyun .alloc = meson_gpio_irq_domain_alloc,
437*4882a593Smuzhiyun .free = meson_gpio_irq_domain_free,
438*4882a593Smuzhiyun .translate = meson_gpio_irq_domain_translate,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
meson_gpio_irq_parse_dt(struct device_node * node,struct meson_gpio_irq_controller * ctl)441*4882a593Smuzhiyun static int meson_gpio_irq_parse_dt(struct device_node *node,
442*4882a593Smuzhiyun struct meson_gpio_irq_controller *ctl)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun const struct of_device_id *match;
445*4882a593Smuzhiyun int ret;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun match = of_match_node(meson_irq_gpio_matches, node);
448*4882a593Smuzhiyun if (!match)
449*4882a593Smuzhiyun return -ENODEV;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ctl->params = match->data;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = of_property_read_variable_u32_array(node,
454*4882a593Smuzhiyun "amlogic,channel-interrupts",
455*4882a593Smuzhiyun ctl->channel_irqs,
456*4882a593Smuzhiyun NUM_CHANNEL,
457*4882a593Smuzhiyun NUM_CHANNEL);
458*4882a593Smuzhiyun if (ret < 0) {
459*4882a593Smuzhiyun pr_err("can't get %d channel interrupts\n", NUM_CHANNEL);
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ctl->params->ops.gpio_irq_init(ctl);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
meson_gpio_intc_probe(struct platform_device * pdev)468*4882a593Smuzhiyun static int meson_gpio_intc_probe(struct platform_device *pdev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node, *parent;
471*4882a593Smuzhiyun struct meson_gpio_irq_controller *ctl;
472*4882a593Smuzhiyun struct irq_domain *parent_domain;
473*4882a593Smuzhiyun struct resource *res;
474*4882a593Smuzhiyun int ret;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun parent = of_irq_find_parent(node);
477*4882a593Smuzhiyun if (!parent) {
478*4882a593Smuzhiyun dev_err(&pdev->dev, "missing parent interrupt node\n");
479*4882a593Smuzhiyun return -ENODEV;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun parent_domain = irq_find_host(parent);
483*4882a593Smuzhiyun if (!parent_domain) {
484*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to obtain parent domain\n");
485*4882a593Smuzhiyun return -ENXIO;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ctl = devm_kzalloc(&pdev->dev, sizeof(*ctl), GFP_KERNEL);
489*4882a593Smuzhiyun if (!ctl)
490*4882a593Smuzhiyun return -ENOMEM;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun spin_lock_init(&ctl->lock);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
495*4882a593Smuzhiyun ctl->base = devm_ioremap_resource(&pdev->dev, res);
496*4882a593Smuzhiyun if (IS_ERR(ctl->base))
497*4882a593Smuzhiyun return PTR_ERR(ctl->base);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun ret = meson_gpio_irq_parse_dt(node, ctl);
500*4882a593Smuzhiyun if (ret)
501*4882a593Smuzhiyun return ret;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun ctl->domain = irq_domain_create_hierarchy(parent_domain, 0,
504*4882a593Smuzhiyun ctl->params->nr_hwirq,
505*4882a593Smuzhiyun of_node_to_fwnode(node),
506*4882a593Smuzhiyun &meson_gpio_irq_domain_ops,
507*4882a593Smuzhiyun ctl);
508*4882a593Smuzhiyun if (!ctl->domain) {
509*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add domain\n");
510*4882a593Smuzhiyun return -ENODEV;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun platform_set_drvdata(pdev, ctl);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun dev_info(&pdev->dev, "%d to %d gpio interrupt mux initialized\n",
516*4882a593Smuzhiyun ctl->params->nr_hwirq, NUM_CHANNEL);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
meson_gpio_intc_remove(struct platform_device * pdev)521*4882a593Smuzhiyun static int meson_gpio_intc_remove(struct platform_device *pdev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct meson_gpio_irq_controller *ctl = platform_get_drvdata(pdev);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun irq_domain_remove(ctl->domain);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static const struct of_device_id meson_gpio_intc_of_match[] = {
531*4882a593Smuzhiyun { .compatible = "amlogic,meson-gpio-intc", },
532*4882a593Smuzhiyun {},
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_gpio_intc_of_match);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static struct platform_driver meson_gpio_intc_driver = {
537*4882a593Smuzhiyun .probe = meson_gpio_intc_probe,
538*4882a593Smuzhiyun .remove = meson_gpio_intc_remove,
539*4882a593Smuzhiyun .driver = {
540*4882a593Smuzhiyun .name = "meson-gpio-intc",
541*4882a593Smuzhiyun .of_match_table = meson_gpio_intc_of_match,
542*4882a593Smuzhiyun },
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun module_platform_driver(meson_gpio_intc_driver);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
547*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
548*4882a593Smuzhiyun MODULE_ALIAS("platform:meson-gpio-intc");
549