xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-ls1x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2019, Jiaxun Yang <jiaxun.yang@flygoat.com>
4*4882a593Smuzhiyun  *  Loongson-1 platform IRQ support
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/irqchip.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define LS_REG_INTC_STATUS	0x00
19*4882a593Smuzhiyun #define LS_REG_INTC_EN	0x04
20*4882a593Smuzhiyun #define LS_REG_INTC_SET	0x08
21*4882a593Smuzhiyun #define LS_REG_INTC_CLR	0x0c
22*4882a593Smuzhiyun #define LS_REG_INTC_POL	0x10
23*4882a593Smuzhiyun #define LS_REG_INTC_EDGE	0x14
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /**
26*4882a593Smuzhiyun  * struct ls1x_intc_priv - private ls1x-intc data.
27*4882a593Smuzhiyun  * @domain:		IRQ domain.
28*4882a593Smuzhiyun  * @intc_base:	IO Base of intc registers.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct ls1x_intc_priv {
32*4882a593Smuzhiyun 	struct irq_domain	*domain;
33*4882a593Smuzhiyun 	void __iomem		*intc_base;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 
ls1x_chained_handle_irq(struct irq_desc * desc)37*4882a593Smuzhiyun static void ls1x_chained_handle_irq(struct irq_desc *desc)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct ls1x_intc_priv *priv = irq_desc_get_handler_data(desc);
40*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
41*4882a593Smuzhiyun 	u32 pending;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
44*4882a593Smuzhiyun 	pending = readl(priv->intc_base + LS_REG_INTC_STATUS) &
45*4882a593Smuzhiyun 			readl(priv->intc_base + LS_REG_INTC_EN);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (!pending)
48*4882a593Smuzhiyun 		spurious_interrupt();
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	while (pending) {
51*4882a593Smuzhiyun 		int bit = __ffs(pending);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(priv->domain, bit));
54*4882a593Smuzhiyun 		pending &= ~BIT(bit);
55*4882a593Smuzhiyun 	}
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
ls_intc_set_bit(struct irq_chip_generic * gc,unsigned int offset,u32 mask,bool set)60*4882a593Smuzhiyun static void ls_intc_set_bit(struct irq_chip_generic *gc,
61*4882a593Smuzhiyun 							unsigned int offset,
62*4882a593Smuzhiyun 							u32 mask, bool set)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	if (set)
65*4882a593Smuzhiyun 		writel(readl(gc->reg_base + offset) | mask,
66*4882a593Smuzhiyun 		gc->reg_base + offset);
67*4882a593Smuzhiyun 	else
68*4882a593Smuzhiyun 		writel(readl(gc->reg_base + offset) & ~mask,
69*4882a593Smuzhiyun 		gc->reg_base + offset);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
ls_intc_set_type(struct irq_data * data,unsigned int type)72*4882a593Smuzhiyun static int ls_intc_set_type(struct irq_data *data, unsigned int type)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
75*4882a593Smuzhiyun 	u32 mask = data->mask;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	switch (type) {
78*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
79*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_EDGE, mask, false);
80*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_POL, mask, true);
81*4882a593Smuzhiyun 		break;
82*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
83*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_EDGE, mask, false);
84*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_POL, mask, false);
85*4882a593Smuzhiyun 		break;
86*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
87*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_EDGE, mask, true);
88*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_POL, mask, true);
89*4882a593Smuzhiyun 		break;
90*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
91*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_EDGE, mask, true);
92*4882a593Smuzhiyun 		ls_intc_set_bit(gc, LS_REG_INTC_POL, mask, false);
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	default:
95*4882a593Smuzhiyun 		return -EINVAL;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	irqd_set_trigger_type(data, type);
99*4882a593Smuzhiyun 	return irq_setup_alt_chip(data, type);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
ls1x_intc_of_init(struct device_node * node,struct device_node * parent)103*4882a593Smuzhiyun static int __init ls1x_intc_of_init(struct device_node *node,
104*4882a593Smuzhiyun 				       struct device_node *parent)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
107*4882a593Smuzhiyun 	struct irq_chip_type *ct;
108*4882a593Smuzhiyun 	struct ls1x_intc_priv *priv;
109*4882a593Smuzhiyun 	int parent_irq, err = 0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
112*4882a593Smuzhiyun 	if (!priv)
113*4882a593Smuzhiyun 		return -ENOMEM;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	priv->intc_base = of_iomap(node, 0);
116*4882a593Smuzhiyun 	if (!priv->intc_base) {
117*4882a593Smuzhiyun 		err = -ENODEV;
118*4882a593Smuzhiyun 		goto out_free_priv;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	parent_irq = irq_of_parse_and_map(node, 0);
122*4882a593Smuzhiyun 	if (!parent_irq) {
123*4882a593Smuzhiyun 		pr_err("ls1x-irq: unable to get parent irq\n");
124*4882a593Smuzhiyun 		err =  -ENODEV;
125*4882a593Smuzhiyun 		goto out_iounmap;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Set up an IRQ domain */
129*4882a593Smuzhiyun 	priv->domain = irq_domain_add_linear(node, 32, &irq_generic_chip_ops,
130*4882a593Smuzhiyun 					     NULL);
131*4882a593Smuzhiyun 	if (!priv->domain) {
132*4882a593Smuzhiyun 		pr_err("ls1x-irq: cannot add IRQ domain\n");
133*4882a593Smuzhiyun 		err = -ENOMEM;
134*4882a593Smuzhiyun 		goto out_iounmap;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	err = irq_alloc_domain_generic_chips(priv->domain, 32, 2,
138*4882a593Smuzhiyun 		node->full_name, handle_level_irq,
139*4882a593Smuzhiyun 		IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN, 0,
140*4882a593Smuzhiyun 		IRQ_GC_INIT_MASK_CACHE);
141*4882a593Smuzhiyun 	if (err) {
142*4882a593Smuzhiyun 		pr_err("ls1x-irq: unable to register IRQ domain\n");
143*4882a593Smuzhiyun 		goto out_free_domain;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Mask all irqs */
147*4882a593Smuzhiyun 	writel(0x0, priv->intc_base + LS_REG_INTC_EN);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Ack all irqs */
150*4882a593Smuzhiyun 	writel(0xffffffff, priv->intc_base + LS_REG_INTC_CLR);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Set all irqs to high level triggered */
153*4882a593Smuzhiyun 	writel(0xffffffff, priv->intc_base + LS_REG_INTC_POL);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	gc = irq_get_domain_generic_chip(priv->domain, 0);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	gc->reg_base = priv->intc_base;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ct = gc->chip_types;
160*4882a593Smuzhiyun 	ct[0].type = IRQ_TYPE_LEVEL_MASK;
161*4882a593Smuzhiyun 	ct[0].regs.mask = LS_REG_INTC_EN;
162*4882a593Smuzhiyun 	ct[0].regs.ack = LS_REG_INTC_CLR;
163*4882a593Smuzhiyun 	ct[0].chip.irq_unmask = irq_gc_mask_set_bit;
164*4882a593Smuzhiyun 	ct[0].chip.irq_mask = irq_gc_mask_clr_bit;
165*4882a593Smuzhiyun 	ct[0].chip.irq_ack = irq_gc_ack_set_bit;
166*4882a593Smuzhiyun 	ct[0].chip.irq_set_type = ls_intc_set_type;
167*4882a593Smuzhiyun 	ct[0].handler = handle_level_irq;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ct[1].type = IRQ_TYPE_EDGE_BOTH;
170*4882a593Smuzhiyun 	ct[1].regs.mask = LS_REG_INTC_EN;
171*4882a593Smuzhiyun 	ct[1].regs.ack = LS_REG_INTC_CLR;
172*4882a593Smuzhiyun 	ct[1].chip.irq_unmask = irq_gc_mask_set_bit;
173*4882a593Smuzhiyun 	ct[1].chip.irq_mask = irq_gc_mask_clr_bit;
174*4882a593Smuzhiyun 	ct[1].chip.irq_ack = irq_gc_ack_set_bit;
175*4882a593Smuzhiyun 	ct[1].chip.irq_set_type = ls_intc_set_type;
176*4882a593Smuzhiyun 	ct[1].handler = handle_edge_irq;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(parent_irq,
179*4882a593Smuzhiyun 		ls1x_chained_handle_irq, priv);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun out_free_domain:
184*4882a593Smuzhiyun 	irq_domain_remove(priv->domain);
185*4882a593Smuzhiyun out_iounmap:
186*4882a593Smuzhiyun 	iounmap(priv->intc_base);
187*4882a593Smuzhiyun out_free_priv:
188*4882a593Smuzhiyun 	kfree(priv);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return err;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun IRQCHIP_DECLARE(ls1x_intc, "loongson,ls1x-intc", ls1x_intc_of_init);
194