1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale SCFG MSI(-X) support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Freescale Semiconductor.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Minghuan Lian <Minghuan.Lian@nxp.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/msi.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/of_pci.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/dma-iommu.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define MSI_IRQS_PER_MSIR 32
24*4882a593Smuzhiyun #define MSI_MSIR_OFFSET 4
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MSI_LS1043V1_1_IRQS_PER_MSIR 8
27*4882a593Smuzhiyun #define MSI_LS1043V1_1_MSIR_OFFSET 0x10
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct ls_scfg_msi_cfg {
30*4882a593Smuzhiyun u32 ibs_shift; /* Shift of interrupt bit select */
31*4882a593Smuzhiyun u32 msir_irqs; /* The irq number per MSIR */
32*4882a593Smuzhiyun u32 msir_base; /* The base address of MSIR */
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct ls_scfg_msir {
36*4882a593Smuzhiyun struct ls_scfg_msi *msi_data;
37*4882a593Smuzhiyun unsigned int index;
38*4882a593Smuzhiyun unsigned int gic_irq;
39*4882a593Smuzhiyun unsigned int bit_start;
40*4882a593Smuzhiyun unsigned int bit_end;
41*4882a593Smuzhiyun unsigned int srs; /* Shared interrupt register select */
42*4882a593Smuzhiyun void __iomem *reg;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct ls_scfg_msi {
46*4882a593Smuzhiyun spinlock_t lock;
47*4882a593Smuzhiyun struct platform_device *pdev;
48*4882a593Smuzhiyun struct irq_domain *parent;
49*4882a593Smuzhiyun struct irq_domain *msi_domain;
50*4882a593Smuzhiyun void __iomem *regs;
51*4882a593Smuzhiyun phys_addr_t msiir_addr;
52*4882a593Smuzhiyun struct ls_scfg_msi_cfg *cfg;
53*4882a593Smuzhiyun u32 msir_num;
54*4882a593Smuzhiyun struct ls_scfg_msir *msir;
55*4882a593Smuzhiyun u32 irqs_num;
56*4882a593Smuzhiyun unsigned long *used;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct irq_chip ls_scfg_msi_irq_chip = {
60*4882a593Smuzhiyun .name = "MSI",
61*4882a593Smuzhiyun .irq_mask = pci_msi_mask_irq,
62*4882a593Smuzhiyun .irq_unmask = pci_msi_unmask_irq,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static struct msi_domain_info ls_scfg_msi_domain_info = {
66*4882a593Smuzhiyun .flags = (MSI_FLAG_USE_DEF_DOM_OPS |
67*4882a593Smuzhiyun MSI_FLAG_USE_DEF_CHIP_OPS |
68*4882a593Smuzhiyun MSI_FLAG_PCI_MSIX),
69*4882a593Smuzhiyun .chip = &ls_scfg_msi_irq_chip,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static int msi_affinity_flag = 1;
73*4882a593Smuzhiyun
early_parse_ls_scfg_msi(char * p)74*4882a593Smuzhiyun static int __init early_parse_ls_scfg_msi(char *p)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun if (p && strncmp(p, "no-affinity", 11) == 0)
77*4882a593Smuzhiyun msi_affinity_flag = 0;
78*4882a593Smuzhiyun else
79*4882a593Smuzhiyun msi_affinity_flag = 1;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun early_param("lsmsi", early_parse_ls_scfg_msi);
84*4882a593Smuzhiyun
ls_scfg_msi_compose_msg(struct irq_data * data,struct msi_msg * msg)85*4882a593Smuzhiyun static void ls_scfg_msi_compose_msg(struct irq_data *data, struct msi_msg *msg)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = irq_data_get_irq_chip_data(data);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun msg->address_hi = upper_32_bits(msi_data->msiir_addr);
90*4882a593Smuzhiyun msg->address_lo = lower_32_bits(msi_data->msiir_addr);
91*4882a593Smuzhiyun msg->data = data->hwirq;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (msi_affinity_flag) {
94*4882a593Smuzhiyun const struct cpumask *mask;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun mask = irq_data_get_effective_affinity_mask(data);
97*4882a593Smuzhiyun msg->data |= cpumask_first(mask);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun iommu_dma_compose_msi_msg(irq_data_get_msi_desc(data), msg);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
ls_scfg_msi_set_affinity(struct irq_data * irq_data,const struct cpumask * mask,bool force)103*4882a593Smuzhiyun static int ls_scfg_msi_set_affinity(struct irq_data *irq_data,
104*4882a593Smuzhiyun const struct cpumask *mask, bool force)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = irq_data_get_irq_chip_data(irq_data);
107*4882a593Smuzhiyun u32 cpu;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (!msi_affinity_flag)
110*4882a593Smuzhiyun return -EINVAL;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (!force)
113*4882a593Smuzhiyun cpu = cpumask_any_and(mask, cpu_online_mask);
114*4882a593Smuzhiyun else
115*4882a593Smuzhiyun cpu = cpumask_first(mask);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (cpu >= msi_data->msir_num)
118*4882a593Smuzhiyun return -EINVAL;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (msi_data->msir[cpu].gic_irq <= 0) {
121*4882a593Smuzhiyun pr_warn("cannot bind the irq to cpu%d\n", cpu);
122*4882a593Smuzhiyun return -EINVAL;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun irq_data_update_effective_affinity(irq_data, cpumask_of(cpu));
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return IRQ_SET_MASK_OK;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static struct irq_chip ls_scfg_msi_parent_chip = {
131*4882a593Smuzhiyun .name = "SCFG",
132*4882a593Smuzhiyun .irq_compose_msi_msg = ls_scfg_msi_compose_msg,
133*4882a593Smuzhiyun .irq_set_affinity = ls_scfg_msi_set_affinity,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
ls_scfg_msi_domain_irq_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)136*4882a593Smuzhiyun static int ls_scfg_msi_domain_irq_alloc(struct irq_domain *domain,
137*4882a593Smuzhiyun unsigned int virq,
138*4882a593Smuzhiyun unsigned int nr_irqs,
139*4882a593Smuzhiyun void *args)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun msi_alloc_info_t *info = args;
142*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = domain->host_data;
143*4882a593Smuzhiyun int pos, err = 0;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun WARN_ON(nr_irqs != 1);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun spin_lock(&msi_data->lock);
148*4882a593Smuzhiyun pos = find_first_zero_bit(msi_data->used, msi_data->irqs_num);
149*4882a593Smuzhiyun if (pos < msi_data->irqs_num)
150*4882a593Smuzhiyun __set_bit(pos, msi_data->used);
151*4882a593Smuzhiyun else
152*4882a593Smuzhiyun err = -ENOSPC;
153*4882a593Smuzhiyun spin_unlock(&msi_data->lock);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (err)
156*4882a593Smuzhiyun return err;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun err = iommu_dma_prepare_msi(info->desc, msi_data->msiir_addr);
159*4882a593Smuzhiyun if (err)
160*4882a593Smuzhiyun return err;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun irq_domain_set_info(domain, virq, pos,
163*4882a593Smuzhiyun &ls_scfg_msi_parent_chip, msi_data,
164*4882a593Smuzhiyun handle_simple_irq, NULL, NULL);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
ls_scfg_msi_domain_irq_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)169*4882a593Smuzhiyun static void ls_scfg_msi_domain_irq_free(struct irq_domain *domain,
170*4882a593Smuzhiyun unsigned int virq, unsigned int nr_irqs)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct irq_data *d = irq_domain_get_irq_data(domain, virq);
173*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = irq_data_get_irq_chip_data(d);
174*4882a593Smuzhiyun int pos;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun pos = d->hwirq;
177*4882a593Smuzhiyun if (pos < 0 || pos >= msi_data->irqs_num) {
178*4882a593Smuzhiyun pr_err("failed to teardown msi. Invalid hwirq %d\n", pos);
179*4882a593Smuzhiyun return;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun spin_lock(&msi_data->lock);
183*4882a593Smuzhiyun __clear_bit(pos, msi_data->used);
184*4882a593Smuzhiyun spin_unlock(&msi_data->lock);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const struct irq_domain_ops ls_scfg_msi_domain_ops = {
188*4882a593Smuzhiyun .alloc = ls_scfg_msi_domain_irq_alloc,
189*4882a593Smuzhiyun .free = ls_scfg_msi_domain_irq_free,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
ls_scfg_msi_irq_handler(struct irq_desc * desc)192*4882a593Smuzhiyun static void ls_scfg_msi_irq_handler(struct irq_desc *desc)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct ls_scfg_msir *msir = irq_desc_get_handler_data(desc);
195*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = msir->msi_data;
196*4882a593Smuzhiyun unsigned long val;
197*4882a593Smuzhiyun int pos, size, virq, hwirq;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun chained_irq_enter(irq_desc_get_chip(desc), desc);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun val = ioread32be(msir->reg);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun pos = msir->bit_start;
204*4882a593Smuzhiyun size = msir->bit_end + 1;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun for_each_set_bit_from(pos, &val, size) {
207*4882a593Smuzhiyun hwirq = ((msir->bit_end - pos) << msi_data->cfg->ibs_shift) |
208*4882a593Smuzhiyun msir->srs;
209*4882a593Smuzhiyun virq = irq_find_mapping(msi_data->parent, hwirq);
210*4882a593Smuzhiyun if (virq)
211*4882a593Smuzhiyun generic_handle_irq(virq);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun chained_irq_exit(irq_desc_get_chip(desc), desc);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
ls_scfg_msi_domains_init(struct ls_scfg_msi * msi_data)217*4882a593Smuzhiyun static int ls_scfg_msi_domains_init(struct ls_scfg_msi *msi_data)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun /* Initialize MSI domain parent */
220*4882a593Smuzhiyun msi_data->parent = irq_domain_add_linear(NULL,
221*4882a593Smuzhiyun msi_data->irqs_num,
222*4882a593Smuzhiyun &ls_scfg_msi_domain_ops,
223*4882a593Smuzhiyun msi_data);
224*4882a593Smuzhiyun if (!msi_data->parent) {
225*4882a593Smuzhiyun dev_err(&msi_data->pdev->dev, "failed to create IRQ domain\n");
226*4882a593Smuzhiyun return -ENOMEM;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun msi_data->msi_domain = pci_msi_create_irq_domain(
230*4882a593Smuzhiyun of_node_to_fwnode(msi_data->pdev->dev.of_node),
231*4882a593Smuzhiyun &ls_scfg_msi_domain_info,
232*4882a593Smuzhiyun msi_data->parent);
233*4882a593Smuzhiyun if (!msi_data->msi_domain) {
234*4882a593Smuzhiyun dev_err(&msi_data->pdev->dev, "failed to create MSI domain\n");
235*4882a593Smuzhiyun irq_domain_remove(msi_data->parent);
236*4882a593Smuzhiyun return -ENOMEM;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
ls_scfg_msi_setup_hwirq(struct ls_scfg_msi * msi_data,int index)242*4882a593Smuzhiyun static int ls_scfg_msi_setup_hwirq(struct ls_scfg_msi *msi_data, int index)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct ls_scfg_msir *msir;
245*4882a593Smuzhiyun int virq, i, hwirq;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun virq = platform_get_irq(msi_data->pdev, index);
248*4882a593Smuzhiyun if (virq <= 0)
249*4882a593Smuzhiyun return -ENODEV;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun msir = &msi_data->msir[index];
252*4882a593Smuzhiyun msir->index = index;
253*4882a593Smuzhiyun msir->msi_data = msi_data;
254*4882a593Smuzhiyun msir->gic_irq = virq;
255*4882a593Smuzhiyun msir->reg = msi_data->regs + msi_data->cfg->msir_base + 4 * index;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (msi_data->cfg->msir_irqs == MSI_LS1043V1_1_IRQS_PER_MSIR) {
258*4882a593Smuzhiyun msir->bit_start = 32 - ((msir->index + 1) *
259*4882a593Smuzhiyun MSI_LS1043V1_1_IRQS_PER_MSIR);
260*4882a593Smuzhiyun msir->bit_end = msir->bit_start +
261*4882a593Smuzhiyun MSI_LS1043V1_1_IRQS_PER_MSIR - 1;
262*4882a593Smuzhiyun } else {
263*4882a593Smuzhiyun msir->bit_start = 0;
264*4882a593Smuzhiyun msir->bit_end = msi_data->cfg->msir_irqs - 1;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun irq_set_chained_handler_and_data(msir->gic_irq,
268*4882a593Smuzhiyun ls_scfg_msi_irq_handler,
269*4882a593Smuzhiyun msir);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (msi_affinity_flag) {
272*4882a593Smuzhiyun /* Associate MSIR interrupt to the cpu */
273*4882a593Smuzhiyun irq_set_affinity(msir->gic_irq, get_cpu_mask(index));
274*4882a593Smuzhiyun msir->srs = 0; /* This value is determined by the CPU */
275*4882a593Smuzhiyun } else
276*4882a593Smuzhiyun msir->srs = index;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Release the hwirqs corresponding to this MSIR */
279*4882a593Smuzhiyun if (!msi_affinity_flag || msir->index == 0) {
280*4882a593Smuzhiyun for (i = 0; i < msi_data->cfg->msir_irqs; i++) {
281*4882a593Smuzhiyun hwirq = i << msi_data->cfg->ibs_shift | msir->index;
282*4882a593Smuzhiyun bitmap_clear(msi_data->used, hwirq, 1);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
ls_scfg_msi_teardown_hwirq(struct ls_scfg_msir * msir)289*4882a593Smuzhiyun static int ls_scfg_msi_teardown_hwirq(struct ls_scfg_msir *msir)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = msir->msi_data;
292*4882a593Smuzhiyun int i, hwirq;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (msir->gic_irq > 0)
295*4882a593Smuzhiyun irq_set_chained_handler_and_data(msir->gic_irq, NULL, NULL);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun for (i = 0; i < msi_data->cfg->msir_irqs; i++) {
298*4882a593Smuzhiyun hwirq = i << msi_data->cfg->ibs_shift | msir->index;
299*4882a593Smuzhiyun bitmap_set(msi_data->used, hwirq, 1);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static struct ls_scfg_msi_cfg ls1021_msi_cfg = {
306*4882a593Smuzhiyun .ibs_shift = 3,
307*4882a593Smuzhiyun .msir_irqs = MSI_IRQS_PER_MSIR,
308*4882a593Smuzhiyun .msir_base = MSI_MSIR_OFFSET,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static struct ls_scfg_msi_cfg ls1046_msi_cfg = {
312*4882a593Smuzhiyun .ibs_shift = 2,
313*4882a593Smuzhiyun .msir_irqs = MSI_IRQS_PER_MSIR,
314*4882a593Smuzhiyun .msir_base = MSI_MSIR_OFFSET,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static struct ls_scfg_msi_cfg ls1043_v1_1_msi_cfg = {
318*4882a593Smuzhiyun .ibs_shift = 2,
319*4882a593Smuzhiyun .msir_irqs = MSI_LS1043V1_1_IRQS_PER_MSIR,
320*4882a593Smuzhiyun .msir_base = MSI_LS1043V1_1_MSIR_OFFSET,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct of_device_id ls_scfg_msi_id[] = {
324*4882a593Smuzhiyun /* The following two misspelled compatibles are obsolete */
325*4882a593Smuzhiyun { .compatible = "fsl,1s1021a-msi", .data = &ls1021_msi_cfg},
326*4882a593Smuzhiyun { .compatible = "fsl,1s1043a-msi", .data = &ls1021_msi_cfg},
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun { .compatible = "fsl,ls1012a-msi", .data = &ls1021_msi_cfg },
329*4882a593Smuzhiyun { .compatible = "fsl,ls1021a-msi", .data = &ls1021_msi_cfg },
330*4882a593Smuzhiyun { .compatible = "fsl,ls1043a-msi", .data = &ls1021_msi_cfg },
331*4882a593Smuzhiyun { .compatible = "fsl,ls1043a-v1.1-msi", .data = &ls1043_v1_1_msi_cfg },
332*4882a593Smuzhiyun { .compatible = "fsl,ls1046a-msi", .data = &ls1046_msi_cfg },
333*4882a593Smuzhiyun {},
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ls_scfg_msi_id);
336*4882a593Smuzhiyun
ls_scfg_msi_probe(struct platform_device * pdev)337*4882a593Smuzhiyun static int ls_scfg_msi_probe(struct platform_device *pdev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun const struct of_device_id *match;
340*4882a593Smuzhiyun struct ls_scfg_msi *msi_data;
341*4882a593Smuzhiyun struct resource *res;
342*4882a593Smuzhiyun int i, ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun match = of_match_device(ls_scfg_msi_id, &pdev->dev);
345*4882a593Smuzhiyun if (!match)
346*4882a593Smuzhiyun return -ENODEV;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun msi_data = devm_kzalloc(&pdev->dev, sizeof(*msi_data), GFP_KERNEL);
349*4882a593Smuzhiyun if (!msi_data)
350*4882a593Smuzhiyun return -ENOMEM;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun msi_data->cfg = (struct ls_scfg_msi_cfg *) match->data;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
355*4882a593Smuzhiyun msi_data->regs = devm_ioremap_resource(&pdev->dev, res);
356*4882a593Smuzhiyun if (IS_ERR(msi_data->regs)) {
357*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to initialize 'regs'\n");
358*4882a593Smuzhiyun return PTR_ERR(msi_data->regs);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun msi_data->msiir_addr = res->start;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun msi_data->pdev = pdev;
363*4882a593Smuzhiyun spin_lock_init(&msi_data->lock);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun msi_data->irqs_num = MSI_IRQS_PER_MSIR *
366*4882a593Smuzhiyun (1 << msi_data->cfg->ibs_shift);
367*4882a593Smuzhiyun msi_data->used = devm_kcalloc(&pdev->dev,
368*4882a593Smuzhiyun BITS_TO_LONGS(msi_data->irqs_num),
369*4882a593Smuzhiyun sizeof(*msi_data->used),
370*4882a593Smuzhiyun GFP_KERNEL);
371*4882a593Smuzhiyun if (!msi_data->used)
372*4882a593Smuzhiyun return -ENOMEM;
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * Reserve all the hwirqs
375*4882a593Smuzhiyun * The available hwirqs will be released in ls1_msi_setup_hwirq()
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun bitmap_set(msi_data->used, 0, msi_data->irqs_num);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun msi_data->msir_num = of_irq_count(pdev->dev.of_node);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (msi_affinity_flag) {
382*4882a593Smuzhiyun u32 cpu_num;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun cpu_num = num_possible_cpus();
385*4882a593Smuzhiyun if (msi_data->msir_num >= cpu_num)
386*4882a593Smuzhiyun msi_data->msir_num = cpu_num;
387*4882a593Smuzhiyun else
388*4882a593Smuzhiyun msi_affinity_flag = 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun msi_data->msir = devm_kcalloc(&pdev->dev, msi_data->msir_num,
392*4882a593Smuzhiyun sizeof(*msi_data->msir),
393*4882a593Smuzhiyun GFP_KERNEL);
394*4882a593Smuzhiyun if (!msi_data->msir)
395*4882a593Smuzhiyun return -ENOMEM;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun for (i = 0; i < msi_data->msir_num; i++)
398*4882a593Smuzhiyun ls_scfg_msi_setup_hwirq(msi_data, i);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = ls_scfg_msi_domains_init(msi_data);
401*4882a593Smuzhiyun if (ret)
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun platform_set_drvdata(pdev, msi_data);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
ls_scfg_msi_remove(struct platform_device * pdev)409*4882a593Smuzhiyun static int ls_scfg_msi_remove(struct platform_device *pdev)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct ls_scfg_msi *msi_data = platform_get_drvdata(pdev);
412*4882a593Smuzhiyun int i;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < msi_data->msir_num; i++)
415*4882a593Smuzhiyun ls_scfg_msi_teardown_hwirq(&msi_data->msir[i]);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun irq_domain_remove(msi_data->msi_domain);
418*4882a593Smuzhiyun irq_domain_remove(msi_data->parent);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static struct platform_driver ls_scfg_msi_driver = {
426*4882a593Smuzhiyun .driver = {
427*4882a593Smuzhiyun .name = "ls-scfg-msi",
428*4882a593Smuzhiyun .of_match_table = ls_scfg_msi_id,
429*4882a593Smuzhiyun },
430*4882a593Smuzhiyun .probe = ls_scfg_msi_probe,
431*4882a593Smuzhiyun .remove = ls_scfg_msi_remove,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun module_platform_driver(ls_scfg_msi_driver);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun MODULE_AUTHOR("Minghuan Lian <Minghuan.Lian@nxp.com>");
437*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale Layerscape SCFG MSI controller driver");
438*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
439