xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-lpc32xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015-2016 Vladimir Zapolskiy <vz@mleia.com>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/irqchip.h>
10*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <asm/exception.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define LPC32XX_INTC_MASK		0x00
18*4882a593Smuzhiyun #define LPC32XX_INTC_RAW		0x04
19*4882a593Smuzhiyun #define LPC32XX_INTC_STAT		0x08
20*4882a593Smuzhiyun #define LPC32XX_INTC_POL		0x0C
21*4882a593Smuzhiyun #define LPC32XX_INTC_TYPE		0x10
22*4882a593Smuzhiyun #define LPC32XX_INTC_FIQ		0x14
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define NR_LPC32XX_IC_IRQS		32
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct lpc32xx_irq_chip {
27*4882a593Smuzhiyun 	void __iomem *base;
28*4882a593Smuzhiyun 	struct irq_domain *domain;
29*4882a593Smuzhiyun 	struct irq_chip chip;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static struct lpc32xx_irq_chip *lpc32xx_mic_irqc;
33*4882a593Smuzhiyun 
lpc32xx_ic_read(struct lpc32xx_irq_chip * ic,u32 reg)34*4882a593Smuzhiyun static inline u32 lpc32xx_ic_read(struct lpc32xx_irq_chip *ic, u32 reg)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	return readl_relaxed(ic->base + reg);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
lpc32xx_ic_write(struct lpc32xx_irq_chip * ic,u32 reg,u32 val)39*4882a593Smuzhiyun static inline void lpc32xx_ic_write(struct lpc32xx_irq_chip *ic,
40*4882a593Smuzhiyun 				    u32 reg, u32 val)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	writel_relaxed(val, ic->base + reg);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
lpc32xx_irq_mask(struct irq_data * d)45*4882a593Smuzhiyun static void lpc32xx_irq_mask(struct irq_data *d)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = irq_data_get_irq_chip_data(d);
48*4882a593Smuzhiyun 	u32 val, mask = BIT(d->hwirq);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	val = lpc32xx_ic_read(ic, LPC32XX_INTC_MASK) & ~mask;
51*4882a593Smuzhiyun 	lpc32xx_ic_write(ic, LPC32XX_INTC_MASK, val);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
lpc32xx_irq_unmask(struct irq_data * d)54*4882a593Smuzhiyun static void lpc32xx_irq_unmask(struct irq_data *d)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = irq_data_get_irq_chip_data(d);
57*4882a593Smuzhiyun 	u32 val, mask = BIT(d->hwirq);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	val = lpc32xx_ic_read(ic, LPC32XX_INTC_MASK) | mask;
60*4882a593Smuzhiyun 	lpc32xx_ic_write(ic, LPC32XX_INTC_MASK, val);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
lpc32xx_irq_ack(struct irq_data * d)63*4882a593Smuzhiyun static void lpc32xx_irq_ack(struct irq_data *d)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = irq_data_get_irq_chip_data(d);
66*4882a593Smuzhiyun 	u32 mask = BIT(d->hwirq);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	lpc32xx_ic_write(ic, LPC32XX_INTC_RAW, mask);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
lpc32xx_irq_set_type(struct irq_data * d,unsigned int type)71*4882a593Smuzhiyun static int lpc32xx_irq_set_type(struct irq_data *d, unsigned int type)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = irq_data_get_irq_chip_data(d);
74*4882a593Smuzhiyun 	u32 val, mask = BIT(d->hwirq);
75*4882a593Smuzhiyun 	bool high, edge;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	switch (type) {
78*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
79*4882a593Smuzhiyun 		edge = true;
80*4882a593Smuzhiyun 		high = true;
81*4882a593Smuzhiyun 		break;
82*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
83*4882a593Smuzhiyun 		edge = true;
84*4882a593Smuzhiyun 		high = false;
85*4882a593Smuzhiyun 		break;
86*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
87*4882a593Smuzhiyun 		edge = false;
88*4882a593Smuzhiyun 		high = true;
89*4882a593Smuzhiyun 		break;
90*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
91*4882a593Smuzhiyun 		edge = false;
92*4882a593Smuzhiyun 		high = false;
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	default:
95*4882a593Smuzhiyun 		pr_info("unsupported irq type %d\n", type);
96*4882a593Smuzhiyun 		return -EINVAL;
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	irqd_set_trigger_type(d, type);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	val = lpc32xx_ic_read(ic, LPC32XX_INTC_POL);
102*4882a593Smuzhiyun 	if (high)
103*4882a593Smuzhiyun 		val |= mask;
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		val &= ~mask;
106*4882a593Smuzhiyun 	lpc32xx_ic_write(ic, LPC32XX_INTC_POL, val);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	val = lpc32xx_ic_read(ic, LPC32XX_INTC_TYPE);
109*4882a593Smuzhiyun 	if (edge) {
110*4882a593Smuzhiyun 		val |= mask;
111*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
112*4882a593Smuzhiyun 	} else {
113*4882a593Smuzhiyun 		val &= ~mask;
114*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 	lpc32xx_ic_write(ic, LPC32XX_INTC_TYPE, val);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
lpc32xx_handle_irq(struct pt_regs * regs)121*4882a593Smuzhiyun static void __exception_irq_entry lpc32xx_handle_irq(struct pt_regs *regs)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = lpc32xx_mic_irqc;
124*4882a593Smuzhiyun 	u32 hwirq = lpc32xx_ic_read(ic, LPC32XX_INTC_STAT), irq;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	while (hwirq) {
127*4882a593Smuzhiyun 		irq = __ffs(hwirq);
128*4882a593Smuzhiyun 		hwirq &= ~BIT(irq);
129*4882a593Smuzhiyun 		handle_domain_irq(lpc32xx_mic_irqc->domain, irq, regs);
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
lpc32xx_sic_handler(struct irq_desc * desc)133*4882a593Smuzhiyun static void lpc32xx_sic_handler(struct irq_desc *desc)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = irq_desc_get_handler_data(desc);
136*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
137*4882a593Smuzhiyun 	u32 hwirq = lpc32xx_ic_read(ic, LPC32XX_INTC_STAT), irq;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	while (hwirq) {
142*4882a593Smuzhiyun 		irq = __ffs(hwirq);
143*4882a593Smuzhiyun 		hwirq &= ~BIT(irq);
144*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(ic->domain, irq));
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
lpc32xx_irq_domain_map(struct irq_domain * id,unsigned int virq,irq_hw_number_t hw)150*4882a593Smuzhiyun static int lpc32xx_irq_domain_map(struct irq_domain *id, unsigned int virq,
151*4882a593Smuzhiyun 				  irq_hw_number_t hw)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *ic = id->host_data;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	irq_set_chip_data(virq, ic);
156*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &ic->chip, handle_level_irq);
157*4882a593Smuzhiyun 	irq_set_status_flags(virq, IRQ_LEVEL);
158*4882a593Smuzhiyun 	irq_set_noprobe(virq);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
lpc32xx_irq_domain_unmap(struct irq_domain * id,unsigned int virq)163*4882a593Smuzhiyun static void lpc32xx_irq_domain_unmap(struct irq_domain *id, unsigned int virq)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, NULL, NULL);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct irq_domain_ops lpc32xx_irq_domain_ops = {
169*4882a593Smuzhiyun 	.map    = lpc32xx_irq_domain_map,
170*4882a593Smuzhiyun 	.unmap	= lpc32xx_irq_domain_unmap,
171*4882a593Smuzhiyun 	.xlate  = irq_domain_xlate_twocell,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
lpc32xx_of_ic_init(struct device_node * node,struct device_node * parent)174*4882a593Smuzhiyun static int __init lpc32xx_of_ic_init(struct device_node *node,
175*4882a593Smuzhiyun 				     struct device_node *parent)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct lpc32xx_irq_chip *irqc;
178*4882a593Smuzhiyun 	bool is_mic = of_device_is_compatible(node, "nxp,lpc3220-mic");
179*4882a593Smuzhiyun 	const __be32 *reg = of_get_property(node, "reg", NULL);
180*4882a593Smuzhiyun 	u32 parent_irq, i, addr = reg ? be32_to_cpu(*reg) : 0;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	irqc = kzalloc(sizeof(*irqc), GFP_KERNEL);
183*4882a593Smuzhiyun 	if (!irqc)
184*4882a593Smuzhiyun 		return -ENOMEM;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	irqc->base = of_iomap(node, 0);
187*4882a593Smuzhiyun 	if (!irqc->base) {
188*4882a593Smuzhiyun 		pr_err("%pOF: unable to map registers\n", node);
189*4882a593Smuzhiyun 		kfree(irqc);
190*4882a593Smuzhiyun 		return -EINVAL;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	irqc->chip.irq_ack = lpc32xx_irq_ack;
194*4882a593Smuzhiyun 	irqc->chip.irq_mask = lpc32xx_irq_mask;
195*4882a593Smuzhiyun 	irqc->chip.irq_unmask = lpc32xx_irq_unmask;
196*4882a593Smuzhiyun 	irqc->chip.irq_set_type = lpc32xx_irq_set_type;
197*4882a593Smuzhiyun 	if (is_mic)
198*4882a593Smuzhiyun 		irqc->chip.name = kasprintf(GFP_KERNEL, "%08x.mic", addr);
199*4882a593Smuzhiyun 	else
200*4882a593Smuzhiyun 		irqc->chip.name = kasprintf(GFP_KERNEL, "%08x.sic", addr);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	irqc->domain = irq_domain_add_linear(node, NR_LPC32XX_IC_IRQS,
203*4882a593Smuzhiyun 					     &lpc32xx_irq_domain_ops, irqc);
204*4882a593Smuzhiyun 	if (!irqc->domain) {
205*4882a593Smuzhiyun 		pr_err("unable to add irq domain\n");
206*4882a593Smuzhiyun 		iounmap(irqc->base);
207*4882a593Smuzhiyun 		kfree(irqc->chip.name);
208*4882a593Smuzhiyun 		kfree(irqc);
209*4882a593Smuzhiyun 		return -ENODEV;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (is_mic) {
213*4882a593Smuzhiyun 		lpc32xx_mic_irqc = irqc;
214*4882a593Smuzhiyun 		set_handle_irq(lpc32xx_handle_irq);
215*4882a593Smuzhiyun 	} else {
216*4882a593Smuzhiyun 		for (i = 0; i < of_irq_count(node); i++) {
217*4882a593Smuzhiyun 			parent_irq = irq_of_parse_and_map(node, i);
218*4882a593Smuzhiyun 			if (parent_irq)
219*4882a593Smuzhiyun 				irq_set_chained_handler_and_data(parent_irq,
220*4882a593Smuzhiyun 						 lpc32xx_sic_handler, irqc);
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	lpc32xx_ic_write(irqc, LPC32XX_INTC_MASK, 0x00);
225*4882a593Smuzhiyun 	lpc32xx_ic_write(irqc, LPC32XX_INTC_POL,  0x00);
226*4882a593Smuzhiyun 	lpc32xx_ic_write(irqc, LPC32XX_INTC_TYPE, 0x00);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun IRQCHIP_DECLARE(nxp_lpc32xx_mic, "nxp,lpc3220-mic", lpc32xx_of_ic_init);
232*4882a593Smuzhiyun IRQCHIP_DECLARE(nxp_lpc32xx_sic, "nxp,lpc3220-sic", lpc32xx_of_ic_init);
233