1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020, Jiaxun Yang <jiaxun.yang@flygoat.com>
4*4882a593Smuzhiyun * Loongson PCH MSI support
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define pr_fmt(fmt) "pch-msi: " fmt
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/irqchip.h>
10*4882a593Smuzhiyun #include <linux/msi.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/of_pci.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct pch_msi_data {
19*4882a593Smuzhiyun struct mutex msi_map_lock;
20*4882a593Smuzhiyun phys_addr_t doorbell;
21*4882a593Smuzhiyun u32 irq_first; /* The vector number that MSIs starts */
22*4882a593Smuzhiyun u32 num_irqs; /* The number of vectors for MSIs */
23*4882a593Smuzhiyun unsigned long *msi_map;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
pch_msi_mask_msi_irq(struct irq_data * d)26*4882a593Smuzhiyun static void pch_msi_mask_msi_irq(struct irq_data *d)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun pci_msi_mask_irq(d);
29*4882a593Smuzhiyun irq_chip_mask_parent(d);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
pch_msi_unmask_msi_irq(struct irq_data * d)32*4882a593Smuzhiyun static void pch_msi_unmask_msi_irq(struct irq_data *d)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun irq_chip_unmask_parent(d);
35*4882a593Smuzhiyun pci_msi_unmask_irq(d);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct irq_chip pch_msi_irq_chip = {
39*4882a593Smuzhiyun .name = "PCH PCI MSI",
40*4882a593Smuzhiyun .irq_mask = pch_msi_mask_msi_irq,
41*4882a593Smuzhiyun .irq_unmask = pch_msi_unmask_msi_irq,
42*4882a593Smuzhiyun .irq_ack = irq_chip_ack_parent,
43*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
pch_msi_allocate_hwirq(struct pch_msi_data * priv,int num_req)46*4882a593Smuzhiyun static int pch_msi_allocate_hwirq(struct pch_msi_data *priv, int num_req)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun int first;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun mutex_lock(&priv->msi_map_lock);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun first = bitmap_find_free_region(priv->msi_map, priv->num_irqs,
53*4882a593Smuzhiyun get_count_order(num_req));
54*4882a593Smuzhiyun if (first < 0) {
55*4882a593Smuzhiyun mutex_unlock(&priv->msi_map_lock);
56*4882a593Smuzhiyun return -ENOSPC;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun mutex_unlock(&priv->msi_map_lock);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return priv->irq_first + first;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
pch_msi_free_hwirq(struct pch_msi_data * priv,int hwirq,int num_req)64*4882a593Smuzhiyun static void pch_msi_free_hwirq(struct pch_msi_data *priv,
65*4882a593Smuzhiyun int hwirq, int num_req)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun int first = hwirq - priv->irq_first;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun mutex_lock(&priv->msi_map_lock);
70*4882a593Smuzhiyun bitmap_release_region(priv->msi_map, first, get_count_order(num_req));
71*4882a593Smuzhiyun mutex_unlock(&priv->msi_map_lock);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
pch_msi_compose_msi_msg(struct irq_data * data,struct msi_msg * msg)74*4882a593Smuzhiyun static void pch_msi_compose_msi_msg(struct irq_data *data,
75*4882a593Smuzhiyun struct msi_msg *msg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct pch_msi_data *priv = irq_data_get_irq_chip_data(data);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun msg->address_hi = upper_32_bits(priv->doorbell);
80*4882a593Smuzhiyun msg->address_lo = lower_32_bits(priv->doorbell);
81*4882a593Smuzhiyun msg->data = data->hwirq;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static struct msi_domain_info pch_msi_domain_info = {
85*4882a593Smuzhiyun .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
86*4882a593Smuzhiyun MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX,
87*4882a593Smuzhiyun .chip = &pch_msi_irq_chip,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct irq_chip middle_irq_chip = {
91*4882a593Smuzhiyun .name = "PCH MSI",
92*4882a593Smuzhiyun .irq_mask = irq_chip_mask_parent,
93*4882a593Smuzhiyun .irq_unmask = irq_chip_unmask_parent,
94*4882a593Smuzhiyun .irq_ack = irq_chip_ack_parent,
95*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
96*4882a593Smuzhiyun .irq_compose_msi_msg = pch_msi_compose_msi_msg,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
pch_msi_parent_domain_alloc(struct irq_domain * domain,unsigned int virq,int hwirq)99*4882a593Smuzhiyun static int pch_msi_parent_domain_alloc(struct irq_domain *domain,
100*4882a593Smuzhiyun unsigned int virq, int hwirq)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct irq_fwspec fwspec;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun fwspec.fwnode = domain->parent->fwnode;
105*4882a593Smuzhiyun fwspec.param_count = 1;
106*4882a593Smuzhiyun fwspec.param[0] = hwirq;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
pch_msi_middle_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)111*4882a593Smuzhiyun static int pch_msi_middle_domain_alloc(struct irq_domain *domain,
112*4882a593Smuzhiyun unsigned int virq,
113*4882a593Smuzhiyun unsigned int nr_irqs, void *args)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct pch_msi_data *priv = domain->host_data;
116*4882a593Smuzhiyun int hwirq, err, i;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun hwirq = pch_msi_allocate_hwirq(priv, nr_irqs);
119*4882a593Smuzhiyun if (hwirq < 0)
120*4882a593Smuzhiyun return hwirq;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
123*4882a593Smuzhiyun err = pch_msi_parent_domain_alloc(domain, virq + i, hwirq + i);
124*4882a593Smuzhiyun if (err)
125*4882a593Smuzhiyun goto err_hwirq;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
128*4882a593Smuzhiyun &middle_irq_chip, priv);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun err_hwirq:
134*4882a593Smuzhiyun pch_msi_free_hwirq(priv, hwirq, nr_irqs);
135*4882a593Smuzhiyun irq_domain_free_irqs_parent(domain, virq, i - 1);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return err;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
pch_msi_middle_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)140*4882a593Smuzhiyun static void pch_msi_middle_domain_free(struct irq_domain *domain,
141*4882a593Smuzhiyun unsigned int virq,
142*4882a593Smuzhiyun unsigned int nr_irqs)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct irq_data *d = irq_domain_get_irq_data(domain, virq);
145*4882a593Smuzhiyun struct pch_msi_data *priv = irq_data_get_irq_chip_data(d);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun irq_domain_free_irqs_parent(domain, virq, nr_irqs);
148*4882a593Smuzhiyun pch_msi_free_hwirq(priv, d->hwirq, nr_irqs);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const struct irq_domain_ops pch_msi_middle_domain_ops = {
152*4882a593Smuzhiyun .alloc = pch_msi_middle_domain_alloc,
153*4882a593Smuzhiyun .free = pch_msi_middle_domain_free,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
pch_msi_init_domains(struct pch_msi_data * priv,struct device_node * node,struct irq_domain * parent)156*4882a593Smuzhiyun static int pch_msi_init_domains(struct pch_msi_data *priv,
157*4882a593Smuzhiyun struct device_node *node,
158*4882a593Smuzhiyun struct irq_domain *parent)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct irq_domain *middle_domain, *msi_domain;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun middle_domain = irq_domain_create_linear(of_node_to_fwnode(node),
163*4882a593Smuzhiyun priv->num_irqs,
164*4882a593Smuzhiyun &pch_msi_middle_domain_ops,
165*4882a593Smuzhiyun priv);
166*4882a593Smuzhiyun if (!middle_domain) {
167*4882a593Smuzhiyun pr_err("Failed to create the MSI middle domain\n");
168*4882a593Smuzhiyun return -ENOMEM;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun middle_domain->parent = parent;
172*4882a593Smuzhiyun irq_domain_update_bus_token(middle_domain, DOMAIN_BUS_NEXUS);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun msi_domain = pci_msi_create_irq_domain(of_node_to_fwnode(node),
175*4882a593Smuzhiyun &pch_msi_domain_info,
176*4882a593Smuzhiyun middle_domain);
177*4882a593Smuzhiyun if (!msi_domain) {
178*4882a593Smuzhiyun pr_err("Failed to create PCI MSI domain\n");
179*4882a593Smuzhiyun irq_domain_remove(middle_domain);
180*4882a593Smuzhiyun return -ENOMEM;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
pch_msi_init(struct device_node * node,struct device_node * parent)186*4882a593Smuzhiyun static int pch_msi_init(struct device_node *node,
187*4882a593Smuzhiyun struct device_node *parent)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct pch_msi_data *priv;
190*4882a593Smuzhiyun struct irq_domain *parent_domain;
191*4882a593Smuzhiyun struct resource res;
192*4882a593Smuzhiyun int ret;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun parent_domain = irq_find_host(parent);
195*4882a593Smuzhiyun if (!parent_domain) {
196*4882a593Smuzhiyun pr_err("Failed to find the parent domain\n");
197*4882a593Smuzhiyun return -ENXIO;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun priv = kzalloc(sizeof(*priv), GFP_KERNEL);
201*4882a593Smuzhiyun if (!priv)
202*4882a593Smuzhiyun return -ENOMEM;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun mutex_init(&priv->msi_map_lock);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ret = of_address_to_resource(node, 0, &res);
207*4882a593Smuzhiyun if (ret) {
208*4882a593Smuzhiyun pr_err("Failed to allocate resource\n");
209*4882a593Smuzhiyun goto err_priv;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun priv->doorbell = res.start;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (of_property_read_u32(node, "loongson,msi-base-vec",
215*4882a593Smuzhiyun &priv->irq_first)) {
216*4882a593Smuzhiyun pr_err("Unable to parse MSI vec base\n");
217*4882a593Smuzhiyun ret = -EINVAL;
218*4882a593Smuzhiyun goto err_priv;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (of_property_read_u32(node, "loongson,msi-num-vecs",
222*4882a593Smuzhiyun &priv->num_irqs)) {
223*4882a593Smuzhiyun pr_err("Unable to parse MSI vec number\n");
224*4882a593Smuzhiyun ret = -EINVAL;
225*4882a593Smuzhiyun goto err_priv;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun priv->msi_map = bitmap_zalloc(priv->num_irqs, GFP_KERNEL);
229*4882a593Smuzhiyun if (!priv->msi_map) {
230*4882a593Smuzhiyun ret = -ENOMEM;
231*4882a593Smuzhiyun goto err_priv;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pr_debug("Registering %d MSIs, starting at %d\n",
235*4882a593Smuzhiyun priv->num_irqs, priv->irq_first);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun ret = pch_msi_init_domains(priv, node, parent_domain);
238*4882a593Smuzhiyun if (ret)
239*4882a593Smuzhiyun goto err_map;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun err_map:
244*4882a593Smuzhiyun kfree(priv->msi_map);
245*4882a593Smuzhiyun err_priv:
246*4882a593Smuzhiyun kfree(priv);
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun IRQCHIP_DECLARE(pch_msi, "loongson,pch-msi-1.0", pch_msi_init);
251