1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020, Jiaxun Yang <jiaxun.yang@flygoat.com>
4*4882a593Smuzhiyun * Loongson Local IO Interrupt Controller support
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/irqchip.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/smp.h>
17*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <boot_param.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define LIOINTC_CHIP_IRQ 32
22*4882a593Smuzhiyun #define LIOINTC_NUM_PARENT 4
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define LIOINTC_INTC_CHIP_START 0x20
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define LIOINTC_REG_INTC_STATUS (LIOINTC_INTC_CHIP_START + 0x20)
27*4882a593Smuzhiyun #define LIOINTC_REG_INTC_EN_STATUS (LIOINTC_INTC_CHIP_START + 0x04)
28*4882a593Smuzhiyun #define LIOINTC_REG_INTC_ENABLE (LIOINTC_INTC_CHIP_START + 0x08)
29*4882a593Smuzhiyun #define LIOINTC_REG_INTC_DISABLE (LIOINTC_INTC_CHIP_START + 0x0c)
30*4882a593Smuzhiyun #define LIOINTC_REG_INTC_POL (LIOINTC_INTC_CHIP_START + 0x10)
31*4882a593Smuzhiyun #define LIOINTC_REG_INTC_EDGE (LIOINTC_INTC_CHIP_START + 0x14)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define LIOINTC_SHIFT_INTx 4
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define LIOINTC_ERRATA_IRQ 10
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct liointc_handler_data {
38*4882a593Smuzhiyun struct liointc_priv *priv;
39*4882a593Smuzhiyun u32 parent_int_map;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct liointc_priv {
43*4882a593Smuzhiyun struct irq_chip_generic *gc;
44*4882a593Smuzhiyun struct liointc_handler_data handler[LIOINTC_NUM_PARENT];
45*4882a593Smuzhiyun u8 map_cache[LIOINTC_CHIP_IRQ];
46*4882a593Smuzhiyun bool has_lpc_irq_errata;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
liointc_chained_handle_irq(struct irq_desc * desc)49*4882a593Smuzhiyun static void liointc_chained_handle_irq(struct irq_desc *desc)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct liointc_handler_data *handler = irq_desc_get_handler_data(desc);
52*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
53*4882a593Smuzhiyun struct irq_chip_generic *gc = handler->priv->gc;
54*4882a593Smuzhiyun u32 pending;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun chained_irq_enter(chip, desc);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun pending = readl(gc->reg_base + LIOINTC_REG_INTC_STATUS);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (!pending) {
61*4882a593Smuzhiyun /* Always blame LPC IRQ if we have that bug */
62*4882a593Smuzhiyun if (handler->priv->has_lpc_irq_errata &&
63*4882a593Smuzhiyun (handler->parent_int_map & gc->mask_cache &
64*4882a593Smuzhiyun BIT(LIOINTC_ERRATA_IRQ)))
65*4882a593Smuzhiyun pending = BIT(LIOINTC_ERRATA_IRQ);
66*4882a593Smuzhiyun else
67*4882a593Smuzhiyun spurious_interrupt();
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun while (pending) {
71*4882a593Smuzhiyun int bit = __ffs(pending);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(gc->domain, bit));
74*4882a593Smuzhiyun pending &= ~BIT(bit);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun chained_irq_exit(chip, desc);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
liointc_set_bit(struct irq_chip_generic * gc,unsigned int offset,u32 mask,bool set)80*4882a593Smuzhiyun static void liointc_set_bit(struct irq_chip_generic *gc,
81*4882a593Smuzhiyun unsigned int offset,
82*4882a593Smuzhiyun u32 mask, bool set)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun if (set)
85*4882a593Smuzhiyun writel(readl(gc->reg_base + offset) | mask,
86*4882a593Smuzhiyun gc->reg_base + offset);
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun writel(readl(gc->reg_base + offset) & ~mask,
89*4882a593Smuzhiyun gc->reg_base + offset);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
liointc_set_type(struct irq_data * data,unsigned int type)92*4882a593Smuzhiyun static int liointc_set_type(struct irq_data *data, unsigned int type)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
95*4882a593Smuzhiyun u32 mask = data->mask;
96*4882a593Smuzhiyun unsigned long flags;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun irq_gc_lock_irqsave(gc, flags);
99*4882a593Smuzhiyun switch (type) {
100*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
101*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, false);
102*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, true);
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
105*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, false);
106*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, false);
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
109*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, true);
110*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, true);
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
113*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, true);
114*4882a593Smuzhiyun liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, false);
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun default:
117*4882a593Smuzhiyun irq_gc_unlock_irqrestore(gc, flags);
118*4882a593Smuzhiyun return -EINVAL;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun irq_gc_unlock_irqrestore(gc, flags);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun irqd_set_trigger_type(data, type);
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
liointc_resume(struct irq_chip_generic * gc)126*4882a593Smuzhiyun static void liointc_resume(struct irq_chip_generic *gc)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct liointc_priv *priv = gc->private;
129*4882a593Smuzhiyun unsigned long flags;
130*4882a593Smuzhiyun int i;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun irq_gc_lock_irqsave(gc, flags);
133*4882a593Smuzhiyun /* Disable all at first */
134*4882a593Smuzhiyun writel(0xffffffff, gc->reg_base + LIOINTC_REG_INTC_DISABLE);
135*4882a593Smuzhiyun /* Restore map cache */
136*4882a593Smuzhiyun for (i = 0; i < LIOINTC_CHIP_IRQ; i++)
137*4882a593Smuzhiyun writeb(priv->map_cache[i], gc->reg_base + i);
138*4882a593Smuzhiyun /* Restore mask cache */
139*4882a593Smuzhiyun writel(gc->mask_cache, gc->reg_base + LIOINTC_REG_INTC_ENABLE);
140*4882a593Smuzhiyun irq_gc_unlock_irqrestore(gc, flags);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const char * const parent_names[] = {"int0", "int1", "int2", "int3"};
144*4882a593Smuzhiyun
liointc_of_init(struct device_node * node,struct device_node * parent)145*4882a593Smuzhiyun int __init liointc_of_init(struct device_node *node,
146*4882a593Smuzhiyun struct device_node *parent)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct irq_chip_generic *gc;
149*4882a593Smuzhiyun struct irq_domain *domain;
150*4882a593Smuzhiyun struct irq_chip_type *ct;
151*4882a593Smuzhiyun struct liointc_priv *priv;
152*4882a593Smuzhiyun void __iomem *base;
153*4882a593Smuzhiyun u32 of_parent_int_map[LIOINTC_NUM_PARENT];
154*4882a593Smuzhiyun int parent_irq[LIOINTC_NUM_PARENT];
155*4882a593Smuzhiyun bool have_parent = FALSE;
156*4882a593Smuzhiyun int sz, i, err = 0;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun priv = kzalloc(sizeof(*priv), GFP_KERNEL);
159*4882a593Smuzhiyun if (!priv)
160*4882a593Smuzhiyun return -ENOMEM;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun base = of_iomap(node, 0);
163*4882a593Smuzhiyun if (!base) {
164*4882a593Smuzhiyun err = -ENODEV;
165*4882a593Smuzhiyun goto out_free_priv;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun for (i = 0; i < LIOINTC_NUM_PARENT; i++) {
169*4882a593Smuzhiyun parent_irq[i] = of_irq_get_byname(node, parent_names[i]);
170*4882a593Smuzhiyun if (parent_irq[i] > 0)
171*4882a593Smuzhiyun have_parent = TRUE;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun if (!have_parent) {
174*4882a593Smuzhiyun err = -ENODEV;
175*4882a593Smuzhiyun goto out_iounmap;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun sz = of_property_read_variable_u32_array(node,
179*4882a593Smuzhiyun "loongson,parent_int_map",
180*4882a593Smuzhiyun &of_parent_int_map[0],
181*4882a593Smuzhiyun LIOINTC_NUM_PARENT,
182*4882a593Smuzhiyun LIOINTC_NUM_PARENT);
183*4882a593Smuzhiyun if (sz < 4) {
184*4882a593Smuzhiyun pr_err("loongson-liointc: No parent_int_map\n");
185*4882a593Smuzhiyun err = -ENODEV;
186*4882a593Smuzhiyun goto out_iounmap;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun for (i = 0; i < LIOINTC_NUM_PARENT; i++)
190*4882a593Smuzhiyun priv->handler[i].parent_int_map = of_parent_int_map[i];
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Setup IRQ domain */
193*4882a593Smuzhiyun domain = irq_domain_add_linear(node, 32,
194*4882a593Smuzhiyun &irq_generic_chip_ops, priv);
195*4882a593Smuzhiyun if (!domain) {
196*4882a593Smuzhiyun pr_err("loongson-liointc: cannot add IRQ domain\n");
197*4882a593Smuzhiyun err = -EINVAL;
198*4882a593Smuzhiyun goto out_iounmap;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun err = irq_alloc_domain_generic_chips(domain, 32, 1,
202*4882a593Smuzhiyun node->full_name, handle_level_irq,
203*4882a593Smuzhiyun IRQ_NOPROBE, 0, 0);
204*4882a593Smuzhiyun if (err) {
205*4882a593Smuzhiyun pr_err("loongson-liointc: unable to register IRQ domain\n");
206*4882a593Smuzhiyun goto out_free_domain;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Disable all IRQs */
211*4882a593Smuzhiyun writel(0xffffffff, base + LIOINTC_REG_INTC_DISABLE);
212*4882a593Smuzhiyun /* Set to level triggered */
213*4882a593Smuzhiyun writel(0x0, base + LIOINTC_REG_INTC_EDGE);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Generate parent INT part of map cache */
216*4882a593Smuzhiyun for (i = 0; i < LIOINTC_NUM_PARENT; i++) {
217*4882a593Smuzhiyun u32 pending = priv->handler[i].parent_int_map;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun while (pending) {
220*4882a593Smuzhiyun int bit = __ffs(pending);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun priv->map_cache[bit] = BIT(i) << LIOINTC_SHIFT_INTx;
223*4882a593Smuzhiyun pending &= ~BIT(bit);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun for (i = 0; i < LIOINTC_CHIP_IRQ; i++) {
228*4882a593Smuzhiyun /* Generate core part of map cache */
229*4882a593Smuzhiyun priv->map_cache[i] |= BIT(loongson_sysconf.boot_cpu_id);
230*4882a593Smuzhiyun writeb(priv->map_cache[i], base + i);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(domain, 0);
234*4882a593Smuzhiyun gc->private = priv;
235*4882a593Smuzhiyun gc->reg_base = base;
236*4882a593Smuzhiyun gc->domain = domain;
237*4882a593Smuzhiyun gc->resume = liointc_resume;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ct = gc->chip_types;
240*4882a593Smuzhiyun ct->regs.enable = LIOINTC_REG_INTC_ENABLE;
241*4882a593Smuzhiyun ct->regs.disable = LIOINTC_REG_INTC_DISABLE;
242*4882a593Smuzhiyun ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
243*4882a593Smuzhiyun ct->chip.irq_mask = irq_gc_mask_disable_reg;
244*4882a593Smuzhiyun ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
245*4882a593Smuzhiyun ct->chip.irq_set_type = liointc_set_type;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun gc->mask_cache = 0;
248*4882a593Smuzhiyun priv->gc = gc;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun for (i = 0; i < LIOINTC_NUM_PARENT; i++) {
251*4882a593Smuzhiyun if (parent_irq[i] <= 0)
252*4882a593Smuzhiyun continue;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun priv->handler[i].priv = priv;
255*4882a593Smuzhiyun irq_set_chained_handler_and_data(parent_irq[i],
256*4882a593Smuzhiyun liointc_chained_handle_irq, &priv->handler[i]);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun out_free_domain:
262*4882a593Smuzhiyun irq_domain_remove(domain);
263*4882a593Smuzhiyun out_iounmap:
264*4882a593Smuzhiyun iounmap(base);
265*4882a593Smuzhiyun out_free_priv:
266*4882a593Smuzhiyun kfree(priv);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return err;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun IRQCHIP_DECLARE(loongson_liointc_1_0, "loongson,liointc-1.0", liointc_of_init);
272*4882a593Smuzhiyun IRQCHIP_DECLARE(loongson_liointc_1_0a, "loongson,liointc-1.0a", liointc_of_init);
273