xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-ingenic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
4*4882a593Smuzhiyun  *  Ingenic XBurst platform IRQ support
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/irqchip.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/timex.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct ingenic_intc_data {
22*4882a593Smuzhiyun 	void __iomem *base;
23*4882a593Smuzhiyun 	struct irq_domain *domain;
24*4882a593Smuzhiyun 	unsigned num_chips;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define JZ_REG_INTC_STATUS	0x00
28*4882a593Smuzhiyun #define JZ_REG_INTC_MASK	0x04
29*4882a593Smuzhiyun #define JZ_REG_INTC_SET_MASK	0x08
30*4882a593Smuzhiyun #define JZ_REG_INTC_CLEAR_MASK	0x0c
31*4882a593Smuzhiyun #define JZ_REG_INTC_PENDING	0x10
32*4882a593Smuzhiyun #define CHIP_SIZE		0x20
33*4882a593Smuzhiyun 
intc_cascade(int irq,void * data)34*4882a593Smuzhiyun static irqreturn_t intc_cascade(int irq, void *data)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct ingenic_intc_data *intc = irq_get_handler_data(irq);
37*4882a593Smuzhiyun 	struct irq_domain *domain = intc->domain;
38*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
39*4882a593Smuzhiyun 	uint32_t pending;
40*4882a593Smuzhiyun 	unsigned i;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	for (i = 0; i < intc->num_chips; i++) {
43*4882a593Smuzhiyun 		gc = irq_get_domain_generic_chip(domain, i * 32);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 		pending = irq_reg_readl(gc, JZ_REG_INTC_PENDING);
46*4882a593Smuzhiyun 		if (!pending)
47*4882a593Smuzhiyun 			continue;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 		while (pending) {
50*4882a593Smuzhiyun 			int bit = __fls(pending);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 			irq = irq_linear_revmap(domain, bit + (i * 32));
53*4882a593Smuzhiyun 			generic_handle_irq(irq);
54*4882a593Smuzhiyun 			pending &= ~BIT(bit);
55*4882a593Smuzhiyun 		}
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return IRQ_HANDLED;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
ingenic_intc_of_init(struct device_node * node,unsigned num_chips)61*4882a593Smuzhiyun static int __init ingenic_intc_of_init(struct device_node *node,
62*4882a593Smuzhiyun 				       unsigned num_chips)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct ingenic_intc_data *intc;
65*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
66*4882a593Smuzhiyun 	struct irq_chip_type *ct;
67*4882a593Smuzhiyun 	struct irq_domain *domain;
68*4882a593Smuzhiyun 	int parent_irq, err = 0;
69*4882a593Smuzhiyun 	unsigned i;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	intc = kzalloc(sizeof(*intc), GFP_KERNEL);
72*4882a593Smuzhiyun 	if (!intc) {
73*4882a593Smuzhiyun 		err = -ENOMEM;
74*4882a593Smuzhiyun 		goto out_err;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	parent_irq = irq_of_parse_and_map(node, 0);
78*4882a593Smuzhiyun 	if (!parent_irq) {
79*4882a593Smuzhiyun 		err = -EINVAL;
80*4882a593Smuzhiyun 		goto out_free;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	err = irq_set_handler_data(parent_irq, intc);
84*4882a593Smuzhiyun 	if (err)
85*4882a593Smuzhiyun 		goto out_unmap_irq;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	intc->num_chips = num_chips;
88*4882a593Smuzhiyun 	intc->base = of_iomap(node, 0);
89*4882a593Smuzhiyun 	if (!intc->base) {
90*4882a593Smuzhiyun 		err = -ENODEV;
91*4882a593Smuzhiyun 		goto out_unmap_irq;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	domain = irq_domain_add_linear(node, num_chips * 32,
95*4882a593Smuzhiyun 				       &irq_generic_chip_ops, NULL);
96*4882a593Smuzhiyun 	if (!domain) {
97*4882a593Smuzhiyun 		err = -ENOMEM;
98*4882a593Smuzhiyun 		goto out_unmap_base;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	intc->domain = domain;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	err = irq_alloc_domain_generic_chips(domain, 32, 1, "INTC",
104*4882a593Smuzhiyun 					     handle_level_irq, 0,
105*4882a593Smuzhiyun 					     IRQ_NOPROBE | IRQ_LEVEL, 0);
106*4882a593Smuzhiyun 	if (err)
107*4882a593Smuzhiyun 		goto out_domain_remove;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	for (i = 0; i < num_chips; i++) {
110*4882a593Smuzhiyun 		gc = irq_get_domain_generic_chip(domain, i * 32);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		gc->wake_enabled = IRQ_MSK(32);
113*4882a593Smuzhiyun 		gc->reg_base = intc->base + (i * CHIP_SIZE);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		ct = gc->chip_types;
116*4882a593Smuzhiyun 		ct->regs.enable = JZ_REG_INTC_CLEAR_MASK;
117*4882a593Smuzhiyun 		ct->regs.disable = JZ_REG_INTC_SET_MASK;
118*4882a593Smuzhiyun 		ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
119*4882a593Smuzhiyun 		ct->chip.irq_mask = irq_gc_mask_disable_reg;
120*4882a593Smuzhiyun 		ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
121*4882a593Smuzhiyun 		ct->chip.irq_set_wake = irq_gc_set_wake;
122*4882a593Smuzhiyun 		ct->chip.flags = IRQCHIP_MASK_ON_SUSPEND;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		/* Mask all irqs */
125*4882a593Smuzhiyun 		irq_reg_writel(gc, IRQ_MSK(32), JZ_REG_INTC_SET_MASK);
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (request_irq(parent_irq, intc_cascade, IRQF_NO_SUSPEND,
129*4882a593Smuzhiyun 			"SoC intc cascade interrupt", NULL))
130*4882a593Smuzhiyun 		pr_err("Failed to register SoC intc cascade interrupt\n");
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun out_domain_remove:
134*4882a593Smuzhiyun 	irq_domain_remove(domain);
135*4882a593Smuzhiyun out_unmap_base:
136*4882a593Smuzhiyun 	iounmap(intc->base);
137*4882a593Smuzhiyun out_unmap_irq:
138*4882a593Smuzhiyun 	irq_dispose_mapping(parent_irq);
139*4882a593Smuzhiyun out_free:
140*4882a593Smuzhiyun 	kfree(intc);
141*4882a593Smuzhiyun out_err:
142*4882a593Smuzhiyun 	return err;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
intc_1chip_of_init(struct device_node * node,struct device_node * parent)145*4882a593Smuzhiyun static int __init intc_1chip_of_init(struct device_node *node,
146*4882a593Smuzhiyun 				     struct device_node *parent)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	return ingenic_intc_of_init(node, 1);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4740_intc, "ingenic,jz4740-intc", intc_1chip_of_init);
151*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4725b_intc, "ingenic,jz4725b-intc", intc_1chip_of_init);
152*4882a593Smuzhiyun 
intc_2chip_of_init(struct device_node * node,struct device_node * parent)153*4882a593Smuzhiyun static int __init intc_2chip_of_init(struct device_node *node,
154*4882a593Smuzhiyun 	struct device_node *parent)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	return ingenic_intc_of_init(node, 2);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4760_intc, "ingenic,jz4760-intc", intc_2chip_of_init);
159*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4770_intc, "ingenic,jz4770-intc", intc_2chip_of_init);
160*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4775_intc, "ingenic,jz4775-intc", intc_2chip_of_init);
161*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4780_intc, "ingenic,jz4780-intc", intc_2chip_of_init);
162